m32r_cfc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. /*
  2. * drivers/pcmcia/m32r_cfc.c
  3. *
  4. * Device driver for the CFC functionality of M32R.
  5. *
  6. * Copyright (c) 2001, 2002, 2003, 2004
  7. * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/types.h>
  13. #include <linux/fcntl.h>
  14. #include <linux/string.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/timer.h>
  18. #include <linux/slab.h>
  19. #include <linux/ioport.h>
  20. #include <linux/delay.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/bitops.h>
  25. #include <asm/irq.h>
  26. #include <asm/io.h>
  27. #include <asm/system.h>
  28. #include <pcmcia/cs_types.h>
  29. #include <pcmcia/ss.h>
  30. #include <pcmcia/cs.h>
  31. #undef MAX_IO_WIN /* FIXME */
  32. #define MAX_IO_WIN 1
  33. #undef MAX_WIN /* FIXME */
  34. #define MAX_WIN 1
  35. #include "m32r_cfc.h"
  36. /* Poll status interval -- 0 means default to interrupt */
  37. static int poll_interval = 0;
  38. typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
  39. typedef struct pcc_socket {
  40. u_short type, flags;
  41. struct pcmcia_socket socket;
  42. unsigned int number;
  43. unsigned int ioaddr;
  44. u_long mapaddr;
  45. u_long base; /* PCC register base */
  46. u_char cs_irq1, cs_irq2, intr;
  47. pccard_io_map io_map[MAX_IO_WIN];
  48. pccard_mem_map mem_map[MAX_WIN];
  49. u_char io_win;
  50. u_char mem_win;
  51. pcc_as_t current_space;
  52. u_char last_iodbex;
  53. #ifdef CONFIG_PROC_FS
  54. struct proc_dir_entry *proc;
  55. #endif
  56. } pcc_socket_t;
  57. static int pcc_sockets = 0;
  58. static pcc_socket_t socket[M32R_MAX_PCC] = {
  59. { 0, }, /* ... */
  60. };
  61. /*====================================================================*/
  62. static unsigned int pcc_get(u_short, unsigned int);
  63. static void pcc_set(u_short, unsigned int , unsigned int );
  64. static DEFINE_SPINLOCK(pcc_lock);
  65. #if !defined(CONFIG_PLAT_USRV)
  66. static inline u_long pcc_port2addr(unsigned long port, int size) {
  67. u_long addr = 0;
  68. u_long odd;
  69. if (size == 1) { /* byte access */
  70. odd = (port&1) << 11;
  71. port -= port & 1;
  72. addr = CFC_IO_MAPBASE_BYTE - CFC_IOPORT_BASE + odd + port;
  73. } else if (size == 2)
  74. addr = CFC_IO_MAPBASE_WORD - CFC_IOPORT_BASE + port;
  75. return addr;
  76. }
  77. #else /* CONFIG_PLAT_USRV */
  78. static inline u_long pcc_port2addr(unsigned long port, int size) {
  79. u_long odd;
  80. u_long addr = ((port - CFC_IOPORT_BASE) & 0xf000) << 8;
  81. if (size == 1) { /* byte access */
  82. odd = port & 1;
  83. port -= odd;
  84. odd <<= 11;
  85. addr = (addr | CFC_IO_MAPBASE_BYTE) + odd + (port & 0xfff);
  86. } else if (size == 2) /* word access */
  87. addr = (addr | CFC_IO_MAPBASE_WORD) + (port & 0xfff);
  88. return addr;
  89. }
  90. #endif /* CONFIG_PLAT_USRV */
  91. void pcc_ioread_byte(int sock, unsigned long port, void *buf, size_t size,
  92. size_t nmemb, int flag)
  93. {
  94. u_long addr;
  95. unsigned char *bp = (unsigned char *)buf;
  96. unsigned long flags;
  97. pr_debug("m32r_cfc: pcc_ioread_byte: sock=%d, port=%#lx, buf=%p, "
  98. "size=%u, nmemb=%d, flag=%d\n",
  99. sock, port, buf, size, nmemb, flag);
  100. addr = pcc_port2addr(port, 1);
  101. if (!addr) {
  102. printk("m32r_cfc:ioread_byte null port :%#lx\n",port);
  103. return;
  104. }
  105. pr_debug("m32r_cfc: pcc_ioread_byte: addr=%#lx\n", addr);
  106. spin_lock_irqsave(&pcc_lock, flags);
  107. /* read Byte */
  108. while (nmemb--)
  109. *bp++ = readb(addr);
  110. spin_unlock_irqrestore(&pcc_lock, flags);
  111. }
  112. void pcc_ioread_word(int sock, unsigned long port, void *buf, size_t size,
  113. size_t nmemb, int flag)
  114. {
  115. u_long addr;
  116. unsigned short *bp = (unsigned short *)buf;
  117. unsigned long flags;
  118. pr_debug("m32r_cfc: pcc_ioread_word: sock=%d, port=%#lx, "
  119. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  120. sock, port, buf, size, nmemb, flag);
  121. if (size != 2)
  122. printk("m32r_cfc: ioread_word :illigal size %u : %#lx\n", size,
  123. port);
  124. if (size == 9)
  125. printk("m32r_cfc: ioread_word :insw \n");
  126. addr = pcc_port2addr(port, 2);
  127. if (!addr) {
  128. printk("m32r_cfc:ioread_word null port :%#lx\n",port);
  129. return;
  130. }
  131. pr_debug("m32r_cfc: pcc_ioread_word: addr=%#lx\n", addr);
  132. spin_lock_irqsave(&pcc_lock, flags);
  133. /* read Word */
  134. while (nmemb--)
  135. *bp++ = readw(addr);
  136. spin_unlock_irqrestore(&pcc_lock, flags);
  137. }
  138. void pcc_iowrite_byte(int sock, unsigned long port, void *buf, size_t size,
  139. size_t nmemb, int flag)
  140. {
  141. u_long addr;
  142. unsigned char *bp = (unsigned char *)buf;
  143. unsigned long flags;
  144. pr_debug("m32r_cfc: pcc_iowrite_byte: sock=%d, port=%#lx, "
  145. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  146. sock, port, buf, size, nmemb, flag);
  147. /* write Byte */
  148. addr = pcc_port2addr(port, 1);
  149. if (!addr) {
  150. printk("m32r_cfc:iowrite_byte null port:%#lx\n",port);
  151. return;
  152. }
  153. pr_debug("m32r_cfc: pcc_iowrite_byte: addr=%#lx\n", addr);
  154. spin_lock_irqsave(&pcc_lock, flags);
  155. while (nmemb--)
  156. writeb(*bp++, addr);
  157. spin_unlock_irqrestore(&pcc_lock, flags);
  158. }
  159. void pcc_iowrite_word(int sock, unsigned long port, void *buf, size_t size,
  160. size_t nmemb, int flag)
  161. {
  162. u_long addr;
  163. unsigned short *bp = (unsigned short *)buf;
  164. unsigned long flags;
  165. pr_debug("m32r_cfc: pcc_iowrite_word: sock=%d, port=%#lx, "
  166. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  167. sock, port, buf, size, nmemb, flag);
  168. if(size != 2)
  169. printk("m32r_cfc: iowrite_word :illigal size %u : %#lx\n",
  170. size, port);
  171. if(size == 9)
  172. printk("m32r_cfc: iowrite_word :outsw \n");
  173. addr = pcc_port2addr(port, 2);
  174. if (!addr) {
  175. printk("m32r_cfc:iowrite_word null addr :%#lx\n",port);
  176. return;
  177. }
  178. #if 1
  179. if (addr & 1) {
  180. printk("m32r_cfc:iowrite_word port addr (%#lx):%#lx\n", port,
  181. addr);
  182. return;
  183. }
  184. #endif
  185. pr_debug("m32r_cfc: pcc_iowrite_word: addr=%#lx\n", addr);
  186. spin_lock_irqsave(&pcc_lock, flags);
  187. while (nmemb--)
  188. writew(*bp++, addr);
  189. spin_unlock_irqrestore(&pcc_lock, flags);
  190. }
  191. /*====================================================================*/
  192. #define IS_REGISTERED 0x2000
  193. #define IS_ALIVE 0x8000
  194. typedef struct pcc_t {
  195. char *name;
  196. u_short flags;
  197. } pcc_t;
  198. static pcc_t pcc[] = {
  199. #if !defined(CONFIG_PLAT_USRV)
  200. { "m32r_cfc", 0 }, { "", 0 },
  201. #else /* CONFIG_PLAT_USRV */
  202. { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "m32r_cfc", 0 },
  203. { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "", 0 },
  204. #endif /* CONFIG_PLAT_USRV */
  205. };
  206. static irqreturn_t pcc_interrupt(int, void *);
  207. /*====================================================================*/
  208. static struct timer_list poll_timer;
  209. static unsigned int pcc_get(u_short sock, unsigned int reg)
  210. {
  211. unsigned int val = inw(reg);
  212. pr_debug("m32r_cfc: pcc_get: reg(0x%08x)=0x%04x\n", reg, val);
  213. return val;
  214. }
  215. static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
  216. {
  217. outw(data, reg);
  218. pr_debug("m32r_cfc: pcc_set: reg(0x%08x)=0x%04x\n", reg, data);
  219. }
  220. /*======================================================================
  221. See if a card is present, powered up, in IO mode, and already
  222. bound to a (non PC Card) Linux driver. We leave these alone.
  223. We make an exception for cards that seem to be serial devices.
  224. ======================================================================*/
  225. static int __init is_alive(u_short sock)
  226. {
  227. unsigned int stat;
  228. pr_debug("m32r_cfc: is_alive:\n");
  229. printk("CF: ");
  230. stat = pcc_get(sock, (unsigned int)PLD_CFSTS);
  231. if (!stat)
  232. printk("No ");
  233. printk("Card is detected at socket %d : stat = 0x%08x\n", sock, stat);
  234. pr_debug("m32r_cfc: is_alive: sock stat is 0x%04x\n", stat);
  235. return 0;
  236. }
  237. static void add_pcc_socket(ulong base, int irq, ulong mapaddr,
  238. unsigned int ioaddr)
  239. {
  240. pcc_socket_t *t = &socket[pcc_sockets];
  241. pr_debug("m32r_cfc: add_pcc_socket: base=%#lx, irq=%d, "
  242. "mapaddr=%#lx, ioaddr=%08x\n",
  243. base, irq, mapaddr, ioaddr);
  244. /* add sockets */
  245. t->ioaddr = ioaddr;
  246. t->mapaddr = mapaddr;
  247. #if !defined(CONFIG_PLAT_USRV)
  248. t->base = 0;
  249. t->flags = 0;
  250. t->cs_irq1 = irq; // insert irq
  251. t->cs_irq2 = irq + 1; // eject irq
  252. #else /* CONFIG_PLAT_USRV */
  253. t->base = base;
  254. t->flags = 0;
  255. t->cs_irq1 = 0; // insert irq
  256. t->cs_irq2 = 0; // eject irq
  257. #endif /* CONFIG_PLAT_USRV */
  258. if (is_alive(pcc_sockets))
  259. t->flags |= IS_ALIVE;
  260. /* add pcc */
  261. #if !defined(CONFIG_PLAT_USRV)
  262. request_region((unsigned int)PLD_CFRSTCR, 0x20, "m32r_cfc");
  263. #else /* CONFIG_PLAT_USRV */
  264. {
  265. unsigned int reg_base;
  266. reg_base = (unsigned int)PLD_CFRSTCR;
  267. reg_base |= pcc_sockets << 8;
  268. request_region(reg_base, 0x20, "m32r_cfc");
  269. }
  270. #endif /* CONFIG_PLAT_USRV */
  271. printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
  272. printk("pcc at 0x%08lx\n", t->base);
  273. /* Update socket interrupt information, capabilities */
  274. t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
  275. t->socket.map_size = M32R_PCC_MAPSIZE;
  276. t->socket.io_offset = ioaddr; /* use for io access offset */
  277. t->socket.irq_mask = 0;
  278. #if !defined(CONFIG_PLAT_USRV)
  279. t->socket.pci_irq = PLD_IRQ_CFIREQ ; /* card interrupt */
  280. #else /* CONFIG_PLAT_USRV */
  281. t->socket.pci_irq = PLD_IRQ_CF0 + pcc_sockets;
  282. #endif /* CONFIG_PLAT_USRV */
  283. #ifndef CONFIG_PLAT_USRV
  284. /* insert interrupt */
  285. request_irq(irq, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
  286. #ifndef CONFIG_PLAT_MAPPI3
  287. /* eject interrupt */
  288. request_irq(irq+1, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
  289. #endif
  290. pr_debug("m32r_cfc: enable CFMSK, RDYSEL\n");
  291. pcc_set(pcc_sockets, (unsigned int)PLD_CFIMASK, 0x01);
  292. #endif /* CONFIG_PLAT_USRV */
  293. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
  294. pcc_set(pcc_sockets, (unsigned int)PLD_CFCR1, 0x0200);
  295. #endif
  296. pcc_sockets++;
  297. return;
  298. }
  299. /*====================================================================*/
  300. static irqreturn_t pcc_interrupt(int irq, void *dev)
  301. {
  302. int i;
  303. u_int events = 0;
  304. int handled = 0;
  305. pr_debug("m32r_cfc: pcc_interrupt: irq=%d, dev=%p\n", irq, dev);
  306. for (i = 0; i < pcc_sockets; i++) {
  307. if (socket[i].cs_irq1 != irq && socket[i].cs_irq2 != irq)
  308. continue;
  309. handled = 1;
  310. pr_debug("m32r_cfc: pcc_interrupt: socket %d irq 0x%02x ",
  311. i, irq);
  312. events |= SS_DETECT; /* insert or eject */
  313. if (events)
  314. pcmcia_parse_events(&socket[i].socket, events);
  315. }
  316. pr_debug("m32r_cfc: pcc_interrupt: done\n");
  317. return IRQ_RETVAL(handled);
  318. } /* pcc_interrupt */
  319. static void pcc_interrupt_wrapper(u_long data)
  320. {
  321. pr_debug("m32r_cfc: pcc_interrupt_wrapper:\n");
  322. pcc_interrupt(0, NULL);
  323. init_timer(&poll_timer);
  324. poll_timer.expires = jiffies + poll_interval;
  325. add_timer(&poll_timer);
  326. }
  327. /*====================================================================*/
  328. static int _pcc_get_status(u_short sock, u_int *value)
  329. {
  330. u_int status;
  331. pr_debug("m32r_cfc: _pcc_get_status:\n");
  332. status = pcc_get(sock, (unsigned int)PLD_CFSTS);
  333. *value = (status) ? SS_DETECT : 0;
  334. pr_debug("m32r_cfc: _pcc_get_status: status=0x%08x\n", status);
  335. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
  336. if ( status ) {
  337. /* enable CF power */
  338. status = inw((unsigned int)PLD_CPCR);
  339. if (!(status & PLD_CPCR_CF)) {
  340. pr_debug("m32r_cfc: _pcc_get_status: "
  341. "power on (CPCR=0x%08x)\n", status);
  342. status |= PLD_CPCR_CF;
  343. outw(status, (unsigned int)PLD_CPCR);
  344. udelay(100);
  345. }
  346. *value |= SS_POWERON;
  347. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);/* enable buffer */
  348. udelay(100);
  349. *value |= SS_READY; /* always ready */
  350. *value |= SS_3VCARD;
  351. } else {
  352. /* disable CF power */
  353. status = inw((unsigned int)PLD_CPCR);
  354. status &= ~PLD_CPCR_CF;
  355. outw(status, (unsigned int)PLD_CPCR);
  356. udelay(100);
  357. pr_debug("m32r_cfc: _pcc_get_status: "
  358. "power off (CPCR=0x%08x)\n", status);
  359. }
  360. #elif defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  361. if ( status ) {
  362. status = pcc_get(sock, (unsigned int)PLD_CPCR);
  363. if (status == 0) { /* power off */
  364. pcc_set(sock, (unsigned int)PLD_CPCR, 1);
  365. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0); /* force buffer off for ZA-36 */
  366. udelay(50);
  367. }
  368. *value |= SS_POWERON;
  369. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);
  370. udelay(50);
  371. pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0101);
  372. udelay(25); /* for IDE reset */
  373. pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0100);
  374. mdelay(2); /* for IDE reset */
  375. *value |= SS_READY;
  376. *value |= SS_3VCARD;
  377. } else {
  378. /* disable CF power */
  379. pcc_set(sock, (unsigned int)PLD_CPCR, 0);
  380. udelay(100);
  381. pr_debug("m32r_cfc: _pcc_get_status: "
  382. "power off (CPCR=0x%08x)\n", status);
  383. }
  384. #else
  385. #error no platform configuration
  386. #endif
  387. pr_debug("m32r_cfc: _pcc_get_status: GetStatus(%d) = %#4.4x\n",
  388. sock, *value);
  389. return 0;
  390. } /* _get_status */
  391. /*====================================================================*/
  392. static int _pcc_set_socket(u_short sock, socket_state_t *state)
  393. {
  394. pr_debug("m32r_cfc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  395. "io_irq %d, csc_mask %#2.2x)\n", sock, state->flags,
  396. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  397. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  398. if (state->Vcc) {
  399. if ((state->Vcc != 50) && (state->Vcc != 33))
  400. return -EINVAL;
  401. /* accept 5V and 3.3V */
  402. }
  403. #endif
  404. if (state->flags & SS_RESET) {
  405. pr_debug(":RESET\n");
  406. pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x101);
  407. }else{
  408. pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x100);
  409. }
  410. if (state->flags & SS_OUTPUT_ENA){
  411. pr_debug(":OUTPUT_ENA\n");
  412. /* bit clear */
  413. pcc_set(sock,(unsigned int)PLD_CFBUFCR,0);
  414. } else {
  415. pcc_set(sock,(unsigned int)PLD_CFBUFCR,1);
  416. }
  417. if(state->flags & SS_IOCARD){
  418. pr_debug(":IOCARD");
  419. }
  420. if (state->flags & SS_PWR_AUTO) {
  421. pr_debug(":PWR_AUTO");
  422. }
  423. if (state->csc_mask & SS_DETECT)
  424. pr_debug(":csc-SS_DETECT");
  425. if (state->flags & SS_IOCARD) {
  426. if (state->csc_mask & SS_STSCHG)
  427. pr_debug(":STSCHG");
  428. } else {
  429. if (state->csc_mask & SS_BATDEAD)
  430. pr_debug(":BATDEAD");
  431. if (state->csc_mask & SS_BATWARN)
  432. pr_debug(":BATWARN");
  433. if (state->csc_mask & SS_READY)
  434. pr_debug(":READY");
  435. }
  436. pr_debug("\n");
  437. return 0;
  438. } /* _set_socket */
  439. /*====================================================================*/
  440. static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
  441. {
  442. u_char map;
  443. pr_debug("m32r_cfc: SetIOMap(%d, %d, %#2.2x, %d ns, "
  444. "%#llx-%#llx)\n", sock, io->map, io->flags,
  445. io->speed, (unsigned long long)io->start,
  446. (unsigned long long)io->stop);
  447. map = io->map;
  448. return 0;
  449. } /* _set_io_map */
  450. /*====================================================================*/
  451. static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
  452. {
  453. u_char map = mem->map;
  454. u_long addr;
  455. pcc_socket_t *t = &socket[sock];
  456. pr_debug("m32r_cfc: SetMemMap(%d, %d, %#2.2x, %d ns, "
  457. "%#llx, %#x)\n", sock, map, mem->flags,
  458. mem->speed, (unsigned long long)mem->static_start,
  459. mem->card_start);
  460. /*
  461. * sanity check
  462. */
  463. if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
  464. return -EINVAL;
  465. }
  466. /*
  467. * de-activate
  468. */
  469. if ((mem->flags & MAP_ACTIVE) == 0) {
  470. t->current_space = as_none;
  471. return 0;
  472. }
  473. /*
  474. * Set mode
  475. */
  476. if (mem->flags & MAP_ATTRIB) {
  477. t->current_space = as_attr;
  478. } else {
  479. t->current_space = as_comm;
  480. }
  481. /*
  482. * Set address
  483. */
  484. addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
  485. mem->static_start = addr + mem->card_start;
  486. return 0;
  487. } /* _set_mem_map */
  488. #if 0 /* driver model ordering issue */
  489. /*======================================================================
  490. Routines for accessing socket information and register dumps via
  491. /proc/bus/pccard/...
  492. ======================================================================*/
  493. static ssize_t show_info(struct class_device *class_dev, char *buf)
  494. {
  495. pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
  496. socket.dev);
  497. return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
  498. pcc[s->type].name, s->base);
  499. }
  500. static ssize_t show_exca(struct class_device *class_dev, char *buf)
  501. {
  502. /* FIXME */
  503. return 0;
  504. }
  505. static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
  506. static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
  507. #endif
  508. /*====================================================================*/
  509. /* this is horribly ugly... proper locking needs to be done here at
  510. * some time... */
  511. #define LOCKED(x) do { \
  512. int retval; \
  513. unsigned long flags; \
  514. spin_lock_irqsave(&pcc_lock, flags); \
  515. retval = x; \
  516. spin_unlock_irqrestore(&pcc_lock, flags); \
  517. return retval; \
  518. } while (0)
  519. static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
  520. {
  521. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  522. if (socket[sock].flags & IS_ALIVE) {
  523. dev_dbg(&s->dev, "pcc_get_status: sock(%d) -EINVAL\n", sock);
  524. *value = 0;
  525. return -EINVAL;
  526. }
  527. dev_dbg(&s->dev, "pcc_get_status: sock(%d)\n", sock);
  528. LOCKED(_pcc_get_status(sock, value));
  529. }
  530. static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
  531. {
  532. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  533. if (socket[sock].flags & IS_ALIVE) {
  534. dev_dbg(&s->dev, "pcc_set_socket: sock(%d) -EINVAL\n", sock);
  535. return -EINVAL;
  536. }
  537. dev_dbg(&s->dev, "pcc_set_socket: sock(%d)\n", sock);
  538. LOCKED(_pcc_set_socket(sock, state));
  539. }
  540. static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
  541. {
  542. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  543. if (socket[sock].flags & IS_ALIVE) {
  544. dev_dbg(&s->dev, "pcc_set_io_map: sock(%d) -EINVAL\n", sock);
  545. return -EINVAL;
  546. }
  547. dev_dbg(&s->dev, "pcc_set_io_map: sock(%d)\n", sock);
  548. LOCKED(_pcc_set_io_map(sock, io));
  549. }
  550. static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
  551. {
  552. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  553. if (socket[sock].flags & IS_ALIVE) {
  554. dev_dbg(&s->dev, "pcc_set_mem_map: sock(%d) -EINVAL\n", sock);
  555. return -EINVAL;
  556. }
  557. dev_dbg(&s->dev, "pcc_set_mem_map: sock(%d)\n", sock);
  558. LOCKED(_pcc_set_mem_map(sock, mem));
  559. }
  560. static int pcc_init(struct pcmcia_socket *s)
  561. {
  562. dev_dbg(&s->dev, "pcc_init()\n");
  563. return 0;
  564. }
  565. static struct pccard_operations pcc_operations = {
  566. .init = pcc_init,
  567. .get_status = pcc_get_status,
  568. .set_socket = pcc_set_socket,
  569. .set_io_map = pcc_set_io_map,
  570. .set_mem_map = pcc_set_mem_map,
  571. };
  572. static int cfc_drv_pcmcia_suspend(struct platform_device *dev,
  573. pm_message_t state)
  574. {
  575. return pcmcia_socket_dev_suspend(&dev->dev);
  576. }
  577. static int cfc_drv_pcmcia_resume(struct platform_device *dev)
  578. {
  579. return pcmcia_socket_dev_resume(&dev->dev);
  580. }
  581. /*====================================================================*/
  582. static struct platform_driver pcc_driver = {
  583. .driver = {
  584. .name = "cfc",
  585. .owner = THIS_MODULE,
  586. },
  587. .suspend = cfc_drv_pcmcia_suspend,
  588. .resume = cfc_drv_pcmcia_resume,
  589. };
  590. static struct platform_device pcc_device = {
  591. .name = "cfc",
  592. .id = 0,
  593. };
  594. /*====================================================================*/
  595. static int __init init_m32r_pcc(void)
  596. {
  597. int i, ret;
  598. ret = platform_driver_register(&pcc_driver);
  599. if (ret)
  600. return ret;
  601. ret = platform_device_register(&pcc_device);
  602. if (ret){
  603. platform_driver_unregister(&pcc_driver);
  604. return ret;
  605. }
  606. #if defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  607. pcc_set(0, (unsigned int)PLD_CFCR0, 0x0f0f);
  608. pcc_set(0, (unsigned int)PLD_CFCR1, 0x0200);
  609. #endif
  610. pcc_sockets = 0;
  611. #if !defined(CONFIG_PLAT_USRV)
  612. add_pcc_socket(M32R_PCC0_BASE, PLD_IRQ_CFC_INSERT, CFC_ATTR_MAPBASE,
  613. CFC_IOPORT_BASE);
  614. #else /* CONFIG_PLAT_USRV */
  615. {
  616. ulong base, mapaddr;
  617. unsigned int ioaddr;
  618. for (i = 0 ; i < M32R_MAX_PCC ; i++) {
  619. base = (ulong)PLD_CFRSTCR;
  620. base = base | (i << 8);
  621. ioaddr = (i + 1) << 12;
  622. mapaddr = CFC_ATTR_MAPBASE | (i << 20);
  623. add_pcc_socket(base, 0, mapaddr, ioaddr);
  624. }
  625. }
  626. #endif /* CONFIG_PLAT_USRV */
  627. if (pcc_sockets == 0) {
  628. printk("socket is not found.\n");
  629. platform_device_unregister(&pcc_device);
  630. platform_driver_unregister(&pcc_driver);
  631. return -ENODEV;
  632. }
  633. /* Set up interrupt handler(s) */
  634. for (i = 0 ; i < pcc_sockets ; i++) {
  635. socket[i].socket.dev.parent = &pcc_device.dev;
  636. socket[i].socket.ops = &pcc_operations;
  637. socket[i].socket.resource_ops = &pccard_nonstatic_ops;
  638. socket[i].socket.owner = THIS_MODULE;
  639. socket[i].number = i;
  640. ret = pcmcia_register_socket(&socket[i].socket);
  641. if (!ret)
  642. socket[i].flags |= IS_REGISTERED;
  643. #if 0 /* driver model ordering issue */
  644. class_device_create_file(&socket[i].socket.dev,
  645. &class_device_attr_info);
  646. class_device_create_file(&socket[i].socket.dev,
  647. &class_device_attr_exca);
  648. #endif
  649. }
  650. /* Finally, schedule a polling interrupt */
  651. if (poll_interval != 0) {
  652. poll_timer.function = pcc_interrupt_wrapper;
  653. poll_timer.data = 0;
  654. init_timer(&poll_timer);
  655. poll_timer.expires = jiffies + poll_interval;
  656. add_timer(&poll_timer);
  657. }
  658. return 0;
  659. } /* init_m32r_pcc */
  660. static void __exit exit_m32r_pcc(void)
  661. {
  662. int i;
  663. for (i = 0; i < pcc_sockets; i++)
  664. if (socket[i].flags & IS_REGISTERED)
  665. pcmcia_unregister_socket(&socket[i].socket);
  666. platform_device_unregister(&pcc_device);
  667. if (poll_interval != 0)
  668. del_timer_sync(&poll_timer);
  669. platform_driver_unregister(&pcc_driver);
  670. } /* exit_m32r_pcc */
  671. module_init(init_m32r_pcc);
  672. module_exit(exit_m32r_pcc);
  673. MODULE_LICENSE("Dual MPL/GPL");
  674. /*====================================================================*/