pciehp_hpc.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include "../pci.h"
  39. #include "pciehp.h"
  40. static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
  41. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  42. {
  43. struct pci_dev *dev = ctrl->pcie->port;
  44. return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
  45. }
  46. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  47. {
  48. struct pci_dev *dev = ctrl->pcie->port;
  49. return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
  50. }
  51. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  52. {
  53. struct pci_dev *dev = ctrl->pcie->port;
  54. return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
  55. }
  56. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  57. {
  58. struct pci_dev *dev = ctrl->pcie->port;
  59. return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
  60. }
  61. /* Power Control Command */
  62. #define POWER_ON 0
  63. #define POWER_OFF PCI_EXP_SLTCTL_PCC
  64. static irqreturn_t pcie_isr(int irq, void *dev_id);
  65. static void start_int_poll_timer(struct controller *ctrl, int sec);
  66. /* This is the interrupt polling timeout function. */
  67. static void int_poll_timeout(unsigned long data)
  68. {
  69. struct controller *ctrl = (struct controller *)data;
  70. /* Poll for interrupt events. regs == NULL => polling */
  71. pcie_isr(0, ctrl);
  72. init_timer(&ctrl->poll_timer);
  73. if (!pciehp_poll_time)
  74. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  75. start_int_poll_timer(ctrl, pciehp_poll_time);
  76. }
  77. /* This function starts the interrupt polling timer. */
  78. static void start_int_poll_timer(struct controller *ctrl, int sec)
  79. {
  80. /* Clamp to sane value */
  81. if ((sec <= 0) || (sec > 60))
  82. sec = 2;
  83. ctrl->poll_timer.function = &int_poll_timeout;
  84. ctrl->poll_timer.data = (unsigned long)ctrl;
  85. ctrl->poll_timer.expires = jiffies + sec * HZ;
  86. add_timer(&ctrl->poll_timer);
  87. }
  88. static inline int pciehp_request_irq(struct controller *ctrl)
  89. {
  90. int retval, irq = ctrl->pcie->irq;
  91. /* Install interrupt polling timer. Start with 10 sec delay */
  92. if (pciehp_poll_mode) {
  93. init_timer(&ctrl->poll_timer);
  94. start_int_poll_timer(ctrl, 10);
  95. return 0;
  96. }
  97. /* Installs the interrupt handler */
  98. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  99. if (retval)
  100. ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
  101. irq);
  102. return retval;
  103. }
  104. static inline void pciehp_free_irq(struct controller *ctrl)
  105. {
  106. if (pciehp_poll_mode)
  107. del_timer_sync(&ctrl->poll_timer);
  108. else
  109. free_irq(ctrl->pcie->irq, ctrl);
  110. }
  111. static int pcie_poll_cmd(struct controller *ctrl)
  112. {
  113. u16 slot_status;
  114. int err, timeout = 1000;
  115. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  116. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  117. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  118. return 1;
  119. }
  120. while (timeout > 0) {
  121. msleep(10);
  122. timeout -= 10;
  123. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  124. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  125. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  126. return 1;
  127. }
  128. }
  129. return 0; /* timeout */
  130. }
  131. static void pcie_wait_cmd(struct controller *ctrl, int poll)
  132. {
  133. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  134. unsigned long timeout = msecs_to_jiffies(msecs);
  135. int rc;
  136. if (poll)
  137. rc = pcie_poll_cmd(ctrl);
  138. else
  139. rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
  140. if (!rc)
  141. ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
  142. }
  143. /**
  144. * pcie_write_cmd - Issue controller command
  145. * @ctrl: controller to which the command is issued
  146. * @cmd: command value written to slot control register
  147. * @mask: bitmask of slot control register to be modified
  148. */
  149. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  150. {
  151. int retval = 0;
  152. u16 slot_status;
  153. u16 slot_ctrl;
  154. mutex_lock(&ctrl->ctrl_lock);
  155. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  156. if (retval) {
  157. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  158. __func__);
  159. goto out;
  160. }
  161. if (slot_status & PCI_EXP_SLTSTA_CC) {
  162. if (!ctrl->no_cmd_complete) {
  163. /*
  164. * After 1 sec and CMD_COMPLETED still not set, just
  165. * proceed forward to issue the next command according
  166. * to spec. Just print out the error message.
  167. */
  168. ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
  169. } else if (!NO_CMD_CMPL(ctrl)) {
  170. /*
  171. * This controller semms to notify of command completed
  172. * event even though it supports none of power
  173. * controller, attention led, power led and EMI.
  174. */
  175. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
  176. "wait for command completed event.\n");
  177. ctrl->no_cmd_complete = 0;
  178. } else {
  179. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
  180. "the controller is broken.\n");
  181. }
  182. }
  183. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  184. if (retval) {
  185. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  186. goto out;
  187. }
  188. slot_ctrl &= ~mask;
  189. slot_ctrl |= (cmd & mask);
  190. ctrl->cmd_busy = 1;
  191. smp_mb();
  192. retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
  193. if (retval)
  194. ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
  195. /*
  196. * Wait for command completion.
  197. */
  198. if (!retval && !ctrl->no_cmd_complete) {
  199. int poll = 0;
  200. /*
  201. * if hotplug interrupt is not enabled or command
  202. * completed interrupt is not enabled, we need to poll
  203. * command completed event.
  204. */
  205. if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
  206. !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
  207. poll = 1;
  208. pcie_wait_cmd(ctrl, poll);
  209. }
  210. out:
  211. mutex_unlock(&ctrl->ctrl_lock);
  212. return retval;
  213. }
  214. static inline int check_link_active(struct controller *ctrl)
  215. {
  216. u16 link_status;
  217. if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
  218. return 0;
  219. return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
  220. }
  221. static void pcie_wait_link_active(struct controller *ctrl)
  222. {
  223. int timeout = 1000;
  224. if (check_link_active(ctrl))
  225. return;
  226. while (timeout > 0) {
  227. msleep(10);
  228. timeout -= 10;
  229. if (check_link_active(ctrl))
  230. return;
  231. }
  232. ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
  233. }
  234. int pciehp_check_link_status(struct controller *ctrl)
  235. {
  236. u16 lnk_status;
  237. int retval = 0;
  238. /*
  239. * Data Link Layer Link Active Reporting must be capable for
  240. * hot-plug capable downstream port. But old controller might
  241. * not implement it. In this case, we wait for 1000 ms.
  242. */
  243. if (ctrl->link_active_reporting){
  244. /* Wait for Data Link Layer Link Active bit to be set */
  245. pcie_wait_link_active(ctrl);
  246. /*
  247. * We must wait for 100 ms after the Data Link Layer
  248. * Link Active bit reads 1b before initiating a
  249. * configuration access to the hot added device.
  250. */
  251. msleep(100);
  252. } else
  253. msleep(1000);
  254. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  255. if (retval) {
  256. ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
  257. return retval;
  258. }
  259. ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
  260. if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
  261. !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
  262. ctrl_err(ctrl, "Link Training Error occurs \n");
  263. retval = -1;
  264. return retval;
  265. }
  266. return retval;
  267. }
  268. int pciehp_get_attention_status(struct slot *slot, u8 *status)
  269. {
  270. struct controller *ctrl = slot->ctrl;
  271. u16 slot_ctrl;
  272. u8 atten_led_state;
  273. int retval = 0;
  274. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  275. if (retval) {
  276. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  277. return retval;
  278. }
  279. ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
  280. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
  281. atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
  282. switch (atten_led_state) {
  283. case 0:
  284. *status = 0xFF; /* Reserved */
  285. break;
  286. case 1:
  287. *status = 1; /* On */
  288. break;
  289. case 2:
  290. *status = 2; /* Blink */
  291. break;
  292. case 3:
  293. *status = 0; /* Off */
  294. break;
  295. default:
  296. *status = 0xFF;
  297. break;
  298. }
  299. return 0;
  300. }
  301. int pciehp_get_power_status(struct slot *slot, u8 *status)
  302. {
  303. struct controller *ctrl = slot->ctrl;
  304. u16 slot_ctrl;
  305. u8 pwr_state;
  306. int retval = 0;
  307. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  308. if (retval) {
  309. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  310. return retval;
  311. }
  312. ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
  313. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
  314. pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
  315. switch (pwr_state) {
  316. case 0:
  317. *status = 1;
  318. break;
  319. case 1:
  320. *status = 0;
  321. break;
  322. default:
  323. *status = 0xFF;
  324. break;
  325. }
  326. return retval;
  327. }
  328. int pciehp_get_latch_status(struct slot *slot, u8 *status)
  329. {
  330. struct controller *ctrl = slot->ctrl;
  331. u16 slot_status;
  332. int retval;
  333. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  334. if (retval) {
  335. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  336. __func__);
  337. return retval;
  338. }
  339. *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
  340. return 0;
  341. }
  342. int pciehp_get_adapter_status(struct slot *slot, u8 *status)
  343. {
  344. struct controller *ctrl = slot->ctrl;
  345. u16 slot_status;
  346. int retval;
  347. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  348. if (retval) {
  349. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  350. __func__);
  351. return retval;
  352. }
  353. *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
  354. return 0;
  355. }
  356. int pciehp_query_power_fault(struct slot *slot)
  357. {
  358. struct controller *ctrl = slot->ctrl;
  359. u16 slot_status;
  360. int retval;
  361. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  362. if (retval) {
  363. ctrl_err(ctrl, "Cannot check for power fault\n");
  364. return retval;
  365. }
  366. return !!(slot_status & PCI_EXP_SLTSTA_PFD);
  367. }
  368. int pciehp_set_attention_status(struct slot *slot, u8 value)
  369. {
  370. struct controller *ctrl = slot->ctrl;
  371. u16 slot_cmd;
  372. u16 cmd_mask;
  373. cmd_mask = PCI_EXP_SLTCTL_AIC;
  374. switch (value) {
  375. case 0 : /* turn off */
  376. slot_cmd = 0x00C0;
  377. break;
  378. case 1: /* turn on */
  379. slot_cmd = 0x0040;
  380. break;
  381. case 2: /* turn blink */
  382. slot_cmd = 0x0080;
  383. break;
  384. default:
  385. return -EINVAL;
  386. }
  387. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  388. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  389. return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  390. }
  391. void pciehp_green_led_on(struct slot *slot)
  392. {
  393. struct controller *ctrl = slot->ctrl;
  394. u16 slot_cmd;
  395. u16 cmd_mask;
  396. slot_cmd = 0x0100;
  397. cmd_mask = PCI_EXP_SLTCTL_PIC;
  398. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  399. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  400. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  401. }
  402. void pciehp_green_led_off(struct slot *slot)
  403. {
  404. struct controller *ctrl = slot->ctrl;
  405. u16 slot_cmd;
  406. u16 cmd_mask;
  407. slot_cmd = 0x0300;
  408. cmd_mask = PCI_EXP_SLTCTL_PIC;
  409. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  410. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  411. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  412. }
  413. void pciehp_green_led_blink(struct slot *slot)
  414. {
  415. struct controller *ctrl = slot->ctrl;
  416. u16 slot_cmd;
  417. u16 cmd_mask;
  418. slot_cmd = 0x0200;
  419. cmd_mask = PCI_EXP_SLTCTL_PIC;
  420. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  421. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  422. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  423. }
  424. int pciehp_power_on_slot(struct slot * slot)
  425. {
  426. struct controller *ctrl = slot->ctrl;
  427. u16 slot_cmd;
  428. u16 cmd_mask;
  429. u16 slot_status;
  430. int retval = 0;
  431. /* Clear sticky power-fault bit from previous power failures */
  432. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  433. if (retval) {
  434. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  435. __func__);
  436. return retval;
  437. }
  438. slot_status &= PCI_EXP_SLTSTA_PFD;
  439. if (slot_status) {
  440. retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
  441. if (retval) {
  442. ctrl_err(ctrl,
  443. "%s: Cannot write to SLOTSTATUS register\n",
  444. __func__);
  445. return retval;
  446. }
  447. }
  448. ctrl->power_fault_detected = 0;
  449. slot_cmd = POWER_ON;
  450. cmd_mask = PCI_EXP_SLTCTL_PCC;
  451. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  452. if (retval) {
  453. ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
  454. return retval;
  455. }
  456. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  457. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  458. return retval;
  459. }
  460. int pciehp_power_off_slot(struct slot * slot)
  461. {
  462. struct controller *ctrl = slot->ctrl;
  463. u16 slot_cmd;
  464. u16 cmd_mask;
  465. int retval;
  466. slot_cmd = POWER_OFF;
  467. cmd_mask = PCI_EXP_SLTCTL_PCC;
  468. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  469. if (retval) {
  470. ctrl_err(ctrl, "Write command failed!\n");
  471. return retval;
  472. }
  473. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  474. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  475. return 0;
  476. }
  477. static irqreturn_t pcie_isr(int irq, void *dev_id)
  478. {
  479. struct controller *ctrl = (struct controller *)dev_id;
  480. struct slot *slot = ctrl->slot;
  481. u16 detected, intr_loc;
  482. /*
  483. * In order to guarantee that all interrupt events are
  484. * serviced, we need to re-inspect Slot Status register after
  485. * clearing what is presumed to be the last pending interrupt.
  486. */
  487. intr_loc = 0;
  488. do {
  489. if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
  490. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
  491. __func__);
  492. return IRQ_NONE;
  493. }
  494. detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
  495. PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
  496. PCI_EXP_SLTSTA_CC);
  497. detected &= ~intr_loc;
  498. intr_loc |= detected;
  499. if (!intr_loc)
  500. return IRQ_NONE;
  501. if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
  502. ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
  503. __func__);
  504. return IRQ_NONE;
  505. }
  506. } while (detected);
  507. ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
  508. /* Check Command Complete Interrupt Pending */
  509. if (intr_loc & PCI_EXP_SLTSTA_CC) {
  510. ctrl->cmd_busy = 0;
  511. smp_mb();
  512. wake_up(&ctrl->queue);
  513. }
  514. if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
  515. return IRQ_HANDLED;
  516. /* Check MRL Sensor Changed */
  517. if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
  518. pciehp_handle_switch_change(slot);
  519. /* Check Attention Button Pressed */
  520. if (intr_loc & PCI_EXP_SLTSTA_ABP)
  521. pciehp_handle_attention_button(slot);
  522. /* Check Presence Detect Changed */
  523. if (intr_loc & PCI_EXP_SLTSTA_PDC)
  524. pciehp_handle_presence_change(slot);
  525. /* Check Power Fault Detected */
  526. if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
  527. ctrl->power_fault_detected = 1;
  528. pciehp_handle_power_fault(slot);
  529. }
  530. return IRQ_HANDLED;
  531. }
  532. int pciehp_get_max_link_speed(struct slot *slot, enum pci_bus_speed *value)
  533. {
  534. struct controller *ctrl = slot->ctrl;
  535. enum pcie_link_speed lnk_speed;
  536. u32 lnk_cap;
  537. int retval = 0;
  538. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  539. if (retval) {
  540. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  541. return retval;
  542. }
  543. switch (lnk_cap & 0x000F) {
  544. case 1:
  545. lnk_speed = PCIE_2_5GB;
  546. break;
  547. case 2:
  548. lnk_speed = PCIE_5_0GB;
  549. break;
  550. default:
  551. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  552. break;
  553. }
  554. *value = lnk_speed;
  555. ctrl_dbg(ctrl, "Max link speed = %d\n", lnk_speed);
  556. return retval;
  557. }
  558. int pciehp_get_max_lnk_width(struct slot *slot,
  559. enum pcie_link_width *value)
  560. {
  561. struct controller *ctrl = slot->ctrl;
  562. enum pcie_link_width lnk_wdth;
  563. u32 lnk_cap;
  564. int retval = 0;
  565. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  566. if (retval) {
  567. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  568. return retval;
  569. }
  570. switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
  571. case 0:
  572. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  573. break;
  574. case 1:
  575. lnk_wdth = PCIE_LNK_X1;
  576. break;
  577. case 2:
  578. lnk_wdth = PCIE_LNK_X2;
  579. break;
  580. case 4:
  581. lnk_wdth = PCIE_LNK_X4;
  582. break;
  583. case 8:
  584. lnk_wdth = PCIE_LNK_X8;
  585. break;
  586. case 12:
  587. lnk_wdth = PCIE_LNK_X12;
  588. break;
  589. case 16:
  590. lnk_wdth = PCIE_LNK_X16;
  591. break;
  592. case 32:
  593. lnk_wdth = PCIE_LNK_X32;
  594. break;
  595. default:
  596. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  597. break;
  598. }
  599. *value = lnk_wdth;
  600. ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
  601. return retval;
  602. }
  603. int pciehp_get_cur_link_speed(struct slot *slot, enum pci_bus_speed *value)
  604. {
  605. struct controller *ctrl = slot->ctrl;
  606. enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
  607. int retval = 0;
  608. u16 lnk_status;
  609. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  610. if (retval) {
  611. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  612. __func__);
  613. return retval;
  614. }
  615. switch (lnk_status & PCI_EXP_LNKSTA_CLS) {
  616. case 1:
  617. lnk_speed = PCIE_2_5GB;
  618. break;
  619. case 2:
  620. lnk_speed = PCIE_5_0GB;
  621. break;
  622. default:
  623. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  624. break;
  625. }
  626. *value = lnk_speed;
  627. ctrl_dbg(ctrl, "Current link speed = %d\n", lnk_speed);
  628. return retval;
  629. }
  630. int pciehp_get_cur_lnk_width(struct slot *slot,
  631. enum pcie_link_width *value)
  632. {
  633. struct controller *ctrl = slot->ctrl;
  634. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  635. int retval = 0;
  636. u16 lnk_status;
  637. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  638. if (retval) {
  639. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  640. __func__);
  641. return retval;
  642. }
  643. switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
  644. case 0:
  645. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  646. break;
  647. case 1:
  648. lnk_wdth = PCIE_LNK_X1;
  649. break;
  650. case 2:
  651. lnk_wdth = PCIE_LNK_X2;
  652. break;
  653. case 4:
  654. lnk_wdth = PCIE_LNK_X4;
  655. break;
  656. case 8:
  657. lnk_wdth = PCIE_LNK_X8;
  658. break;
  659. case 12:
  660. lnk_wdth = PCIE_LNK_X12;
  661. break;
  662. case 16:
  663. lnk_wdth = PCIE_LNK_X16;
  664. break;
  665. case 32:
  666. lnk_wdth = PCIE_LNK_X32;
  667. break;
  668. default:
  669. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  670. break;
  671. }
  672. *value = lnk_wdth;
  673. ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
  674. return retval;
  675. }
  676. int pcie_enable_notification(struct controller *ctrl)
  677. {
  678. u16 cmd, mask;
  679. /*
  680. * TBD: Power fault detected software notification support.
  681. *
  682. * Power fault detected software notification is not enabled
  683. * now, because it caused power fault detected interrupt storm
  684. * on some machines. On those machines, power fault detected
  685. * bit in the slot status register was set again immediately
  686. * when it is cleared in the interrupt service routine, and
  687. * next power fault detected interrupt was notified again.
  688. */
  689. cmd = PCI_EXP_SLTCTL_PDCE;
  690. if (ATTN_BUTTN(ctrl))
  691. cmd |= PCI_EXP_SLTCTL_ABPE;
  692. if (MRL_SENS(ctrl))
  693. cmd |= PCI_EXP_SLTCTL_MRLSCE;
  694. if (!pciehp_poll_mode)
  695. cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
  696. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  697. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  698. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
  699. if (pcie_write_cmd(ctrl, cmd, mask)) {
  700. ctrl_err(ctrl, "Cannot enable software notification\n");
  701. return -1;
  702. }
  703. return 0;
  704. }
  705. static void pcie_disable_notification(struct controller *ctrl)
  706. {
  707. u16 mask;
  708. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  709. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  710. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
  711. PCI_EXP_SLTCTL_DLLSCE);
  712. if (pcie_write_cmd(ctrl, 0, mask))
  713. ctrl_warn(ctrl, "Cannot disable software notification\n");
  714. }
  715. int pcie_init_notification(struct controller *ctrl)
  716. {
  717. if (pciehp_request_irq(ctrl))
  718. return -1;
  719. if (pcie_enable_notification(ctrl)) {
  720. pciehp_free_irq(ctrl);
  721. return -1;
  722. }
  723. ctrl->notification_enabled = 1;
  724. return 0;
  725. }
  726. static void pcie_shutdown_notification(struct controller *ctrl)
  727. {
  728. if (ctrl->notification_enabled) {
  729. pcie_disable_notification(ctrl);
  730. pciehp_free_irq(ctrl);
  731. ctrl->notification_enabled = 0;
  732. }
  733. }
  734. static int pcie_init_slot(struct controller *ctrl)
  735. {
  736. struct slot *slot;
  737. slot = kzalloc(sizeof(*slot), GFP_KERNEL);
  738. if (!slot)
  739. return -ENOMEM;
  740. slot->ctrl = ctrl;
  741. mutex_init(&slot->lock);
  742. INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
  743. ctrl->slot = slot;
  744. return 0;
  745. }
  746. static void pcie_cleanup_slot(struct controller *ctrl)
  747. {
  748. struct slot *slot = ctrl->slot;
  749. cancel_delayed_work(&slot->work);
  750. flush_scheduled_work();
  751. flush_workqueue(pciehp_wq);
  752. kfree(slot);
  753. }
  754. static inline void dbg_ctrl(struct controller *ctrl)
  755. {
  756. int i;
  757. u16 reg16;
  758. struct pci_dev *pdev = ctrl->pcie->port;
  759. if (!pciehp_debug)
  760. return;
  761. ctrl_info(ctrl, "Hotplug Controller:\n");
  762. ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
  763. pci_name(pdev), pdev->irq);
  764. ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
  765. ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
  766. ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
  767. pdev->subsystem_device);
  768. ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
  769. pdev->subsystem_vendor);
  770. ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
  771. pci_pcie_cap(pdev));
  772. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  773. if (!pci_resource_len(pdev, i))
  774. continue;
  775. ctrl_info(ctrl, " PCI resource [%d] : 0x%llx@0x%llx\n",
  776. i, (unsigned long long)pci_resource_len(pdev, i),
  777. (unsigned long long)pci_resource_start(pdev, i));
  778. }
  779. ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  780. ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
  781. ctrl_info(ctrl, " Attention Button : %3s\n",
  782. ATTN_BUTTN(ctrl) ? "yes" : "no");
  783. ctrl_info(ctrl, " Power Controller : %3s\n",
  784. POWER_CTRL(ctrl) ? "yes" : "no");
  785. ctrl_info(ctrl, " MRL Sensor : %3s\n",
  786. MRL_SENS(ctrl) ? "yes" : "no");
  787. ctrl_info(ctrl, " Attention Indicator : %3s\n",
  788. ATTN_LED(ctrl) ? "yes" : "no");
  789. ctrl_info(ctrl, " Power Indicator : %3s\n",
  790. PWR_LED(ctrl) ? "yes" : "no");
  791. ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
  792. HP_SUPR_RM(ctrl) ? "yes" : "no");
  793. ctrl_info(ctrl, " EMI Present : %3s\n",
  794. EMI(ctrl) ? "yes" : "no");
  795. ctrl_info(ctrl, " Command Completed : %3s\n",
  796. NO_CMD_CMPL(ctrl) ? "no" : "yes");
  797. pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
  798. ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
  799. pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
  800. ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
  801. }
  802. struct controller *pcie_init(struct pcie_device *dev)
  803. {
  804. struct controller *ctrl;
  805. u32 slot_cap, link_cap;
  806. struct pci_dev *pdev = dev->port;
  807. ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
  808. if (!ctrl) {
  809. dev_err(&dev->device, "%s: Out of memory\n", __func__);
  810. goto abort;
  811. }
  812. ctrl->pcie = dev;
  813. if (!pci_pcie_cap(pdev)) {
  814. ctrl_err(ctrl, "Cannot find PCI Express capability\n");
  815. goto abort_ctrl;
  816. }
  817. if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
  818. ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
  819. goto abort_ctrl;
  820. }
  821. ctrl->slot_cap = slot_cap;
  822. mutex_init(&ctrl->ctrl_lock);
  823. init_waitqueue_head(&ctrl->queue);
  824. dbg_ctrl(ctrl);
  825. /*
  826. * Controller doesn't notify of command completion if the "No
  827. * Command Completed Support" bit is set in Slot Capability
  828. * register or the controller supports none of power
  829. * controller, attention led, power led and EMI.
  830. */
  831. if (NO_CMD_CMPL(ctrl) ||
  832. !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
  833. ctrl->no_cmd_complete = 1;
  834. /* Check if Data Link Layer Link Active Reporting is implemented */
  835. if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
  836. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  837. goto abort_ctrl;
  838. }
  839. if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
  840. ctrl_dbg(ctrl, "Link Active Reporting supported\n");
  841. ctrl->link_active_reporting = 1;
  842. }
  843. /* Clear all remaining event bits in Slot Status register */
  844. if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
  845. goto abort_ctrl;
  846. /* Disable sotfware notification */
  847. pcie_disable_notification(ctrl);
  848. /*
  849. * If this is the first controller to be initialized,
  850. * initialize the pciehp work queue
  851. */
  852. if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
  853. pciehp_wq = create_singlethread_workqueue("pciehpd");
  854. if (!pciehp_wq)
  855. goto abort_ctrl;
  856. }
  857. ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  858. pdev->vendor, pdev->device, pdev->subsystem_vendor,
  859. pdev->subsystem_device);
  860. if (pcie_init_slot(ctrl))
  861. goto abort_ctrl;
  862. return ctrl;
  863. abort_ctrl:
  864. kfree(ctrl);
  865. abort:
  866. return NULL;
  867. }
  868. void pciehp_release_ctrl(struct controller *ctrl)
  869. {
  870. pcie_shutdown_notification(ctrl);
  871. pcie_cleanup_slot(ctrl);
  872. /*
  873. * If this is the last controller to be released, destroy the
  874. * pciehp work queue
  875. */
  876. if (atomic_dec_and_test(&pciehp_num_controllers))
  877. destroy_workqueue(pciehp_wq);
  878. kfree(ctrl);
  879. }