be_hw.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /********* Mailbox door bell *************/
  18. /* Used for driver communication with the FW.
  19. * The software must write this register twice to post any command. First,
  20. * it writes the register with hi=1 and the upper bits of the physical address
  21. * for the MAILBOX structure. Software must poll the ready bit until this
  22. * is acknowledged. Then, sotware writes the register with hi=0 with the lower
  23. * bits in the address. It must poll the ready bit until the command is
  24. * complete. Upon completion, the MAILBOX will contain a valid completion
  25. * queue entry.
  26. */
  27. #define MPU_MAILBOX_DB_OFFSET 0x160
  28. #define MPU_MAILBOX_DB_RDY_MASK 0x1 /* bit 0 */
  29. #define MPU_MAILBOX_DB_HI_MASK 0x2 /* bit 1 */
  30. #define MPU_EP_CONTROL 0
  31. /********** MPU semphore ******************/
  32. #define MPU_EP_SEMAPHORE_OFFSET 0xac
  33. #define EP_SEMAPHORE_POST_STAGE_MASK 0x0000FFFF
  34. #define EP_SEMAPHORE_POST_ERR_MASK 0x1
  35. #define EP_SEMAPHORE_POST_ERR_SHIFT 31
  36. /* MPU semphore POST stage values */
  37. #define POST_STAGE_AWAITING_HOST_RDY 0x1 /* FW awaiting goahead from host */
  38. #define POST_STAGE_HOST_RDY 0x2 /* Host has given go-ahed to FW */
  39. #define POST_STAGE_BE_RESET 0x3 /* Host wants to reset chip */
  40. #define POST_STAGE_ARMFW_RDY 0xc000 /* FW is done with POST */
  41. /********* Memory BAR register ************/
  42. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  43. /* Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  44. * Disable" may still globally block interrupts in addition to individual
  45. * interrupt masks; a mechanism for the device driver to block all interrupts
  46. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  47. * with the OS.
  48. */
  49. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  50. /********* Power managment (WOL) **********/
  51. #define PCICFG_PM_CONTROL_OFFSET 0x44
  52. #define PCICFG_PM_CONTROL_MASK 0x108 /* bits 3 & 8 */
  53. /********* ISR0 Register offset **********/
  54. #define CEV_ISR0_OFFSET 0xC18
  55. #define CEV_ISR_SIZE 4
  56. /********* Event Q door bell *************/
  57. #define DB_EQ_OFFSET DB_CQ_OFFSET
  58. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  59. /* Clear the interrupt for this eq */
  60. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  61. /* Must be 1 */
  62. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  63. /* Number of event entries processed */
  64. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  65. /* Rearm bit */
  66. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  67. /********* Compl Q door bell *************/
  68. #define DB_CQ_OFFSET 0x120
  69. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  70. /* Number of event entries processed */
  71. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  72. /* Rearm bit */
  73. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  74. /********** TX ULP door bell *************/
  75. #define DB_TXULP1_OFFSET 0x60
  76. #define DB_TXULP_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  77. /* Number of tx entries posted */
  78. #define DB_TXULP_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  79. #define DB_TXULP_NUM_POSTED_MASK 0x3FFF /* bits 16 - 29 */
  80. /********** RQ(erx) door bell ************/
  81. #define DB_RQ_OFFSET 0x100
  82. #define DB_RQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  83. /* Number of rx frags posted */
  84. #define DB_RQ_NUM_POSTED_SHIFT (24) /* bits 24 - 31 */
  85. /********** MCC door bell ************/
  86. #define DB_MCCQ_OFFSET 0x140
  87. #define DB_MCCQ_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  88. /* Number of entries posted */
  89. #define DB_MCCQ_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  90. /*
  91. * BE descriptors: host memory data structures whose formats
  92. * are hardwired in BE silicon.
  93. */
  94. /* Event Queue Descriptor */
  95. #define EQ_ENTRY_VALID_MASK 0x1 /* bit 0 */
  96. #define EQ_ENTRY_RES_ID_MASK 0xFFFF /* bits 16 - 31 */
  97. #define EQ_ENTRY_RES_ID_SHIFT 16
  98. struct be_eq_entry {
  99. u32 evt;
  100. };
  101. /* TX Queue Descriptor */
  102. #define ETH_WRB_FRAG_LEN_MASK 0xFFFF
  103. struct be_eth_wrb {
  104. u32 frag_pa_hi; /* dword 0 */
  105. u32 frag_pa_lo; /* dword 1 */
  106. u32 rsvd0; /* dword 2 */
  107. u32 frag_len; /* dword 3: bits 0 - 15 */
  108. } __packed;
  109. /* Pseudo amap definition for eth_hdr_wrb in which each bit of the
  110. * actual structure is defined as a byte : used to calculate
  111. * offset/shift/mask of each field */
  112. struct amap_eth_hdr_wrb {
  113. u8 rsvd0[32]; /* dword 0 */
  114. u8 rsvd1[32]; /* dword 1 */
  115. u8 complete; /* dword 2 */
  116. u8 event;
  117. u8 crc;
  118. u8 forward;
  119. u8 ipsec;
  120. u8 mgmt;
  121. u8 ipcs;
  122. u8 udpcs;
  123. u8 tcpcs;
  124. u8 lso;
  125. u8 vlan;
  126. u8 gso[2];
  127. u8 num_wrb[5];
  128. u8 lso_mss[14];
  129. u8 len[16]; /* dword 3 */
  130. u8 vlan_tag[16];
  131. } __packed;
  132. struct be_eth_hdr_wrb {
  133. u32 dw[4];
  134. };
  135. /* TX Compl Queue Descriptor */
  136. /* Pseudo amap definition for eth_tx_compl in which each bit of the
  137. * actual structure is defined as a byte: used to calculate
  138. * offset/shift/mask of each field */
  139. struct amap_eth_tx_compl {
  140. u8 wrb_index[16]; /* dword 0 */
  141. u8 ct[2]; /* dword 0 */
  142. u8 port[2]; /* dword 0 */
  143. u8 rsvd0[8]; /* dword 0 */
  144. u8 status[4]; /* dword 0 */
  145. u8 user_bytes[16]; /* dword 1 */
  146. u8 nwh_bytes[8]; /* dword 1 */
  147. u8 lso; /* dword 1 */
  148. u8 cast_enc[2]; /* dword 1 */
  149. u8 rsvd1[5]; /* dword 1 */
  150. u8 rsvd2[32]; /* dword 2 */
  151. u8 pkts[16]; /* dword 3 */
  152. u8 ringid[11]; /* dword 3 */
  153. u8 hash_val[4]; /* dword 3 */
  154. u8 valid; /* dword 3 */
  155. } __packed;
  156. struct be_eth_tx_compl {
  157. u32 dw[4];
  158. };
  159. /* RX Queue Descriptor */
  160. struct be_eth_rx_d {
  161. u32 fragpa_hi;
  162. u32 fragpa_lo;
  163. };
  164. /* RX Compl Queue Descriptor */
  165. /* Pseudo amap definition for eth_rx_compl in which each bit of the
  166. * actual structure is defined as a byte: used to calculate
  167. * offset/shift/mask of each field */
  168. struct amap_eth_rx_compl {
  169. u8 vlan_tag[16]; /* dword 0 */
  170. u8 pktsize[14]; /* dword 0 */
  171. u8 port; /* dword 0 */
  172. u8 ip_opt; /* dword 0 */
  173. u8 err; /* dword 1 */
  174. u8 rsshp; /* dword 1 */
  175. u8 ipf; /* dword 1 */
  176. u8 tcpf; /* dword 1 */
  177. u8 udpf; /* dword 1 */
  178. u8 ipcksm; /* dword 1 */
  179. u8 l4_cksm; /* dword 1 */
  180. u8 ip_version; /* dword 1 */
  181. u8 macdst[6]; /* dword 1 */
  182. u8 vtp; /* dword 1 */
  183. u8 rsvd0; /* dword 1 */
  184. u8 fragndx[10]; /* dword 1 */
  185. u8 ct[2]; /* dword 1 */
  186. u8 sw; /* dword 1 */
  187. u8 numfrags[3]; /* dword 1 */
  188. u8 rss_flush; /* dword 2 */
  189. u8 cast_enc[2]; /* dword 2 */
  190. u8 vtm; /* dword 2 */
  191. u8 rss_bank; /* dword 2 */
  192. u8 rsvd1[23]; /* dword 2 */
  193. u8 lro_pkt; /* dword 2 */
  194. u8 rsvd2[2]; /* dword 2 */
  195. u8 valid; /* dword 2 */
  196. u8 rsshash[32]; /* dword 3 */
  197. } __packed;
  198. struct be_eth_rx_compl {
  199. u32 dw[4];
  200. };
  201. /* Flashrom related descriptors */
  202. #define IMAGE_TYPE_FIRMWARE 160
  203. #define IMAGE_TYPE_BOOTCODE 224
  204. #define IMAGE_TYPE_OPTIONROM 32
  205. #define NUM_FLASHDIR_ENTRIES 32
  206. #define FLASHROM_TYPE_ISCSI_ACTIVE 0
  207. #define FLASHROM_TYPE_REDBOOT 1
  208. #define FLASHROM_TYPE_BIOS 2
  209. #define FLASHROM_TYPE_PXE_BIOS 3
  210. #define FLASHROM_TYPE_FCOE_BIOS 8
  211. #define FLASHROM_TYPE_ISCSI_BACKUP 9
  212. #define FLASHROM_TYPE_FCOE_FW_ACTIVE 10
  213. #define FLASHROM_TYPE_FCOE_FW_BACKUP 11
  214. #define FLASHROM_OPER_FLASH 1
  215. #define FLASHROM_OPER_SAVE 2
  216. #define FLASHROM_OPER_REPORT 4
  217. #define FLASH_IMAGE_MAX_SIZE (1310720) /* Max firmware image size */
  218. #define FLASH_BIOS_IMAGE_MAX_SIZE (262144) /* Max OPTION ROM image sz */
  219. #define FLASH_REDBOOT_IMAGE_MAX_SIZE (262144) /* Max redboot image sz */
  220. /* Offsets for components on Flash. */
  221. #define FLASH_iSCSI_PRIMARY_IMAGE_START (1048576)
  222. #define FLASH_iSCSI_BACKUP_IMAGE_START (2359296)
  223. #define FLASH_FCoE_PRIMARY_IMAGE_START (3670016)
  224. #define FLASH_FCoE_BACKUP_IMAGE_START (4980736)
  225. #define FLASH_iSCSI_BIOS_START (7340032)
  226. #define FLASH_PXE_BIOS_START (7864320)
  227. #define FLASH_FCoE_BIOS_START (524288)
  228. #define FLASH_REDBOOT_START (32768)
  229. #define FLASH_REDBOOT_ISM_START (0)
  230. struct controller_id {
  231. u32 vendor;
  232. u32 device;
  233. u32 subvendor;
  234. u32 subdevice;
  235. };
  236. struct flash_file_hdr {
  237. u8 sign[32];
  238. u32 cksum;
  239. u32 antidote;
  240. struct controller_id cont_id;
  241. u32 file_len;
  242. u32 chunk_num;
  243. u32 total_chunks;
  244. u32 num_imgs;
  245. u8 build[24];
  246. };
  247. struct flash_section_hdr {
  248. u32 format_rev;
  249. u32 cksum;
  250. u32 antidote;
  251. u32 build_no;
  252. u8 id_string[64];
  253. u32 active_entry_mask;
  254. u32 valid_entry_mask;
  255. u32 org_content_mask;
  256. u32 rsvd0;
  257. u32 rsvd1;
  258. u32 rsvd2;
  259. u32 rsvd3;
  260. u32 rsvd4;
  261. };
  262. struct flash_section_entry {
  263. u32 type;
  264. u32 offset;
  265. u32 pad_size;
  266. u32 image_size;
  267. u32 cksum;
  268. u32 entry_point;
  269. u32 rsvd0;
  270. u32 rsvd1;
  271. u8 ver_data[32];
  272. };
  273. struct flash_section_info {
  274. u8 cookie[32];
  275. struct flash_section_hdr fsec_hdr;
  276. struct flash_section_entry fsec_entry[32];
  277. };