vpss.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * common vpss driver for all video drivers.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/compiler.h>
  27. #include <linux/io.h>
  28. #include <mach/hardware.h>
  29. #include <media/davinci/vpss.h>
  30. MODULE_LICENSE("GPL");
  31. MODULE_DESCRIPTION("VPSS Driver");
  32. MODULE_AUTHOR("Texas Instruments");
  33. /* DM644x defines */
  34. #define DM644X_SBL_PCR_VPSS (4)
  35. /* vpss BL register offsets */
  36. #define DM355_VPSSBL_CCDCMUX 0x1c
  37. /* vpss CLK register offsets */
  38. #define DM355_VPSSCLK_CLKCTRL 0x04
  39. /* masks and shifts */
  40. #define VPSS_HSSISEL_SHIFT 4
  41. /*
  42. * vpss operations. Depends on platform. Not all functions are available
  43. * on all platforms. The api, first check if a functio is available before
  44. * invoking it. In the probe, the function ptrs are intialized based on
  45. * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
  46. */
  47. struct vpss_hw_ops {
  48. /* enable clock */
  49. int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
  50. /* select input to ccdc */
  51. void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
  52. /* clear wbl overflow bit */
  53. int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
  54. };
  55. /* vpss configuration */
  56. struct vpss_oper_config {
  57. __iomem void *vpss_bl_regs_base;
  58. __iomem void *vpss_regs_base;
  59. struct resource *r1;
  60. resource_size_t len1;
  61. struct resource *r2;
  62. resource_size_t len2;
  63. char vpss_name[32];
  64. spinlock_t vpss_lock;
  65. struct vpss_hw_ops hw_ops;
  66. };
  67. static struct vpss_oper_config oper_cfg;
  68. /* register access routines */
  69. static inline u32 bl_regr(u32 offset)
  70. {
  71. return __raw_readl(oper_cfg.vpss_bl_regs_base + offset);
  72. }
  73. static inline void bl_regw(u32 val, u32 offset)
  74. {
  75. __raw_writel(val, oper_cfg.vpss_bl_regs_base + offset);
  76. }
  77. static inline u32 vpss_regr(u32 offset)
  78. {
  79. return __raw_readl(oper_cfg.vpss_regs_base + offset);
  80. }
  81. static inline void vpss_regw(u32 val, u32 offset)
  82. {
  83. __raw_writel(val, oper_cfg.vpss_regs_base + offset);
  84. }
  85. static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  86. {
  87. bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
  88. }
  89. int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  90. {
  91. if (!oper_cfg.hw_ops.select_ccdc_source)
  92. return -1;
  93. dm355_select_ccdc_source(src_sel);
  94. return 0;
  95. }
  96. EXPORT_SYMBOL(vpss_select_ccdc_source);
  97. static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  98. {
  99. u32 mask = 1, val;
  100. if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
  101. wbl_sel > VPSS_PCR_CCDC_WBL_O)
  102. return -1;
  103. /* writing a 0 clear the overflow */
  104. mask = ~(mask << wbl_sel);
  105. val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
  106. bl_regw(val, DM644X_SBL_PCR_VPSS);
  107. return 0;
  108. }
  109. int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  110. {
  111. if (!oper_cfg.hw_ops.clear_wbl_overflow)
  112. return -1;
  113. return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
  114. }
  115. EXPORT_SYMBOL(vpss_clear_wbl_overflow);
  116. /*
  117. * dm355_enable_clock - Enable VPSS Clock
  118. * @clock_sel: CLock to be enabled/disabled
  119. * @en: enable/disable flag
  120. *
  121. * This is called to enable or disable a vpss clock
  122. */
  123. static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
  124. {
  125. unsigned long flags;
  126. u32 utemp, mask = 0x1, shift = 0;
  127. switch (clock_sel) {
  128. case VPSS_VPBE_CLOCK:
  129. /* nothing since lsb */
  130. break;
  131. case VPSS_VENC_CLOCK_SEL:
  132. shift = 2;
  133. break;
  134. case VPSS_CFALD_CLOCK:
  135. shift = 3;
  136. break;
  137. case VPSS_H3A_CLOCK:
  138. shift = 4;
  139. break;
  140. case VPSS_IPIPE_CLOCK:
  141. shift = 5;
  142. break;
  143. case VPSS_CCDC_CLOCK:
  144. shift = 6;
  145. break;
  146. default:
  147. printk(KERN_ERR "dm355_enable_clock:"
  148. " Invalid selector: %d\n", clock_sel);
  149. return -1;
  150. }
  151. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  152. utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
  153. if (!en)
  154. utemp &= ~(mask << shift);
  155. else
  156. utemp |= (mask << shift);
  157. vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
  158. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  159. return 0;
  160. }
  161. int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
  162. {
  163. if (!oper_cfg.hw_ops.enable_clock)
  164. return -1;
  165. return oper_cfg.hw_ops.enable_clock(clock_sel, en);
  166. }
  167. EXPORT_SYMBOL(vpss_enable_clock);
  168. static int __init vpss_probe(struct platform_device *pdev)
  169. {
  170. int status, dm355 = 0;
  171. if (!pdev->dev.platform_data) {
  172. dev_err(&pdev->dev, "no platform data\n");
  173. return -ENOENT;
  174. }
  175. strcpy(oper_cfg.vpss_name, pdev->dev.platform_data);
  176. if (!strcmp(oper_cfg.vpss_name, "dm355_vpss"))
  177. dm355 = 1;
  178. else if (strcmp(oper_cfg.vpss_name, "dm644x_vpss")) {
  179. dev_err(&pdev->dev, "vpss driver not supported on"
  180. " this platform\n");
  181. return -ENODEV;
  182. }
  183. dev_info(&pdev->dev, "%s vpss probed\n", oper_cfg.vpss_name);
  184. oper_cfg.r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  185. if (!oper_cfg.r1)
  186. return -ENOENT;
  187. oper_cfg.len1 = oper_cfg.r1->end - oper_cfg.r1->start + 1;
  188. oper_cfg.r1 = request_mem_region(oper_cfg.r1->start, oper_cfg.len1,
  189. oper_cfg.r1->name);
  190. if (!oper_cfg.r1)
  191. return -EBUSY;
  192. oper_cfg.vpss_bl_regs_base = ioremap(oper_cfg.r1->start, oper_cfg.len1);
  193. if (!oper_cfg.vpss_bl_regs_base) {
  194. status = -EBUSY;
  195. goto fail1;
  196. }
  197. if (dm355) {
  198. oper_cfg.r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  199. if (!oper_cfg.r2) {
  200. status = -ENOENT;
  201. goto fail2;
  202. }
  203. oper_cfg.len2 = oper_cfg.r2->end - oper_cfg.r2->start + 1;
  204. oper_cfg.r2 = request_mem_region(oper_cfg.r2->start,
  205. oper_cfg.len2,
  206. oper_cfg.r2->name);
  207. if (!oper_cfg.r2) {
  208. status = -EBUSY;
  209. goto fail2;
  210. }
  211. oper_cfg.vpss_regs_base = ioremap(oper_cfg.r2->start,
  212. oper_cfg.len2);
  213. if (!oper_cfg.vpss_regs_base) {
  214. status = -EBUSY;
  215. goto fail3;
  216. }
  217. }
  218. if (dm355) {
  219. oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
  220. oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
  221. } else
  222. oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
  223. spin_lock_init(&oper_cfg.vpss_lock);
  224. dev_info(&pdev->dev, "%s vpss probe success\n", oper_cfg.vpss_name);
  225. return 0;
  226. fail3:
  227. release_mem_region(oper_cfg.r2->start, oper_cfg.len2);
  228. fail2:
  229. iounmap(oper_cfg.vpss_bl_regs_base);
  230. fail1:
  231. release_mem_region(oper_cfg.r1->start, oper_cfg.len1);
  232. return status;
  233. }
  234. static int vpss_remove(struct platform_device *pdev)
  235. {
  236. iounmap(oper_cfg.vpss_bl_regs_base);
  237. release_mem_region(oper_cfg.r1->start, oper_cfg.len1);
  238. if (!strcmp(oper_cfg.vpss_name, "dm355_vpss")) {
  239. iounmap(oper_cfg.vpss_regs_base);
  240. release_mem_region(oper_cfg.r2->start, oper_cfg.len2);
  241. }
  242. return 0;
  243. }
  244. static struct platform_driver vpss_driver = {
  245. .driver = {
  246. .name = "vpss",
  247. .owner = THIS_MODULE,
  248. },
  249. .remove = __devexit_p(vpss_remove),
  250. .probe = vpss_probe,
  251. };
  252. static void vpss_exit(void)
  253. {
  254. platform_driver_unregister(&vpss_driver);
  255. }
  256. static int __init vpss_init(void)
  257. {
  258. return platform_driver_register(&vpss_driver);
  259. }
  260. subsys_initcall(vpss_init);
  261. module_exit(vpss_exit);