rv515.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "rv515d.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "rv515_reg_safe.h"
  34. /* This files gather functions specifics to: rv515 */
  35. int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
  36. int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
  37. void rv515_gpu_init(struct radeon_device *rdev);
  38. int rv515_mc_wait_for_idle(struct radeon_device *rdev);
  39. void rv515_debugfs(struct radeon_device *rdev)
  40. {
  41. if (r100_debugfs_rbbm_init(rdev)) {
  42. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  43. }
  44. if (rv515_debugfs_pipes_info_init(rdev)) {
  45. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  46. }
  47. if (rv515_debugfs_ga_info_init(rdev)) {
  48. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  49. }
  50. }
  51. void rv515_ring_start(struct radeon_device *rdev)
  52. {
  53. int r;
  54. r = radeon_ring_lock(rdev, 64);
  55. if (r) {
  56. return;
  57. }
  58. radeon_ring_write(rdev, PACKET0(ISYNC_CNTL, 0));
  59. radeon_ring_write(rdev,
  60. ISYNC_ANY2D_IDLE3D |
  61. ISYNC_ANY3D_IDLE2D |
  62. ISYNC_WAIT_IDLEGUI |
  63. ISYNC_CPSCRATCH_IDLEGUI);
  64. radeon_ring_write(rdev, PACKET0(WAIT_UNTIL, 0));
  65. radeon_ring_write(rdev, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  66. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  67. radeon_ring_write(rdev, 1 << 31);
  68. radeon_ring_write(rdev, PACKET0(GB_SELECT, 0));
  69. radeon_ring_write(rdev, 0);
  70. radeon_ring_write(rdev, PACKET0(GB_ENABLE, 0));
  71. radeon_ring_write(rdev, 0);
  72. radeon_ring_write(rdev, PACKET0(0x42C8, 0));
  73. radeon_ring_write(rdev, (1 << rdev->num_gb_pipes) - 1);
  74. radeon_ring_write(rdev, PACKET0(VAP_INDEX_OFFSET, 0));
  75. radeon_ring_write(rdev, 0);
  76. radeon_ring_write(rdev, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  77. radeon_ring_write(rdev, RB3D_DC_FLUSH | RB3D_DC_FREE);
  78. radeon_ring_write(rdev, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  79. radeon_ring_write(rdev, ZC_FLUSH | ZC_FREE);
  80. radeon_ring_write(rdev, PACKET0(WAIT_UNTIL, 0));
  81. radeon_ring_write(rdev, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  82. radeon_ring_write(rdev, PACKET0(GB_AA_CONFIG, 0));
  83. radeon_ring_write(rdev, 0);
  84. radeon_ring_write(rdev, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  85. radeon_ring_write(rdev, RB3D_DC_FLUSH | RB3D_DC_FREE);
  86. radeon_ring_write(rdev, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  87. radeon_ring_write(rdev, ZC_FLUSH | ZC_FREE);
  88. radeon_ring_write(rdev, PACKET0(GB_MSPOS0, 0));
  89. radeon_ring_write(rdev,
  90. ((6 << MS_X0_SHIFT) |
  91. (6 << MS_Y0_SHIFT) |
  92. (6 << MS_X1_SHIFT) |
  93. (6 << MS_Y1_SHIFT) |
  94. (6 << MS_X2_SHIFT) |
  95. (6 << MS_Y2_SHIFT) |
  96. (6 << MSBD0_Y_SHIFT) |
  97. (6 << MSBD0_X_SHIFT)));
  98. radeon_ring_write(rdev, PACKET0(GB_MSPOS1, 0));
  99. radeon_ring_write(rdev,
  100. ((6 << MS_X3_SHIFT) |
  101. (6 << MS_Y3_SHIFT) |
  102. (6 << MS_X4_SHIFT) |
  103. (6 << MS_Y4_SHIFT) |
  104. (6 << MS_X5_SHIFT) |
  105. (6 << MS_Y5_SHIFT) |
  106. (6 << MSBD1_SHIFT)));
  107. radeon_ring_write(rdev, PACKET0(GA_ENHANCE, 0));
  108. radeon_ring_write(rdev, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
  109. radeon_ring_write(rdev, PACKET0(GA_POLY_MODE, 0));
  110. radeon_ring_write(rdev, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
  111. radeon_ring_write(rdev, PACKET0(GA_ROUND_MODE, 0));
  112. radeon_ring_write(rdev, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
  113. radeon_ring_write(rdev, PACKET0(0x20C8, 0));
  114. radeon_ring_write(rdev, 0);
  115. radeon_ring_unlock_commit(rdev);
  116. }
  117. int rv515_mc_wait_for_idle(struct radeon_device *rdev)
  118. {
  119. unsigned i;
  120. uint32_t tmp;
  121. for (i = 0; i < rdev->usec_timeout; i++) {
  122. /* read MC_STATUS */
  123. tmp = RREG32_MC(MC_STATUS);
  124. if (tmp & MC_STATUS_IDLE) {
  125. return 0;
  126. }
  127. DRM_UDELAY(1);
  128. }
  129. return -1;
  130. }
  131. void rv515_vga_render_disable(struct radeon_device *rdev)
  132. {
  133. WREG32(R_000300_VGA_RENDER_CONTROL,
  134. RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
  135. }
  136. void rv515_gpu_init(struct radeon_device *rdev)
  137. {
  138. unsigned pipe_select_current, gb_pipe_select, tmp;
  139. r100_hdp_reset(rdev);
  140. r100_rb2d_reset(rdev);
  141. if (r100_gui_wait_for_idle(rdev)) {
  142. printk(KERN_WARNING "Failed to wait GUI idle while "
  143. "reseting GPU. Bad things might happen.\n");
  144. }
  145. rv515_vga_render_disable(rdev);
  146. r420_pipes_init(rdev);
  147. gb_pipe_select = RREG32(0x402C);
  148. tmp = RREG32(0x170C);
  149. pipe_select_current = (tmp >> 2) & 3;
  150. tmp = (1 << pipe_select_current) |
  151. (((gb_pipe_select >> 8) & 0xF) << 4);
  152. WREG32_PLL(0x000D, tmp);
  153. if (r100_gui_wait_for_idle(rdev)) {
  154. printk(KERN_WARNING "Failed to wait GUI idle while "
  155. "reseting GPU. Bad things might happen.\n");
  156. }
  157. if (rv515_mc_wait_for_idle(rdev)) {
  158. printk(KERN_WARNING "Failed to wait MC idle while "
  159. "programming pipes. Bad things might happen.\n");
  160. }
  161. }
  162. int rv515_ga_reset(struct radeon_device *rdev)
  163. {
  164. uint32_t tmp;
  165. bool reinit_cp;
  166. int i;
  167. reinit_cp = rdev->cp.ready;
  168. rdev->cp.ready = false;
  169. for (i = 0; i < rdev->usec_timeout; i++) {
  170. WREG32(CP_CSQ_MODE, 0);
  171. WREG32(CP_CSQ_CNTL, 0);
  172. WREG32(RBBM_SOFT_RESET, 0x32005);
  173. (void)RREG32(RBBM_SOFT_RESET);
  174. udelay(200);
  175. WREG32(RBBM_SOFT_RESET, 0);
  176. /* Wait to prevent race in RBBM_STATUS */
  177. mdelay(1);
  178. tmp = RREG32(RBBM_STATUS);
  179. if (tmp & ((1 << 20) | (1 << 26))) {
  180. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)\n", tmp);
  181. /* GA still busy soft reset it */
  182. WREG32(0x429C, 0x200);
  183. WREG32(VAP_PVS_STATE_FLUSH_REG, 0);
  184. WREG32(0x43E0, 0);
  185. WREG32(0x43E4, 0);
  186. WREG32(0x24AC, 0);
  187. }
  188. /* Wait to prevent race in RBBM_STATUS */
  189. mdelay(1);
  190. tmp = RREG32(RBBM_STATUS);
  191. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  192. break;
  193. }
  194. }
  195. for (i = 0; i < rdev->usec_timeout; i++) {
  196. tmp = RREG32(RBBM_STATUS);
  197. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  198. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  199. tmp);
  200. DRM_INFO("GA_IDLE=0x%08X\n", RREG32(0x425C));
  201. DRM_INFO("RB3D_RESET_STATUS=0x%08X\n", RREG32(0x46f0));
  202. DRM_INFO("ISYNC_CNTL=0x%08X\n", RREG32(0x1724));
  203. if (reinit_cp) {
  204. return r100_cp_init(rdev, rdev->cp.ring_size);
  205. }
  206. return 0;
  207. }
  208. DRM_UDELAY(1);
  209. }
  210. tmp = RREG32(RBBM_STATUS);
  211. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  212. return -1;
  213. }
  214. int rv515_gpu_reset(struct radeon_device *rdev)
  215. {
  216. uint32_t status;
  217. /* reset order likely matter */
  218. status = RREG32(RBBM_STATUS);
  219. /* reset HDP */
  220. r100_hdp_reset(rdev);
  221. /* reset rb2d */
  222. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  223. r100_rb2d_reset(rdev);
  224. }
  225. /* reset GA */
  226. if (status & ((1 << 20) | (1 << 26))) {
  227. rv515_ga_reset(rdev);
  228. }
  229. /* reset CP */
  230. status = RREG32(RBBM_STATUS);
  231. if (status & (1 << 16)) {
  232. r100_cp_reset(rdev);
  233. }
  234. /* Check if GPU is idle */
  235. status = RREG32(RBBM_STATUS);
  236. if (status & (1 << 31)) {
  237. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  238. return -1;
  239. }
  240. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  241. return 0;
  242. }
  243. static void rv515_vram_get_type(struct radeon_device *rdev)
  244. {
  245. uint32_t tmp;
  246. rdev->mc.vram_width = 128;
  247. rdev->mc.vram_is_ddr = true;
  248. tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
  249. switch (tmp) {
  250. case 0:
  251. rdev->mc.vram_width = 64;
  252. break;
  253. case 1:
  254. rdev->mc.vram_width = 128;
  255. break;
  256. default:
  257. rdev->mc.vram_width = 128;
  258. break;
  259. }
  260. }
  261. void rv515_vram_info(struct radeon_device *rdev)
  262. {
  263. fixed20_12 a;
  264. rv515_vram_get_type(rdev);
  265. r100_vram_init_sizes(rdev);
  266. /* FIXME: we should enforce default clock in case GPU is not in
  267. * default setup
  268. */
  269. a.full = rfixed_const(100);
  270. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  271. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  272. }
  273. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  274. {
  275. uint32_t r;
  276. WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
  277. r = RREG32(MC_IND_DATA);
  278. WREG32(MC_IND_INDEX, 0);
  279. return r;
  280. }
  281. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  282. {
  283. WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
  284. WREG32(MC_IND_DATA, (v));
  285. WREG32(MC_IND_INDEX, 0);
  286. }
  287. #if defined(CONFIG_DEBUG_FS)
  288. static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
  289. {
  290. struct drm_info_node *node = (struct drm_info_node *) m->private;
  291. struct drm_device *dev = node->minor->dev;
  292. struct radeon_device *rdev = dev->dev_private;
  293. uint32_t tmp;
  294. tmp = RREG32(GB_PIPE_SELECT);
  295. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  296. tmp = RREG32(SU_REG_DEST);
  297. seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
  298. tmp = RREG32(GB_TILE_CONFIG);
  299. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  300. tmp = RREG32(DST_PIPE_CONFIG);
  301. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  302. return 0;
  303. }
  304. static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
  305. {
  306. struct drm_info_node *node = (struct drm_info_node *) m->private;
  307. struct drm_device *dev = node->minor->dev;
  308. struct radeon_device *rdev = dev->dev_private;
  309. uint32_t tmp;
  310. tmp = RREG32(0x2140);
  311. seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
  312. radeon_gpu_reset(rdev);
  313. tmp = RREG32(0x425C);
  314. seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
  315. return 0;
  316. }
  317. static struct drm_info_list rv515_pipes_info_list[] = {
  318. {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
  319. };
  320. static struct drm_info_list rv515_ga_info_list[] = {
  321. {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
  322. };
  323. #endif
  324. int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
  325. {
  326. #if defined(CONFIG_DEBUG_FS)
  327. return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
  328. #else
  329. return 0;
  330. #endif
  331. }
  332. int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
  333. {
  334. #if defined(CONFIG_DEBUG_FS)
  335. return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
  336. #else
  337. return 0;
  338. #endif
  339. }
  340. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
  341. {
  342. save->d1vga_control = RREG32(R_000330_D1VGA_CONTROL);
  343. save->d2vga_control = RREG32(R_000338_D2VGA_CONTROL);
  344. save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
  345. save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
  346. save->d1crtc_control = RREG32(R_006080_D1CRTC_CONTROL);
  347. save->d2crtc_control = RREG32(R_006880_D2CRTC_CONTROL);
  348. /* Stop all video */
  349. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  350. WREG32(R_000300_VGA_RENDER_CONTROL, 0);
  351. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
  352. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
  353. WREG32(R_006080_D1CRTC_CONTROL, 0);
  354. WREG32(R_006880_D2CRTC_CONTROL, 0);
  355. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
  356. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  357. WREG32(R_000330_D1VGA_CONTROL, 0);
  358. WREG32(R_000338_D2VGA_CONTROL, 0);
  359. }
  360. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
  361. {
  362. WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  363. WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  364. WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  365. WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  366. WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  367. /* Unlock host access */
  368. WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
  369. mdelay(1);
  370. /* Restore video state */
  371. WREG32(R_000330_D1VGA_CONTROL, save->d1vga_control);
  372. WREG32(R_000338_D2VGA_CONTROL, save->d2vga_control);
  373. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
  374. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
  375. WREG32(R_006080_D1CRTC_CONTROL, save->d1crtc_control);
  376. WREG32(R_006880_D2CRTC_CONTROL, save->d2crtc_control);
  377. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
  378. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  379. WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
  380. }
  381. void rv515_mc_program(struct radeon_device *rdev)
  382. {
  383. struct rv515_mc_save save;
  384. /* Stops all mc clients */
  385. rv515_mc_stop(rdev, &save);
  386. /* Wait for mc idle */
  387. if (rv515_mc_wait_for_idle(rdev))
  388. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  389. /* Write VRAM size in case we are limiting it */
  390. WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  391. /* Program MC, should be a 32bits limited address space */
  392. WREG32_MC(R_000001_MC_FB_LOCATION,
  393. S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
  394. S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
  395. WREG32(R_000134_HDP_FB_LOCATION,
  396. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  397. if (rdev->flags & RADEON_IS_AGP) {
  398. WREG32_MC(R_000002_MC_AGP_LOCATION,
  399. S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  400. S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  401. WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  402. WREG32_MC(R_000004_MC_AGP_BASE_2,
  403. S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
  404. } else {
  405. WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
  406. WREG32_MC(R_000003_MC_AGP_BASE, 0);
  407. WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
  408. }
  409. rv515_mc_resume(rdev, &save);
  410. }
  411. void rv515_clock_startup(struct radeon_device *rdev)
  412. {
  413. if (radeon_dynclks != -1 && radeon_dynclks)
  414. radeon_atom_set_clock_gating(rdev, 1);
  415. /* We need to force on some of the block */
  416. WREG32_PLL(R_00000F_CP_DYN_CNTL,
  417. RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
  418. WREG32_PLL(R_000011_E2_DYN_CNTL,
  419. RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
  420. WREG32_PLL(R_000013_IDCT_DYN_CNTL,
  421. RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
  422. }
  423. static int rv515_startup(struct radeon_device *rdev)
  424. {
  425. int r;
  426. rv515_mc_program(rdev);
  427. /* Resume clock */
  428. rv515_clock_startup(rdev);
  429. /* Initialize GPU configuration (# pipes, ...) */
  430. rv515_gpu_init(rdev);
  431. /* Initialize GART (initialize after TTM so we can allocate
  432. * memory through TTM but finalize after TTM) */
  433. if (rdev->flags & RADEON_IS_PCIE) {
  434. r = rv370_pcie_gart_enable(rdev);
  435. if (r)
  436. return r;
  437. }
  438. /* Enable IRQ */
  439. rs600_irq_set(rdev);
  440. /* 1M ring buffer */
  441. r = r100_cp_init(rdev, 1024 * 1024);
  442. if (r) {
  443. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  444. return r;
  445. }
  446. r = r100_wb_init(rdev);
  447. if (r)
  448. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  449. r = r100_ib_init(rdev);
  450. if (r) {
  451. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  452. return r;
  453. }
  454. return 0;
  455. }
  456. int rv515_resume(struct radeon_device *rdev)
  457. {
  458. /* Make sur GART are not working */
  459. if (rdev->flags & RADEON_IS_PCIE)
  460. rv370_pcie_gart_disable(rdev);
  461. /* Resume clock before doing reset */
  462. rv515_clock_startup(rdev);
  463. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  464. if (radeon_gpu_reset(rdev)) {
  465. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  466. RREG32(R_000E40_RBBM_STATUS),
  467. RREG32(R_0007C0_CP_STAT));
  468. }
  469. /* post */
  470. atom_asic_init(rdev->mode_info.atom_context);
  471. /* Resume clock after posting */
  472. rv515_clock_startup(rdev);
  473. /* Initialize surface registers */
  474. radeon_surface_init(rdev);
  475. return rv515_startup(rdev);
  476. }
  477. int rv515_suspend(struct radeon_device *rdev)
  478. {
  479. r100_cp_disable(rdev);
  480. r100_wb_disable(rdev);
  481. rs600_irq_disable(rdev);
  482. if (rdev->flags & RADEON_IS_PCIE)
  483. rv370_pcie_gart_disable(rdev);
  484. return 0;
  485. }
  486. void rv515_set_safe_registers(struct radeon_device *rdev)
  487. {
  488. rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
  489. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
  490. }
  491. void rv515_fini(struct radeon_device *rdev)
  492. {
  493. rv515_suspend(rdev);
  494. r100_cp_fini(rdev);
  495. r100_wb_fini(rdev);
  496. r100_ib_fini(rdev);
  497. radeon_gem_fini(rdev);
  498. rv370_pcie_gart_fini(rdev);
  499. radeon_agp_fini(rdev);
  500. radeon_irq_kms_fini(rdev);
  501. radeon_fence_driver_fini(rdev);
  502. radeon_bo_fini(rdev);
  503. radeon_atombios_fini(rdev);
  504. kfree(rdev->bios);
  505. rdev->bios = NULL;
  506. }
  507. int rv515_init(struct radeon_device *rdev)
  508. {
  509. int r;
  510. /* Initialize scratch registers */
  511. radeon_scratch_init(rdev);
  512. /* Initialize surface registers */
  513. radeon_surface_init(rdev);
  514. /* TODO: disable VGA need to use VGA request */
  515. /* BIOS*/
  516. if (!radeon_get_bios(rdev)) {
  517. if (ASIC_IS_AVIVO(rdev))
  518. return -EINVAL;
  519. }
  520. if (rdev->is_atom_bios) {
  521. r = radeon_atombios_init(rdev);
  522. if (r)
  523. return r;
  524. } else {
  525. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  526. return -EINVAL;
  527. }
  528. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  529. if (radeon_gpu_reset(rdev)) {
  530. dev_warn(rdev->dev,
  531. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  532. RREG32(R_000E40_RBBM_STATUS),
  533. RREG32(R_0007C0_CP_STAT));
  534. }
  535. /* check if cards are posted or not */
  536. if (radeon_boot_test_post_card(rdev) == false)
  537. return -EINVAL;
  538. /* Initialize clocks */
  539. radeon_get_clock_info(rdev->ddev);
  540. /* Initialize power management */
  541. radeon_pm_init(rdev);
  542. /* Get vram informations */
  543. rv515_vram_info(rdev);
  544. /* Initialize memory controller (also test AGP) */
  545. r = r420_mc_init(rdev);
  546. if (r)
  547. return r;
  548. rv515_debugfs(rdev);
  549. /* Fence driver */
  550. r = radeon_fence_driver_init(rdev);
  551. if (r)
  552. return r;
  553. r = radeon_irq_kms_init(rdev);
  554. if (r)
  555. return r;
  556. /* Memory manager */
  557. r = radeon_bo_init(rdev);
  558. if (r)
  559. return r;
  560. r = rv370_pcie_gart_init(rdev);
  561. if (r)
  562. return r;
  563. rv515_set_safe_registers(rdev);
  564. rdev->accel_working = true;
  565. r = rv515_startup(rdev);
  566. if (r) {
  567. /* Somethings want wront with the accel init stop accel */
  568. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  569. rv515_suspend(rdev);
  570. r100_cp_fini(rdev);
  571. r100_wb_fini(rdev);
  572. r100_ib_fini(rdev);
  573. rv370_pcie_gart_fini(rdev);
  574. radeon_agp_fini(rdev);
  575. radeon_irq_kms_fini(rdev);
  576. rdev->accel_working = false;
  577. }
  578. return 0;
  579. }
  580. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
  581. {
  582. int index_reg = 0x6578 + crtc->crtc_offset;
  583. int data_reg = 0x657c + crtc->crtc_offset;
  584. WREG32(0x659C + crtc->crtc_offset, 0x0);
  585. WREG32(0x6594 + crtc->crtc_offset, 0x705);
  586. WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
  587. WREG32(0x65D8 + crtc->crtc_offset, 0x0);
  588. WREG32(0x65B0 + crtc->crtc_offset, 0x0);
  589. WREG32(0x65C0 + crtc->crtc_offset, 0x0);
  590. WREG32(0x65D4 + crtc->crtc_offset, 0x0);
  591. WREG32(index_reg, 0x0);
  592. WREG32(data_reg, 0x841880A8);
  593. WREG32(index_reg, 0x1);
  594. WREG32(data_reg, 0x84208680);
  595. WREG32(index_reg, 0x2);
  596. WREG32(data_reg, 0xBFF880B0);
  597. WREG32(index_reg, 0x100);
  598. WREG32(data_reg, 0x83D88088);
  599. WREG32(index_reg, 0x101);
  600. WREG32(data_reg, 0x84608680);
  601. WREG32(index_reg, 0x102);
  602. WREG32(data_reg, 0xBFF080D0);
  603. WREG32(index_reg, 0x200);
  604. WREG32(data_reg, 0x83988068);
  605. WREG32(index_reg, 0x201);
  606. WREG32(data_reg, 0x84A08680);
  607. WREG32(index_reg, 0x202);
  608. WREG32(data_reg, 0xBFF080F8);
  609. WREG32(index_reg, 0x300);
  610. WREG32(data_reg, 0x83588058);
  611. WREG32(index_reg, 0x301);
  612. WREG32(data_reg, 0x84E08660);
  613. WREG32(index_reg, 0x302);
  614. WREG32(data_reg, 0xBFF88120);
  615. WREG32(index_reg, 0x400);
  616. WREG32(data_reg, 0x83188040);
  617. WREG32(index_reg, 0x401);
  618. WREG32(data_reg, 0x85008660);
  619. WREG32(index_reg, 0x402);
  620. WREG32(data_reg, 0xBFF88150);
  621. WREG32(index_reg, 0x500);
  622. WREG32(data_reg, 0x82D88030);
  623. WREG32(index_reg, 0x501);
  624. WREG32(data_reg, 0x85408640);
  625. WREG32(index_reg, 0x502);
  626. WREG32(data_reg, 0xBFF88180);
  627. WREG32(index_reg, 0x600);
  628. WREG32(data_reg, 0x82A08018);
  629. WREG32(index_reg, 0x601);
  630. WREG32(data_reg, 0x85808620);
  631. WREG32(index_reg, 0x602);
  632. WREG32(data_reg, 0xBFF081B8);
  633. WREG32(index_reg, 0x700);
  634. WREG32(data_reg, 0x82608010);
  635. WREG32(index_reg, 0x701);
  636. WREG32(data_reg, 0x85A08600);
  637. WREG32(index_reg, 0x702);
  638. WREG32(data_reg, 0x800081F0);
  639. WREG32(index_reg, 0x800);
  640. WREG32(data_reg, 0x8228BFF8);
  641. WREG32(index_reg, 0x801);
  642. WREG32(data_reg, 0x85E085E0);
  643. WREG32(index_reg, 0x802);
  644. WREG32(data_reg, 0xBFF88228);
  645. WREG32(index_reg, 0x10000);
  646. WREG32(data_reg, 0x82A8BF00);
  647. WREG32(index_reg, 0x10001);
  648. WREG32(data_reg, 0x82A08CC0);
  649. WREG32(index_reg, 0x10002);
  650. WREG32(data_reg, 0x8008BEF8);
  651. WREG32(index_reg, 0x10100);
  652. WREG32(data_reg, 0x81F0BF28);
  653. WREG32(index_reg, 0x10101);
  654. WREG32(data_reg, 0x83608CA0);
  655. WREG32(index_reg, 0x10102);
  656. WREG32(data_reg, 0x8018BED0);
  657. WREG32(index_reg, 0x10200);
  658. WREG32(data_reg, 0x8148BF38);
  659. WREG32(index_reg, 0x10201);
  660. WREG32(data_reg, 0x84408C80);
  661. WREG32(index_reg, 0x10202);
  662. WREG32(data_reg, 0x8008BEB8);
  663. WREG32(index_reg, 0x10300);
  664. WREG32(data_reg, 0x80B0BF78);
  665. WREG32(index_reg, 0x10301);
  666. WREG32(data_reg, 0x85008C20);
  667. WREG32(index_reg, 0x10302);
  668. WREG32(data_reg, 0x8020BEA0);
  669. WREG32(index_reg, 0x10400);
  670. WREG32(data_reg, 0x8028BF90);
  671. WREG32(index_reg, 0x10401);
  672. WREG32(data_reg, 0x85E08BC0);
  673. WREG32(index_reg, 0x10402);
  674. WREG32(data_reg, 0x8018BE90);
  675. WREG32(index_reg, 0x10500);
  676. WREG32(data_reg, 0xBFB8BFB0);
  677. WREG32(index_reg, 0x10501);
  678. WREG32(data_reg, 0x86C08B40);
  679. WREG32(index_reg, 0x10502);
  680. WREG32(data_reg, 0x8010BE90);
  681. WREG32(index_reg, 0x10600);
  682. WREG32(data_reg, 0xBF58BFC8);
  683. WREG32(index_reg, 0x10601);
  684. WREG32(data_reg, 0x87A08AA0);
  685. WREG32(index_reg, 0x10602);
  686. WREG32(data_reg, 0x8010BE98);
  687. WREG32(index_reg, 0x10700);
  688. WREG32(data_reg, 0xBF10BFF0);
  689. WREG32(index_reg, 0x10701);
  690. WREG32(data_reg, 0x886089E0);
  691. WREG32(index_reg, 0x10702);
  692. WREG32(data_reg, 0x8018BEB0);
  693. WREG32(index_reg, 0x10800);
  694. WREG32(data_reg, 0xBED8BFE8);
  695. WREG32(index_reg, 0x10801);
  696. WREG32(data_reg, 0x89408940);
  697. WREG32(index_reg, 0x10802);
  698. WREG32(data_reg, 0xBFE8BED8);
  699. WREG32(index_reg, 0x20000);
  700. WREG32(data_reg, 0x80008000);
  701. WREG32(index_reg, 0x20001);
  702. WREG32(data_reg, 0x90008000);
  703. WREG32(index_reg, 0x20002);
  704. WREG32(data_reg, 0x80008000);
  705. WREG32(index_reg, 0x20003);
  706. WREG32(data_reg, 0x80008000);
  707. WREG32(index_reg, 0x20100);
  708. WREG32(data_reg, 0x80108000);
  709. WREG32(index_reg, 0x20101);
  710. WREG32(data_reg, 0x8FE0BF70);
  711. WREG32(index_reg, 0x20102);
  712. WREG32(data_reg, 0xBFE880C0);
  713. WREG32(index_reg, 0x20103);
  714. WREG32(data_reg, 0x80008000);
  715. WREG32(index_reg, 0x20200);
  716. WREG32(data_reg, 0x8018BFF8);
  717. WREG32(index_reg, 0x20201);
  718. WREG32(data_reg, 0x8F80BF08);
  719. WREG32(index_reg, 0x20202);
  720. WREG32(data_reg, 0xBFD081A0);
  721. WREG32(index_reg, 0x20203);
  722. WREG32(data_reg, 0xBFF88000);
  723. WREG32(index_reg, 0x20300);
  724. WREG32(data_reg, 0x80188000);
  725. WREG32(index_reg, 0x20301);
  726. WREG32(data_reg, 0x8EE0BEC0);
  727. WREG32(index_reg, 0x20302);
  728. WREG32(data_reg, 0xBFB082A0);
  729. WREG32(index_reg, 0x20303);
  730. WREG32(data_reg, 0x80008000);
  731. WREG32(index_reg, 0x20400);
  732. WREG32(data_reg, 0x80188000);
  733. WREG32(index_reg, 0x20401);
  734. WREG32(data_reg, 0x8E00BEA0);
  735. WREG32(index_reg, 0x20402);
  736. WREG32(data_reg, 0xBF8883C0);
  737. WREG32(index_reg, 0x20403);
  738. WREG32(data_reg, 0x80008000);
  739. WREG32(index_reg, 0x20500);
  740. WREG32(data_reg, 0x80188000);
  741. WREG32(index_reg, 0x20501);
  742. WREG32(data_reg, 0x8D00BE90);
  743. WREG32(index_reg, 0x20502);
  744. WREG32(data_reg, 0xBF588500);
  745. WREG32(index_reg, 0x20503);
  746. WREG32(data_reg, 0x80008008);
  747. WREG32(index_reg, 0x20600);
  748. WREG32(data_reg, 0x80188000);
  749. WREG32(index_reg, 0x20601);
  750. WREG32(data_reg, 0x8BC0BE98);
  751. WREG32(index_reg, 0x20602);
  752. WREG32(data_reg, 0xBF308660);
  753. WREG32(index_reg, 0x20603);
  754. WREG32(data_reg, 0x80008008);
  755. WREG32(index_reg, 0x20700);
  756. WREG32(data_reg, 0x80108000);
  757. WREG32(index_reg, 0x20701);
  758. WREG32(data_reg, 0x8A80BEB0);
  759. WREG32(index_reg, 0x20702);
  760. WREG32(data_reg, 0xBF0087C0);
  761. WREG32(index_reg, 0x20703);
  762. WREG32(data_reg, 0x80008008);
  763. WREG32(index_reg, 0x20800);
  764. WREG32(data_reg, 0x80108000);
  765. WREG32(index_reg, 0x20801);
  766. WREG32(data_reg, 0x8920BED0);
  767. WREG32(index_reg, 0x20802);
  768. WREG32(data_reg, 0xBED08920);
  769. WREG32(index_reg, 0x20803);
  770. WREG32(data_reg, 0x80008010);
  771. WREG32(index_reg, 0x30000);
  772. WREG32(data_reg, 0x90008000);
  773. WREG32(index_reg, 0x30001);
  774. WREG32(data_reg, 0x80008000);
  775. WREG32(index_reg, 0x30100);
  776. WREG32(data_reg, 0x8FE0BF90);
  777. WREG32(index_reg, 0x30101);
  778. WREG32(data_reg, 0xBFF880A0);
  779. WREG32(index_reg, 0x30200);
  780. WREG32(data_reg, 0x8F60BF40);
  781. WREG32(index_reg, 0x30201);
  782. WREG32(data_reg, 0xBFE88180);
  783. WREG32(index_reg, 0x30300);
  784. WREG32(data_reg, 0x8EC0BF00);
  785. WREG32(index_reg, 0x30301);
  786. WREG32(data_reg, 0xBFC88280);
  787. WREG32(index_reg, 0x30400);
  788. WREG32(data_reg, 0x8DE0BEE0);
  789. WREG32(index_reg, 0x30401);
  790. WREG32(data_reg, 0xBFA083A0);
  791. WREG32(index_reg, 0x30500);
  792. WREG32(data_reg, 0x8CE0BED0);
  793. WREG32(index_reg, 0x30501);
  794. WREG32(data_reg, 0xBF7884E0);
  795. WREG32(index_reg, 0x30600);
  796. WREG32(data_reg, 0x8BA0BED8);
  797. WREG32(index_reg, 0x30601);
  798. WREG32(data_reg, 0xBF508640);
  799. WREG32(index_reg, 0x30700);
  800. WREG32(data_reg, 0x8A60BEE8);
  801. WREG32(index_reg, 0x30701);
  802. WREG32(data_reg, 0xBF2087A0);
  803. WREG32(index_reg, 0x30800);
  804. WREG32(data_reg, 0x8900BF00);
  805. WREG32(index_reg, 0x30801);
  806. WREG32(data_reg, 0xBF008900);
  807. }
  808. struct rv515_watermark {
  809. u32 lb_request_fifo_depth;
  810. fixed20_12 num_line_pair;
  811. fixed20_12 estimated_width;
  812. fixed20_12 worst_case_latency;
  813. fixed20_12 consumption_rate;
  814. fixed20_12 active_time;
  815. fixed20_12 dbpp;
  816. fixed20_12 priority_mark_max;
  817. fixed20_12 priority_mark;
  818. fixed20_12 sclk;
  819. };
  820. void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
  821. struct radeon_crtc *crtc,
  822. struct rv515_watermark *wm)
  823. {
  824. struct drm_display_mode *mode = &crtc->base.mode;
  825. fixed20_12 a, b, c;
  826. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  827. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  828. if (!crtc->base.enabled) {
  829. /* FIXME: wouldn't it better to set priority mark to maximum */
  830. wm->lb_request_fifo_depth = 4;
  831. return;
  832. }
  833. if (crtc->vsc.full > rfixed_const(2))
  834. wm->num_line_pair.full = rfixed_const(2);
  835. else
  836. wm->num_line_pair.full = rfixed_const(1);
  837. b.full = rfixed_const(mode->crtc_hdisplay);
  838. c.full = rfixed_const(256);
  839. a.full = rfixed_div(b, c);
  840. request_fifo_depth.full = rfixed_mul(a, wm->num_line_pair);
  841. request_fifo_depth.full = rfixed_ceil(request_fifo_depth);
  842. if (a.full < rfixed_const(4)) {
  843. wm->lb_request_fifo_depth = 4;
  844. } else {
  845. wm->lb_request_fifo_depth = rfixed_trunc(request_fifo_depth);
  846. }
  847. /* Determine consumption rate
  848. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  849. * vtaps = number of vertical taps,
  850. * vsc = vertical scaling ratio, defined as source/destination
  851. * hsc = horizontal scaling ration, defined as source/destination
  852. */
  853. a.full = rfixed_const(mode->clock);
  854. b.full = rfixed_const(1000);
  855. a.full = rfixed_div(a, b);
  856. pclk.full = rfixed_div(b, a);
  857. if (crtc->rmx_type != RMX_OFF) {
  858. b.full = rfixed_const(2);
  859. if (crtc->vsc.full > b.full)
  860. b.full = crtc->vsc.full;
  861. b.full = rfixed_mul(b, crtc->hsc);
  862. c.full = rfixed_const(2);
  863. b.full = rfixed_div(b, c);
  864. consumption_time.full = rfixed_div(pclk, b);
  865. } else {
  866. consumption_time.full = pclk.full;
  867. }
  868. a.full = rfixed_const(1);
  869. wm->consumption_rate.full = rfixed_div(a, consumption_time);
  870. /* Determine line time
  871. * LineTime = total time for one line of displayhtotal
  872. * LineTime = total number of horizontal pixels
  873. * pclk = pixel clock period(ns)
  874. */
  875. a.full = rfixed_const(crtc->base.mode.crtc_htotal);
  876. line_time.full = rfixed_mul(a, pclk);
  877. /* Determine active time
  878. * ActiveTime = time of active region of display within one line,
  879. * hactive = total number of horizontal active pixels
  880. * htotal = total number of horizontal pixels
  881. */
  882. a.full = rfixed_const(crtc->base.mode.crtc_htotal);
  883. b.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
  884. wm->active_time.full = rfixed_mul(line_time, b);
  885. wm->active_time.full = rfixed_div(wm->active_time, a);
  886. /* Determine chunk time
  887. * ChunkTime = the time it takes the DCP to send one chunk of data
  888. * to the LB which consists of pipeline delay and inter chunk gap
  889. * sclk = system clock(Mhz)
  890. */
  891. a.full = rfixed_const(600 * 1000);
  892. chunk_time.full = rfixed_div(a, rdev->pm.sclk);
  893. read_delay_latency.full = rfixed_const(1000);
  894. /* Determine the worst case latency
  895. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  896. * WorstCaseLatency = worst case time from urgent to when the MC starts
  897. * to return data
  898. * READ_DELAY_IDLE_MAX = constant of 1us
  899. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  900. * which consists of pipeline delay and inter chunk gap
  901. */
  902. if (rfixed_trunc(wm->num_line_pair) > 1) {
  903. a.full = rfixed_const(3);
  904. wm->worst_case_latency.full = rfixed_mul(a, chunk_time);
  905. wm->worst_case_latency.full += read_delay_latency.full;
  906. } else {
  907. wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
  908. }
  909. /* Determine the tolerable latency
  910. * TolerableLatency = Any given request has only 1 line time
  911. * for the data to be returned
  912. * LBRequestFifoDepth = Number of chunk requests the LB can
  913. * put into the request FIFO for a display
  914. * LineTime = total time for one line of display
  915. * ChunkTime = the time it takes the DCP to send one chunk
  916. * of data to the LB which consists of
  917. * pipeline delay and inter chunk gap
  918. */
  919. if ((2+wm->lb_request_fifo_depth) >= rfixed_trunc(request_fifo_depth)) {
  920. tolerable_latency.full = line_time.full;
  921. } else {
  922. tolerable_latency.full = rfixed_const(wm->lb_request_fifo_depth - 2);
  923. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  924. tolerable_latency.full = rfixed_mul(tolerable_latency, chunk_time);
  925. tolerable_latency.full = line_time.full - tolerable_latency.full;
  926. }
  927. /* We assume worst case 32bits (4 bytes) */
  928. wm->dbpp.full = rfixed_const(2 * 16);
  929. /* Determine the maximum priority mark
  930. * width = viewport width in pixels
  931. */
  932. a.full = rfixed_const(16);
  933. wm->priority_mark_max.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
  934. wm->priority_mark_max.full = rfixed_div(wm->priority_mark_max, a);
  935. wm->priority_mark_max.full = rfixed_ceil(wm->priority_mark_max);
  936. /* Determine estimated width */
  937. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  938. estimated_width.full = rfixed_div(estimated_width, consumption_time);
  939. if (rfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  940. wm->priority_mark.full = wm->priority_mark_max.full;
  941. } else {
  942. a.full = rfixed_const(16);
  943. wm->priority_mark.full = rfixed_div(estimated_width, a);
  944. wm->priority_mark.full = rfixed_ceil(wm->priority_mark);
  945. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  946. }
  947. }
  948. void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
  949. {
  950. struct drm_display_mode *mode0 = NULL;
  951. struct drm_display_mode *mode1 = NULL;
  952. struct rv515_watermark wm0;
  953. struct rv515_watermark wm1;
  954. u32 tmp;
  955. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  956. fixed20_12 a, b;
  957. if (rdev->mode_info.crtcs[0]->base.enabled)
  958. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  959. if (rdev->mode_info.crtcs[1]->base.enabled)
  960. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  961. rs690_line_buffer_adjust(rdev, mode0, mode1);
  962. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
  963. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
  964. tmp = wm0.lb_request_fifo_depth;
  965. tmp |= wm1.lb_request_fifo_depth << 16;
  966. WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
  967. if (mode0 && mode1) {
  968. if (rfixed_trunc(wm0.dbpp) > 64)
  969. a.full = rfixed_div(wm0.dbpp, wm0.num_line_pair);
  970. else
  971. a.full = wm0.num_line_pair.full;
  972. if (rfixed_trunc(wm1.dbpp) > 64)
  973. b.full = rfixed_div(wm1.dbpp, wm1.num_line_pair);
  974. else
  975. b.full = wm1.num_line_pair.full;
  976. a.full += b.full;
  977. fill_rate.full = rfixed_div(wm0.sclk, a);
  978. if (wm0.consumption_rate.full > fill_rate.full) {
  979. b.full = wm0.consumption_rate.full - fill_rate.full;
  980. b.full = rfixed_mul(b, wm0.active_time);
  981. a.full = rfixed_const(16);
  982. b.full = rfixed_div(b, a);
  983. a.full = rfixed_mul(wm0.worst_case_latency,
  984. wm0.consumption_rate);
  985. priority_mark02.full = a.full + b.full;
  986. } else {
  987. a.full = rfixed_mul(wm0.worst_case_latency,
  988. wm0.consumption_rate);
  989. b.full = rfixed_const(16 * 1000);
  990. priority_mark02.full = rfixed_div(a, b);
  991. }
  992. if (wm1.consumption_rate.full > fill_rate.full) {
  993. b.full = wm1.consumption_rate.full - fill_rate.full;
  994. b.full = rfixed_mul(b, wm1.active_time);
  995. a.full = rfixed_const(16);
  996. b.full = rfixed_div(b, a);
  997. a.full = rfixed_mul(wm1.worst_case_latency,
  998. wm1.consumption_rate);
  999. priority_mark12.full = a.full + b.full;
  1000. } else {
  1001. a.full = rfixed_mul(wm1.worst_case_latency,
  1002. wm1.consumption_rate);
  1003. b.full = rfixed_const(16 * 1000);
  1004. priority_mark12.full = rfixed_div(a, b);
  1005. }
  1006. if (wm0.priority_mark.full > priority_mark02.full)
  1007. priority_mark02.full = wm0.priority_mark.full;
  1008. if (rfixed_trunc(priority_mark02) < 0)
  1009. priority_mark02.full = 0;
  1010. if (wm0.priority_mark_max.full > priority_mark02.full)
  1011. priority_mark02.full = wm0.priority_mark_max.full;
  1012. if (wm1.priority_mark.full > priority_mark12.full)
  1013. priority_mark12.full = wm1.priority_mark.full;
  1014. if (rfixed_trunc(priority_mark12) < 0)
  1015. priority_mark12.full = 0;
  1016. if (wm1.priority_mark_max.full > priority_mark12.full)
  1017. priority_mark12.full = wm1.priority_mark_max.full;
  1018. WREG32(D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
  1019. WREG32(D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
  1020. WREG32(D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
  1021. WREG32(D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
  1022. } else if (mode0) {
  1023. if (rfixed_trunc(wm0.dbpp) > 64)
  1024. a.full = rfixed_div(wm0.dbpp, wm0.num_line_pair);
  1025. else
  1026. a.full = wm0.num_line_pair.full;
  1027. fill_rate.full = rfixed_div(wm0.sclk, a);
  1028. if (wm0.consumption_rate.full > fill_rate.full) {
  1029. b.full = wm0.consumption_rate.full - fill_rate.full;
  1030. b.full = rfixed_mul(b, wm0.active_time);
  1031. a.full = rfixed_const(16);
  1032. b.full = rfixed_div(b, a);
  1033. a.full = rfixed_mul(wm0.worst_case_latency,
  1034. wm0.consumption_rate);
  1035. priority_mark02.full = a.full + b.full;
  1036. } else {
  1037. a.full = rfixed_mul(wm0.worst_case_latency,
  1038. wm0.consumption_rate);
  1039. b.full = rfixed_const(16);
  1040. priority_mark02.full = rfixed_div(a, b);
  1041. }
  1042. if (wm0.priority_mark.full > priority_mark02.full)
  1043. priority_mark02.full = wm0.priority_mark.full;
  1044. if (rfixed_trunc(priority_mark02) < 0)
  1045. priority_mark02.full = 0;
  1046. if (wm0.priority_mark_max.full > priority_mark02.full)
  1047. priority_mark02.full = wm0.priority_mark_max.full;
  1048. WREG32(D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
  1049. WREG32(D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
  1050. WREG32(D2MODE_PRIORITY_A_CNT, MODE_PRIORITY_OFF);
  1051. WREG32(D2MODE_PRIORITY_B_CNT, MODE_PRIORITY_OFF);
  1052. } else {
  1053. if (rfixed_trunc(wm1.dbpp) > 64)
  1054. a.full = rfixed_div(wm1.dbpp, wm1.num_line_pair);
  1055. else
  1056. a.full = wm1.num_line_pair.full;
  1057. fill_rate.full = rfixed_div(wm1.sclk, a);
  1058. if (wm1.consumption_rate.full > fill_rate.full) {
  1059. b.full = wm1.consumption_rate.full - fill_rate.full;
  1060. b.full = rfixed_mul(b, wm1.active_time);
  1061. a.full = rfixed_const(16);
  1062. b.full = rfixed_div(b, a);
  1063. a.full = rfixed_mul(wm1.worst_case_latency,
  1064. wm1.consumption_rate);
  1065. priority_mark12.full = a.full + b.full;
  1066. } else {
  1067. a.full = rfixed_mul(wm1.worst_case_latency,
  1068. wm1.consumption_rate);
  1069. b.full = rfixed_const(16 * 1000);
  1070. priority_mark12.full = rfixed_div(a, b);
  1071. }
  1072. if (wm1.priority_mark.full > priority_mark12.full)
  1073. priority_mark12.full = wm1.priority_mark.full;
  1074. if (rfixed_trunc(priority_mark12) < 0)
  1075. priority_mark12.full = 0;
  1076. if (wm1.priority_mark_max.full > priority_mark12.full)
  1077. priority_mark12.full = wm1.priority_mark_max.full;
  1078. WREG32(D1MODE_PRIORITY_A_CNT, MODE_PRIORITY_OFF);
  1079. WREG32(D1MODE_PRIORITY_B_CNT, MODE_PRIORITY_OFF);
  1080. WREG32(D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
  1081. WREG32(D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
  1082. }
  1083. }
  1084. void rv515_bandwidth_update(struct radeon_device *rdev)
  1085. {
  1086. uint32_t tmp;
  1087. struct drm_display_mode *mode0 = NULL;
  1088. struct drm_display_mode *mode1 = NULL;
  1089. if (rdev->mode_info.crtcs[0]->base.enabled)
  1090. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1091. if (rdev->mode_info.crtcs[1]->base.enabled)
  1092. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1093. /*
  1094. * Set display0/1 priority up in the memory controller for
  1095. * modes if the user specifies HIGH for displaypriority
  1096. * option.
  1097. */
  1098. if (rdev->disp_priority == 2) {
  1099. tmp = RREG32_MC(MC_MISC_LAT_TIMER);
  1100. tmp &= ~MC_DISP1R_INIT_LAT_MASK;
  1101. tmp &= ~MC_DISP0R_INIT_LAT_MASK;
  1102. if (mode1)
  1103. tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
  1104. if (mode0)
  1105. tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
  1106. WREG32_MC(MC_MISC_LAT_TIMER, tmp);
  1107. }
  1108. rv515_bandwidth_avivo_update(rdev);
  1109. }