radeon_legacy_encoders.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  32. {
  33. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  34. struct drm_encoder_helper_funcs *encoder_funcs;
  35. encoder_funcs = encoder->helper_private;
  36. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  37. radeon_encoder->active_device = 0;
  38. }
  39. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  40. {
  41. struct drm_device *dev = encoder->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  44. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  45. int panel_pwr_delay = 2000;
  46. DRM_DEBUG("\n");
  47. if (radeon_encoder->enc_priv) {
  48. if (rdev->is_atom_bios) {
  49. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  50. panel_pwr_delay = lvds->panel_pwr_delay;
  51. } else {
  52. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  53. panel_pwr_delay = lvds->panel_pwr_delay;
  54. }
  55. }
  56. switch (mode) {
  57. case DRM_MODE_DPMS_ON:
  58. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  59. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  60. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  61. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  62. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  63. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  64. udelay(1000);
  65. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  66. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  67. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  68. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  69. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
  70. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
  71. udelay(panel_pwr_delay * 1000);
  72. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  73. break;
  74. case DRM_MODE_DPMS_STANDBY:
  75. case DRM_MODE_DPMS_SUSPEND:
  76. case DRM_MODE_DPMS_OFF:
  77. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  78. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  79. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  80. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  81. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  82. udelay(panel_pwr_delay * 1000);
  83. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  84. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  85. break;
  86. }
  87. if (rdev->is_atom_bios)
  88. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  89. else
  90. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  91. }
  92. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  93. {
  94. struct radeon_device *rdev = encoder->dev->dev_private;
  95. if (rdev->is_atom_bios)
  96. radeon_atom_output_lock(encoder, true);
  97. else
  98. radeon_combios_output_lock(encoder, true);
  99. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  100. }
  101. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  102. {
  103. struct radeon_device *rdev = encoder->dev->dev_private;
  104. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  105. if (rdev->is_atom_bios)
  106. radeon_atom_output_lock(encoder, false);
  107. else
  108. radeon_combios_output_lock(encoder, false);
  109. }
  110. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  111. struct drm_display_mode *mode,
  112. struct drm_display_mode *adjusted_mode)
  113. {
  114. struct drm_device *dev = encoder->dev;
  115. struct radeon_device *rdev = dev->dev_private;
  116. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  117. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  118. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  119. DRM_DEBUG("\n");
  120. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  121. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  122. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  123. if (rdev->is_atom_bios) {
  124. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  125. * need to call that on resume to set up the reg properly.
  126. */
  127. radeon_encoder->pixel_clock = adjusted_mode->clock;
  128. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  129. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  130. } else {
  131. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  132. if (lvds) {
  133. DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  134. lvds_gen_cntl = lvds->lvds_gen_cntl;
  135. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  136. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  137. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  138. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  139. } else
  140. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  141. }
  142. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  143. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  144. RADEON_LVDS_BLON |
  145. RADEON_LVDS_EN |
  146. RADEON_LVDS_RST_FM);
  147. if (ASIC_IS_R300(rdev))
  148. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  149. if (radeon_crtc->crtc_id == 0) {
  150. if (ASIC_IS_R300(rdev)) {
  151. if (radeon_encoder->rmx_type != RMX_OFF)
  152. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  153. } else
  154. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  155. } else {
  156. if (ASIC_IS_R300(rdev))
  157. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  158. else
  159. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  160. }
  161. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  162. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  163. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  164. if (rdev->family == CHIP_RV410)
  165. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  166. if (rdev->is_atom_bios)
  167. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  168. else
  169. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  170. }
  171. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  172. struct drm_display_mode *mode,
  173. struct drm_display_mode *adjusted_mode)
  174. {
  175. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  176. /* set the active encoder to connector routing */
  177. radeon_encoder_set_active_device(encoder);
  178. drm_mode_set_crtcinfo(adjusted_mode, 0);
  179. /* get the native mode for LVDS */
  180. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  181. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  182. int mode_id = adjusted_mode->base.id;
  183. *adjusted_mode = *native_mode;
  184. adjusted_mode->hdisplay = mode->hdisplay;
  185. adjusted_mode->vdisplay = mode->vdisplay;
  186. adjusted_mode->base.id = mode_id;
  187. }
  188. return true;
  189. }
  190. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  191. .dpms = radeon_legacy_lvds_dpms,
  192. .mode_fixup = radeon_legacy_mode_fixup,
  193. .prepare = radeon_legacy_lvds_prepare,
  194. .mode_set = radeon_legacy_lvds_mode_set,
  195. .commit = radeon_legacy_lvds_commit,
  196. .disable = radeon_legacy_encoder_disable,
  197. };
  198. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  199. .destroy = radeon_enc_destroy,
  200. };
  201. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  202. {
  203. struct drm_device *dev = encoder->dev;
  204. struct radeon_device *rdev = dev->dev_private;
  205. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  206. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  207. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  208. DRM_DEBUG("\n");
  209. switch (mode) {
  210. case DRM_MODE_DPMS_ON:
  211. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  212. dac_cntl &= ~RADEON_DAC_PDWN;
  213. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  214. RADEON_DAC_PDWN_G |
  215. RADEON_DAC_PDWN_B);
  216. break;
  217. case DRM_MODE_DPMS_STANDBY:
  218. case DRM_MODE_DPMS_SUSPEND:
  219. case DRM_MODE_DPMS_OFF:
  220. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  221. dac_cntl |= RADEON_DAC_PDWN;
  222. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  223. RADEON_DAC_PDWN_G |
  224. RADEON_DAC_PDWN_B);
  225. break;
  226. }
  227. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  228. WREG32(RADEON_DAC_CNTL, dac_cntl);
  229. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  230. if (rdev->is_atom_bios)
  231. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  232. else
  233. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  234. }
  235. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  236. {
  237. struct radeon_device *rdev = encoder->dev->dev_private;
  238. if (rdev->is_atom_bios)
  239. radeon_atom_output_lock(encoder, true);
  240. else
  241. radeon_combios_output_lock(encoder, true);
  242. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  243. }
  244. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  245. {
  246. struct radeon_device *rdev = encoder->dev->dev_private;
  247. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  248. if (rdev->is_atom_bios)
  249. radeon_atom_output_lock(encoder, false);
  250. else
  251. radeon_combios_output_lock(encoder, false);
  252. }
  253. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  254. struct drm_display_mode *mode,
  255. struct drm_display_mode *adjusted_mode)
  256. {
  257. struct drm_device *dev = encoder->dev;
  258. struct radeon_device *rdev = dev->dev_private;
  259. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  260. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  261. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  262. DRM_DEBUG("\n");
  263. if (radeon_crtc->crtc_id == 0) {
  264. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  265. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  266. ~(RADEON_DISP_DAC_SOURCE_MASK);
  267. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  268. } else {
  269. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  270. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  271. }
  272. } else {
  273. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  274. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  275. ~(RADEON_DISP_DAC_SOURCE_MASK);
  276. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  277. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  278. } else {
  279. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  280. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  281. }
  282. }
  283. dac_cntl = (RADEON_DAC_MASK_ALL |
  284. RADEON_DAC_VGA_ADR_EN |
  285. /* TODO 6-bits */
  286. RADEON_DAC_8BIT_EN);
  287. WREG32_P(RADEON_DAC_CNTL,
  288. dac_cntl,
  289. RADEON_DAC_RANGE_CNTL |
  290. RADEON_DAC_BLANKING);
  291. if (radeon_encoder->enc_priv) {
  292. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  293. dac_macro_cntl = p_dac->ps2_pdac_adj;
  294. } else
  295. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  296. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  297. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  298. if (rdev->is_atom_bios)
  299. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  300. else
  301. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  302. }
  303. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  304. struct drm_connector *connector)
  305. {
  306. struct drm_device *dev = encoder->dev;
  307. struct radeon_device *rdev = dev->dev_private;
  308. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  309. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  310. enum drm_connector_status found = connector_status_disconnected;
  311. bool color = true;
  312. /* save the regs we need */
  313. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  314. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  315. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  316. dac_cntl = RREG32(RADEON_DAC_CNTL);
  317. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  318. tmp = vclk_ecp_cntl &
  319. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  320. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  321. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  322. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  323. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  324. RADEON_DAC_FORCE_DATA_EN;
  325. if (color)
  326. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  327. else
  328. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  329. if (ASIC_IS_R300(rdev))
  330. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  331. else
  332. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  333. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  334. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  335. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  336. WREG32(RADEON_DAC_CNTL, tmp);
  337. tmp &= ~(RADEON_DAC_PDWN_R |
  338. RADEON_DAC_PDWN_G |
  339. RADEON_DAC_PDWN_B);
  340. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  341. udelay(2000);
  342. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  343. found = connector_status_connected;
  344. /* restore the regs we used */
  345. WREG32(RADEON_DAC_CNTL, dac_cntl);
  346. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  347. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  348. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  349. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  350. return found;
  351. }
  352. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  353. .dpms = radeon_legacy_primary_dac_dpms,
  354. .mode_fixup = radeon_legacy_mode_fixup,
  355. .prepare = radeon_legacy_primary_dac_prepare,
  356. .mode_set = radeon_legacy_primary_dac_mode_set,
  357. .commit = radeon_legacy_primary_dac_commit,
  358. .detect = radeon_legacy_primary_dac_detect,
  359. .disable = radeon_legacy_encoder_disable,
  360. };
  361. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  362. .destroy = radeon_enc_destroy,
  363. };
  364. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  365. {
  366. struct drm_device *dev = encoder->dev;
  367. struct radeon_device *rdev = dev->dev_private;
  368. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  369. DRM_DEBUG("\n");
  370. switch (mode) {
  371. case DRM_MODE_DPMS_ON:
  372. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  373. break;
  374. case DRM_MODE_DPMS_STANDBY:
  375. case DRM_MODE_DPMS_SUSPEND:
  376. case DRM_MODE_DPMS_OFF:
  377. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  378. break;
  379. }
  380. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  381. if (rdev->is_atom_bios)
  382. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  383. else
  384. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  385. }
  386. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  387. {
  388. struct radeon_device *rdev = encoder->dev->dev_private;
  389. if (rdev->is_atom_bios)
  390. radeon_atom_output_lock(encoder, true);
  391. else
  392. radeon_combios_output_lock(encoder, true);
  393. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  394. }
  395. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  396. {
  397. struct radeon_device *rdev = encoder->dev->dev_private;
  398. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  399. if (rdev->is_atom_bios)
  400. radeon_atom_output_lock(encoder, true);
  401. else
  402. radeon_combios_output_lock(encoder, true);
  403. }
  404. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  405. struct drm_display_mode *mode,
  406. struct drm_display_mode *adjusted_mode)
  407. {
  408. struct drm_device *dev = encoder->dev;
  409. struct radeon_device *rdev = dev->dev_private;
  410. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  411. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  412. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  413. int i;
  414. DRM_DEBUG("\n");
  415. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  416. tmp &= 0xfffff;
  417. if (rdev->family == CHIP_RV280) {
  418. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  419. tmp ^= (1 << 22);
  420. tmds_pll_cntl ^= (1 << 22);
  421. }
  422. if (radeon_encoder->enc_priv) {
  423. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  424. for (i = 0; i < 4; i++) {
  425. if (tmds->tmds_pll[i].freq == 0)
  426. break;
  427. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  428. tmp = tmds->tmds_pll[i].value ;
  429. break;
  430. }
  431. }
  432. }
  433. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  434. if (tmp & 0xfff00000)
  435. tmds_pll_cntl = tmp;
  436. else {
  437. tmds_pll_cntl &= 0xfff00000;
  438. tmds_pll_cntl |= tmp;
  439. }
  440. } else
  441. tmds_pll_cntl = tmp;
  442. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  443. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  444. if (rdev->family == CHIP_R200 ||
  445. rdev->family == CHIP_R100 ||
  446. ASIC_IS_R300(rdev))
  447. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  448. else /* RV chips got this bit reversed */
  449. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  450. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  451. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  452. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  453. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  454. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  455. RADEON_FP_DFP_SYNC_SEL |
  456. RADEON_FP_CRT_SYNC_SEL |
  457. RADEON_FP_CRTC_LOCK_8DOT |
  458. RADEON_FP_USE_SHADOW_EN |
  459. RADEON_FP_CRTC_USE_SHADOW_VEND |
  460. RADEON_FP_CRT_SYNC_ALT);
  461. if (1) /* FIXME rgbBits == 8 */
  462. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  463. else
  464. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  465. if (radeon_crtc->crtc_id == 0) {
  466. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  467. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  468. if (radeon_encoder->rmx_type != RMX_OFF)
  469. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  470. else
  471. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  472. } else
  473. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  474. } else {
  475. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  476. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  477. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  478. } else
  479. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  480. }
  481. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  482. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  483. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  484. if (rdev->is_atom_bios)
  485. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  486. else
  487. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  488. }
  489. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  490. .dpms = radeon_legacy_tmds_int_dpms,
  491. .mode_fixup = radeon_legacy_mode_fixup,
  492. .prepare = radeon_legacy_tmds_int_prepare,
  493. .mode_set = radeon_legacy_tmds_int_mode_set,
  494. .commit = radeon_legacy_tmds_int_commit,
  495. .disable = radeon_legacy_encoder_disable,
  496. };
  497. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  498. .destroy = radeon_enc_destroy,
  499. };
  500. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  501. {
  502. struct drm_device *dev = encoder->dev;
  503. struct radeon_device *rdev = dev->dev_private;
  504. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  505. DRM_DEBUG("\n");
  506. switch (mode) {
  507. case DRM_MODE_DPMS_ON:
  508. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  509. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  510. break;
  511. case DRM_MODE_DPMS_STANDBY:
  512. case DRM_MODE_DPMS_SUSPEND:
  513. case DRM_MODE_DPMS_OFF:
  514. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  515. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  516. break;
  517. }
  518. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  519. if (rdev->is_atom_bios)
  520. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  521. else
  522. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  523. }
  524. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  525. {
  526. struct radeon_device *rdev = encoder->dev->dev_private;
  527. if (rdev->is_atom_bios)
  528. radeon_atom_output_lock(encoder, true);
  529. else
  530. radeon_combios_output_lock(encoder, true);
  531. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  532. }
  533. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  534. {
  535. struct radeon_device *rdev = encoder->dev->dev_private;
  536. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  537. if (rdev->is_atom_bios)
  538. radeon_atom_output_lock(encoder, false);
  539. else
  540. radeon_combios_output_lock(encoder, false);
  541. }
  542. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  543. struct drm_display_mode *mode,
  544. struct drm_display_mode *adjusted_mode)
  545. {
  546. struct drm_device *dev = encoder->dev;
  547. struct radeon_device *rdev = dev->dev_private;
  548. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  549. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  550. uint32_t fp2_gen_cntl;
  551. DRM_DEBUG("\n");
  552. if (rdev->is_atom_bios) {
  553. radeon_encoder->pixel_clock = adjusted_mode->clock;
  554. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  555. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  556. } else {
  557. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  558. if (1) /* FIXME rgbBits == 8 */
  559. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  560. else
  561. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  562. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  563. RADEON_FP2_DVO_EN |
  564. RADEON_FP2_DVO_RATE_SEL_SDR);
  565. /* XXX: these are oem specific */
  566. if (ASIC_IS_R300(rdev)) {
  567. if ((dev->pdev->device == 0x4850) &&
  568. (dev->pdev->subsystem_vendor == 0x1028) &&
  569. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  570. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  571. else
  572. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  573. /*if (mode->clock > 165000)
  574. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  575. }
  576. if (!radeon_combios_external_tmds_setup(encoder))
  577. radeon_external_tmds_setup(encoder);
  578. }
  579. if (radeon_crtc->crtc_id == 0) {
  580. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  581. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  582. if (radeon_encoder->rmx_type != RMX_OFF)
  583. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  584. else
  585. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  586. } else
  587. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  588. } else {
  589. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  590. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  591. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  592. } else
  593. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  594. }
  595. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  596. if (rdev->is_atom_bios)
  597. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  598. else
  599. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  600. }
  601. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  602. {
  603. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  604. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  605. if (tmds) {
  606. if (tmds->i2c_bus)
  607. radeon_i2c_destroy(tmds->i2c_bus);
  608. }
  609. kfree(radeon_encoder->enc_priv);
  610. drm_encoder_cleanup(encoder);
  611. kfree(radeon_encoder);
  612. }
  613. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  614. .dpms = radeon_legacy_tmds_ext_dpms,
  615. .mode_fixup = radeon_legacy_mode_fixup,
  616. .prepare = radeon_legacy_tmds_ext_prepare,
  617. .mode_set = radeon_legacy_tmds_ext_mode_set,
  618. .commit = radeon_legacy_tmds_ext_commit,
  619. .disable = radeon_legacy_encoder_disable,
  620. };
  621. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  622. .destroy = radeon_ext_tmds_enc_destroy,
  623. };
  624. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  625. {
  626. struct drm_device *dev = encoder->dev;
  627. struct radeon_device *rdev = dev->dev_private;
  628. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  629. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  630. uint32_t tv_master_cntl = 0;
  631. bool is_tv;
  632. DRM_DEBUG("\n");
  633. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  634. if (rdev->family == CHIP_R200)
  635. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  636. else {
  637. if (is_tv)
  638. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  639. else
  640. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  641. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  642. }
  643. switch (mode) {
  644. case DRM_MODE_DPMS_ON:
  645. if (rdev->family == CHIP_R200) {
  646. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  647. } else {
  648. if (is_tv)
  649. tv_master_cntl |= RADEON_TV_ON;
  650. else
  651. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  652. if (rdev->family == CHIP_R420 ||
  653. rdev->family == CHIP_R423 ||
  654. rdev->family == CHIP_RV410)
  655. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  656. R420_TV_DAC_GDACPD |
  657. R420_TV_DAC_BDACPD |
  658. RADEON_TV_DAC_BGSLEEP);
  659. else
  660. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  661. RADEON_TV_DAC_GDACPD |
  662. RADEON_TV_DAC_BDACPD |
  663. RADEON_TV_DAC_BGSLEEP);
  664. }
  665. break;
  666. case DRM_MODE_DPMS_STANDBY:
  667. case DRM_MODE_DPMS_SUSPEND:
  668. case DRM_MODE_DPMS_OFF:
  669. if (rdev->family == CHIP_R200)
  670. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  671. else {
  672. if (is_tv)
  673. tv_master_cntl &= ~RADEON_TV_ON;
  674. else
  675. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  676. if (rdev->family == CHIP_R420 ||
  677. rdev->family == CHIP_R423 ||
  678. rdev->family == CHIP_RV410)
  679. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  680. R420_TV_DAC_GDACPD |
  681. R420_TV_DAC_BDACPD |
  682. RADEON_TV_DAC_BGSLEEP);
  683. else
  684. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  685. RADEON_TV_DAC_GDACPD |
  686. RADEON_TV_DAC_BDACPD |
  687. RADEON_TV_DAC_BGSLEEP);
  688. }
  689. break;
  690. }
  691. if (rdev->family == CHIP_R200) {
  692. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  693. } else {
  694. if (is_tv)
  695. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  696. else
  697. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  698. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  699. }
  700. if (rdev->is_atom_bios)
  701. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  702. else
  703. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  704. }
  705. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  706. {
  707. struct radeon_device *rdev = encoder->dev->dev_private;
  708. if (rdev->is_atom_bios)
  709. radeon_atom_output_lock(encoder, true);
  710. else
  711. radeon_combios_output_lock(encoder, true);
  712. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  713. }
  714. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  715. {
  716. struct radeon_device *rdev = encoder->dev->dev_private;
  717. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  718. if (rdev->is_atom_bios)
  719. radeon_atom_output_lock(encoder, true);
  720. else
  721. radeon_combios_output_lock(encoder, true);
  722. }
  723. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  724. struct drm_display_mode *mode,
  725. struct drm_display_mode *adjusted_mode)
  726. {
  727. struct drm_device *dev = encoder->dev;
  728. struct radeon_device *rdev = dev->dev_private;
  729. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  730. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  731. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  732. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  733. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  734. bool is_tv = false;
  735. DRM_DEBUG("\n");
  736. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  737. if (rdev->family != CHIP_R200) {
  738. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  739. if (rdev->family == CHIP_R420 ||
  740. rdev->family == CHIP_R423 ||
  741. rdev->family == CHIP_RV410) {
  742. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  743. RADEON_TV_DAC_BGADJ_MASK |
  744. R420_TV_DAC_DACADJ_MASK |
  745. R420_TV_DAC_RDACPD |
  746. R420_TV_DAC_GDACPD |
  747. R420_TV_DAC_BDACPD |
  748. R420_TV_DAC_TVENABLE);
  749. } else {
  750. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  751. RADEON_TV_DAC_BGADJ_MASK |
  752. RADEON_TV_DAC_DACADJ_MASK |
  753. RADEON_TV_DAC_RDACPD |
  754. RADEON_TV_DAC_GDACPD |
  755. RADEON_TV_DAC_BDACPD);
  756. }
  757. /* FIXME TV */
  758. if (tv_dac) {
  759. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  760. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  761. RADEON_TV_DAC_NHOLD |
  762. RADEON_TV_DAC_STD_PS2 |
  763. tv_dac->ps2_tvdac_adj);
  764. } else
  765. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  766. RADEON_TV_DAC_NHOLD |
  767. RADEON_TV_DAC_STD_PS2);
  768. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  769. }
  770. if (ASIC_IS_R300(rdev)) {
  771. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  772. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  773. }
  774. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev))
  775. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  776. else
  777. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  778. if (rdev->family == CHIP_R200)
  779. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  780. if (is_tv) {
  781. uint32_t dac_cntl;
  782. dac_cntl = RREG32(RADEON_DAC_CNTL);
  783. dac_cntl &= ~RADEON_DAC_TVO_EN;
  784. WREG32(RADEON_DAC_CNTL, dac_cntl);
  785. if (ASIC_IS_R300(rdev))
  786. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  787. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  788. if (radeon_crtc->crtc_id == 0) {
  789. if (ASIC_IS_R300(rdev)) {
  790. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  791. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  792. RADEON_DISP_TV_SOURCE_CRTC);
  793. }
  794. if (rdev->family >= CHIP_R200) {
  795. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  796. } else {
  797. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  798. }
  799. } else {
  800. if (ASIC_IS_R300(rdev)) {
  801. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  802. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  803. }
  804. if (rdev->family >= CHIP_R200) {
  805. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  806. } else {
  807. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  808. }
  809. }
  810. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  811. } else {
  812. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  813. if (radeon_crtc->crtc_id == 0) {
  814. if (ASIC_IS_R300(rdev)) {
  815. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  816. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  817. } else if (rdev->family == CHIP_R200) {
  818. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  819. RADEON_FP2_DVO_RATE_SEL_SDR);
  820. } else
  821. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  822. } else {
  823. if (ASIC_IS_R300(rdev)) {
  824. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  825. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  826. } else if (rdev->family == CHIP_R200) {
  827. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  828. RADEON_FP2_DVO_RATE_SEL_SDR);
  829. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  830. } else
  831. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  832. }
  833. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  834. }
  835. if (ASIC_IS_R300(rdev)) {
  836. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  837. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  838. }
  839. if (rdev->family >= CHIP_R200)
  840. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  841. else
  842. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  843. if (rdev->family == CHIP_R200)
  844. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  845. if (is_tv)
  846. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  847. if (rdev->is_atom_bios)
  848. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  849. else
  850. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  851. }
  852. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  853. struct drm_connector *connector)
  854. {
  855. struct drm_device *dev = encoder->dev;
  856. struct radeon_device *rdev = dev->dev_private;
  857. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  858. uint32_t disp_output_cntl, gpiopad_a, tmp;
  859. bool found = false;
  860. /* save regs needed */
  861. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  862. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  863. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  864. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  865. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  866. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  867. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  868. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  869. WREG32(RADEON_CRTC2_GEN_CNTL,
  870. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  871. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  872. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  873. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  874. WREG32(RADEON_DAC_EXT_CNTL,
  875. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  876. RADEON_DAC2_FORCE_DATA_EN |
  877. RADEON_DAC_FORCE_DATA_SEL_RGB |
  878. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  879. WREG32(RADEON_TV_DAC_CNTL,
  880. RADEON_TV_DAC_STD_NTSC |
  881. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  882. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  883. RREG32(RADEON_TV_DAC_CNTL);
  884. mdelay(4);
  885. WREG32(RADEON_TV_DAC_CNTL,
  886. RADEON_TV_DAC_NBLANK |
  887. RADEON_TV_DAC_NHOLD |
  888. RADEON_TV_MONITOR_DETECT_EN |
  889. RADEON_TV_DAC_STD_NTSC |
  890. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  891. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  892. RREG32(RADEON_TV_DAC_CNTL);
  893. mdelay(6);
  894. tmp = RREG32(RADEON_TV_DAC_CNTL);
  895. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  896. found = true;
  897. DRM_DEBUG("S-video TV connection detected\n");
  898. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  899. found = true;
  900. DRM_DEBUG("Composite TV connection detected\n");
  901. }
  902. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  903. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  904. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  905. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  906. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  907. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  908. return found;
  909. }
  910. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  911. struct drm_connector *connector)
  912. {
  913. struct drm_device *dev = encoder->dev;
  914. struct radeon_device *rdev = dev->dev_private;
  915. uint32_t tv_dac_cntl, dac_cntl2;
  916. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  917. bool found = false;
  918. if (ASIC_IS_R300(rdev))
  919. return r300_legacy_tv_detect(encoder, connector);
  920. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  921. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  922. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  923. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  924. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  925. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  926. WREG32(RADEON_DAC_CNTL2, tmp);
  927. tmp = tv_master_cntl | RADEON_TV_ON;
  928. tmp &= ~(RADEON_TV_ASYNC_RST |
  929. RADEON_RESTART_PHASE_FIX |
  930. RADEON_CRT_FIFO_CE_EN |
  931. RADEON_TV_FIFO_CE_EN |
  932. RADEON_RE_SYNC_NOW_SEL_MASK);
  933. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  934. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  935. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  936. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  937. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  938. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  939. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  940. else
  941. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  942. WREG32(RADEON_TV_DAC_CNTL, tmp);
  943. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  944. RADEON_RED_MX_FORCE_DAC_DATA |
  945. RADEON_GRN_MX_FORCE_DAC_DATA |
  946. RADEON_BLU_MX_FORCE_DAC_DATA |
  947. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  948. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  949. mdelay(3);
  950. tmp = RREG32(RADEON_TV_DAC_CNTL);
  951. if (tmp & RADEON_TV_DAC_GDACDET) {
  952. found = true;
  953. DRM_DEBUG("S-video TV connection detected\n");
  954. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  955. found = true;
  956. DRM_DEBUG("Composite TV connection detected\n");
  957. }
  958. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  959. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  960. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  961. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  962. return found;
  963. }
  964. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  965. struct drm_connector *connector)
  966. {
  967. struct drm_device *dev = encoder->dev;
  968. struct radeon_device *rdev = dev->dev_private;
  969. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  970. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  971. enum drm_connector_status found = connector_status_disconnected;
  972. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  973. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  974. bool color = true;
  975. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  976. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  977. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  978. bool tv_detect;
  979. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  980. return connector_status_disconnected;
  981. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  982. if (tv_detect && tv_dac)
  983. found = connector_status_connected;
  984. return found;
  985. }
  986. /* don't probe if the encoder is being used for something else not CRT related */
  987. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  988. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  989. return connector_status_disconnected;
  990. }
  991. /* save the regs we need */
  992. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  993. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  994. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  995. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  996. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  997. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  998. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  999. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1000. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1001. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1002. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1003. if (ASIC_IS_R300(rdev))
  1004. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1005. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1006. tmp |= RADEON_CRTC2_CRT2_ON |
  1007. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1008. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1009. if (ASIC_IS_R300(rdev)) {
  1010. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1011. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1012. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1013. } else {
  1014. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1015. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1016. }
  1017. tmp = RADEON_TV_DAC_NBLANK |
  1018. RADEON_TV_DAC_NHOLD |
  1019. RADEON_TV_MONITOR_DETECT_EN |
  1020. RADEON_TV_DAC_STD_PS2;
  1021. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1022. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1023. RADEON_DAC2_FORCE_DATA_EN;
  1024. if (color)
  1025. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1026. else
  1027. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1028. if (ASIC_IS_R300(rdev))
  1029. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1030. else
  1031. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1032. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1033. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1034. WREG32(RADEON_DAC_CNTL2, tmp);
  1035. udelay(10000);
  1036. if (ASIC_IS_R300(rdev)) {
  1037. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1038. found = connector_status_connected;
  1039. } else {
  1040. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1041. found = connector_status_connected;
  1042. }
  1043. /* restore regs we used */
  1044. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1045. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1046. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1047. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1048. if (ASIC_IS_R300(rdev)) {
  1049. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1050. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1051. } else {
  1052. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1053. }
  1054. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1055. return found;
  1056. }
  1057. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1058. .dpms = radeon_legacy_tv_dac_dpms,
  1059. .mode_fixup = radeon_legacy_mode_fixup,
  1060. .prepare = radeon_legacy_tv_dac_prepare,
  1061. .mode_set = radeon_legacy_tv_dac_mode_set,
  1062. .commit = radeon_legacy_tv_dac_commit,
  1063. .detect = radeon_legacy_tv_dac_detect,
  1064. .disable = radeon_legacy_encoder_disable,
  1065. };
  1066. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1067. .destroy = radeon_enc_destroy,
  1068. };
  1069. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1070. {
  1071. struct drm_device *dev = encoder->base.dev;
  1072. struct radeon_device *rdev = dev->dev_private;
  1073. struct radeon_encoder_int_tmds *tmds = NULL;
  1074. bool ret;
  1075. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1076. if (!tmds)
  1077. return NULL;
  1078. if (rdev->is_atom_bios)
  1079. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1080. else
  1081. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1082. if (ret == false)
  1083. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1084. return tmds;
  1085. }
  1086. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1087. {
  1088. struct drm_device *dev = encoder->base.dev;
  1089. struct radeon_device *rdev = dev->dev_private;
  1090. struct radeon_encoder_ext_tmds *tmds = NULL;
  1091. bool ret;
  1092. if (rdev->is_atom_bios)
  1093. return NULL;
  1094. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1095. if (!tmds)
  1096. return NULL;
  1097. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1098. if (ret == false)
  1099. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1100. return tmds;
  1101. }
  1102. void
  1103. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1104. {
  1105. struct radeon_device *rdev = dev->dev_private;
  1106. struct drm_encoder *encoder;
  1107. struct radeon_encoder *radeon_encoder;
  1108. /* see if we already added it */
  1109. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1110. radeon_encoder = to_radeon_encoder(encoder);
  1111. if (radeon_encoder->encoder_id == encoder_id) {
  1112. radeon_encoder->devices |= supported_device;
  1113. return;
  1114. }
  1115. }
  1116. /* add a new one */
  1117. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1118. if (!radeon_encoder)
  1119. return;
  1120. encoder = &radeon_encoder->base;
  1121. if (rdev->flags & RADEON_SINGLE_CRTC)
  1122. encoder->possible_crtcs = 0x1;
  1123. else
  1124. encoder->possible_crtcs = 0x3;
  1125. radeon_encoder->enc_priv = NULL;
  1126. radeon_encoder->encoder_id = encoder_id;
  1127. radeon_encoder->devices = supported_device;
  1128. radeon_encoder->rmx_type = RMX_OFF;
  1129. switch (radeon_encoder->encoder_id) {
  1130. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1131. encoder->possible_crtcs = 0x1;
  1132. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1133. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1134. if (rdev->is_atom_bios)
  1135. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1136. else
  1137. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1138. radeon_encoder->rmx_type = RMX_FULL;
  1139. break;
  1140. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1141. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1142. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1143. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1144. break;
  1145. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1146. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1147. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1148. if (rdev->is_atom_bios)
  1149. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1150. else
  1151. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1152. break;
  1153. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1154. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1155. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1156. if (rdev->is_atom_bios)
  1157. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1158. else
  1159. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1160. break;
  1161. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1162. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1163. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1164. if (!rdev->is_atom_bios)
  1165. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1166. break;
  1167. }
  1168. }