radeon_encoders.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. void
  148. radeon_link_encoder_connector(struct drm_device *dev)
  149. {
  150. struct drm_connector *connector;
  151. struct radeon_connector *radeon_connector;
  152. struct drm_encoder *encoder;
  153. struct radeon_encoder *radeon_encoder;
  154. /* walk the list and link encoders to connectors */
  155. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  156. radeon_connector = to_radeon_connector(connector);
  157. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  158. radeon_encoder = to_radeon_encoder(encoder);
  159. if (radeon_encoder->devices & radeon_connector->devices)
  160. drm_mode_connector_attach_encoder(connector, encoder);
  161. }
  162. }
  163. }
  164. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  165. {
  166. struct drm_device *dev = encoder->dev;
  167. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  168. struct drm_connector *connector;
  169. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  170. if (connector->encoder == encoder) {
  171. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  172. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  173. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  174. radeon_encoder->active_device, radeon_encoder->devices,
  175. radeon_connector->devices, encoder->encoder_type);
  176. }
  177. }
  178. }
  179. static struct drm_connector *
  180. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  181. {
  182. struct drm_device *dev = encoder->dev;
  183. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  184. struct drm_connector *connector;
  185. struct radeon_connector *radeon_connector;
  186. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  187. radeon_connector = to_radeon_connector(connector);
  188. if (radeon_encoder->devices & radeon_connector->devices)
  189. return connector;
  190. }
  191. return NULL;
  192. }
  193. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  194. struct drm_display_mode *mode,
  195. struct drm_display_mode *adjusted_mode)
  196. {
  197. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  198. struct drm_device *dev = encoder->dev;
  199. struct radeon_device *rdev = dev->dev_private;
  200. /* set the active encoder to connector routing */
  201. radeon_encoder_set_active_device(encoder);
  202. drm_mode_set_crtcinfo(adjusted_mode, 0);
  203. /* hw bug */
  204. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  205. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  206. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  207. /* get the native mode for LVDS */
  208. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  209. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  210. int mode_id = adjusted_mode->base.id;
  211. *adjusted_mode = *native_mode;
  212. if (!ASIC_IS_AVIVO(rdev)) {
  213. adjusted_mode->hdisplay = mode->hdisplay;
  214. adjusted_mode->vdisplay = mode->vdisplay;
  215. }
  216. adjusted_mode->base.id = mode_id;
  217. }
  218. /* get the native mode for TV */
  219. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  220. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  221. if (tv_dac) {
  222. if (tv_dac->tv_std == TV_STD_NTSC ||
  223. tv_dac->tv_std == TV_STD_NTSC_J ||
  224. tv_dac->tv_std == TV_STD_PAL_M)
  225. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  226. else
  227. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  228. }
  229. }
  230. if (ASIC_IS_DCE3(rdev) &&
  231. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT))) {
  232. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  233. radeon_dp_set_link_config(connector, mode);
  234. }
  235. return true;
  236. }
  237. static void
  238. atombios_dac_setup(struct drm_encoder *encoder, int action)
  239. {
  240. struct drm_device *dev = encoder->dev;
  241. struct radeon_device *rdev = dev->dev_private;
  242. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  243. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  244. int index = 0, num = 0;
  245. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  246. enum radeon_tv_std tv_std = TV_STD_NTSC;
  247. if (dac_info->tv_std)
  248. tv_std = dac_info->tv_std;
  249. memset(&args, 0, sizeof(args));
  250. switch (radeon_encoder->encoder_id) {
  251. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  252. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  253. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  254. num = 1;
  255. break;
  256. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  257. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  258. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  259. num = 2;
  260. break;
  261. }
  262. args.ucAction = action;
  263. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  264. args.ucDacStandard = ATOM_DAC1_PS2;
  265. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  266. args.ucDacStandard = ATOM_DAC1_CV;
  267. else {
  268. switch (tv_std) {
  269. case TV_STD_PAL:
  270. case TV_STD_PAL_M:
  271. case TV_STD_SCART_PAL:
  272. case TV_STD_SECAM:
  273. case TV_STD_PAL_CN:
  274. args.ucDacStandard = ATOM_DAC1_PAL;
  275. break;
  276. case TV_STD_NTSC:
  277. case TV_STD_NTSC_J:
  278. case TV_STD_PAL_60:
  279. default:
  280. args.ucDacStandard = ATOM_DAC1_NTSC;
  281. break;
  282. }
  283. }
  284. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  285. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  286. }
  287. static void
  288. atombios_tv_setup(struct drm_encoder *encoder, int action)
  289. {
  290. struct drm_device *dev = encoder->dev;
  291. struct radeon_device *rdev = dev->dev_private;
  292. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  293. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  294. int index = 0;
  295. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  296. enum radeon_tv_std tv_std = TV_STD_NTSC;
  297. if (dac_info->tv_std)
  298. tv_std = dac_info->tv_std;
  299. memset(&args, 0, sizeof(args));
  300. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  301. args.sTVEncoder.ucAction = action;
  302. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  303. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  304. else {
  305. switch (tv_std) {
  306. case TV_STD_NTSC:
  307. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  308. break;
  309. case TV_STD_PAL:
  310. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  311. break;
  312. case TV_STD_PAL_M:
  313. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  314. break;
  315. case TV_STD_PAL_60:
  316. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  317. break;
  318. case TV_STD_NTSC_J:
  319. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  320. break;
  321. case TV_STD_SCART_PAL:
  322. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  323. break;
  324. case TV_STD_SECAM:
  325. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  326. break;
  327. case TV_STD_PAL_CN:
  328. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  329. break;
  330. default:
  331. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  332. break;
  333. }
  334. }
  335. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  336. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  337. }
  338. void
  339. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  340. {
  341. struct drm_device *dev = encoder->dev;
  342. struct radeon_device *rdev = dev->dev_private;
  343. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  344. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  345. int index = 0;
  346. memset(&args, 0, sizeof(args));
  347. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  348. args.sXTmdsEncoder.ucEnable = action;
  349. if (radeon_encoder->pixel_clock > 165000)
  350. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  351. /*if (pScrn->rgbBits == 8)*/
  352. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  353. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  354. }
  355. static void
  356. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  357. {
  358. struct drm_device *dev = encoder->dev;
  359. struct radeon_device *rdev = dev->dev_private;
  360. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  361. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  362. int index = 0;
  363. memset(&args, 0, sizeof(args));
  364. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  365. args.sDVOEncoder.ucAction = action;
  366. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  367. if (radeon_encoder->pixel_clock > 165000)
  368. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  369. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  370. }
  371. union lvds_encoder_control {
  372. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  373. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  374. };
  375. void
  376. atombios_digital_setup(struct drm_encoder *encoder, int action)
  377. {
  378. struct drm_device *dev = encoder->dev;
  379. struct radeon_device *rdev = dev->dev_private;
  380. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  381. union lvds_encoder_control args;
  382. int index = 0;
  383. uint8_t frev, crev;
  384. struct radeon_encoder_atom_dig *dig;
  385. struct drm_connector *connector;
  386. struct radeon_connector *radeon_connector;
  387. struct radeon_connector_atom_dig *dig_connector;
  388. connector = radeon_get_connector_for_encoder(encoder);
  389. if (!connector)
  390. return;
  391. radeon_connector = to_radeon_connector(connector);
  392. if (!radeon_encoder->enc_priv)
  393. return;
  394. dig = radeon_encoder->enc_priv;
  395. if (!radeon_connector->con_priv)
  396. return;
  397. dig_connector = radeon_connector->con_priv;
  398. memset(&args, 0, sizeof(args));
  399. switch (radeon_encoder->encoder_id) {
  400. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  401. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  402. break;
  403. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  404. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  405. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  406. break;
  407. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  408. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  409. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  410. else
  411. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  412. break;
  413. }
  414. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  415. switch (frev) {
  416. case 1:
  417. case 2:
  418. switch (crev) {
  419. case 1:
  420. args.v1.ucMisc = 0;
  421. args.v1.ucAction = action;
  422. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  423. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  424. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  425. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  426. if (dig->lvds_misc & (1 << 0))
  427. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  428. if (dig->lvds_misc & (1 << 1))
  429. args.v1.ucMisc |= (1 << 1);
  430. } else {
  431. if (dig_connector->linkb)
  432. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  433. if (radeon_encoder->pixel_clock > 165000)
  434. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  435. /*if (pScrn->rgbBits == 8) */
  436. args.v1.ucMisc |= (1 << 1);
  437. }
  438. break;
  439. case 2:
  440. case 3:
  441. args.v2.ucMisc = 0;
  442. args.v2.ucAction = action;
  443. if (crev == 3) {
  444. if (dig->coherent_mode)
  445. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  446. }
  447. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  448. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  449. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  450. args.v2.ucTruncate = 0;
  451. args.v2.ucSpatial = 0;
  452. args.v2.ucTemporal = 0;
  453. args.v2.ucFRC = 0;
  454. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  455. if (dig->lvds_misc & (1 << 0))
  456. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  457. if (dig->lvds_misc & (1 << 5)) {
  458. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  459. if (dig->lvds_misc & (1 << 1))
  460. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  461. }
  462. if (dig->lvds_misc & (1 << 6)) {
  463. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  464. if (dig->lvds_misc & (1 << 1))
  465. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  466. if (((dig->lvds_misc >> 2) & 0x3) == 2)
  467. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  468. }
  469. } else {
  470. if (dig_connector->linkb)
  471. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  472. if (radeon_encoder->pixel_clock > 165000)
  473. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  474. }
  475. break;
  476. default:
  477. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  478. break;
  479. }
  480. break;
  481. default:
  482. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  483. break;
  484. }
  485. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  486. }
  487. int
  488. atombios_get_encoder_mode(struct drm_encoder *encoder)
  489. {
  490. struct drm_connector *connector;
  491. struct radeon_connector *radeon_connector;
  492. struct radeon_connector_atom_dig *radeon_dig_connector;
  493. connector = radeon_get_connector_for_encoder(encoder);
  494. if (!connector)
  495. return 0;
  496. radeon_connector = to_radeon_connector(connector);
  497. switch (connector->connector_type) {
  498. case DRM_MODE_CONNECTOR_DVII:
  499. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  500. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  501. return ATOM_ENCODER_MODE_HDMI;
  502. else if (radeon_connector->use_digital)
  503. return ATOM_ENCODER_MODE_DVI;
  504. else
  505. return ATOM_ENCODER_MODE_CRT;
  506. break;
  507. case DRM_MODE_CONNECTOR_DVID:
  508. case DRM_MODE_CONNECTOR_HDMIA:
  509. default:
  510. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  511. return ATOM_ENCODER_MODE_HDMI;
  512. else
  513. return ATOM_ENCODER_MODE_DVI;
  514. break;
  515. case DRM_MODE_CONNECTOR_LVDS:
  516. return ATOM_ENCODER_MODE_LVDS;
  517. break;
  518. case DRM_MODE_CONNECTOR_DisplayPort:
  519. radeon_dig_connector = radeon_connector->con_priv;
  520. if (radeon_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  521. return ATOM_ENCODER_MODE_DP;
  522. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  523. return ATOM_ENCODER_MODE_HDMI;
  524. else
  525. return ATOM_ENCODER_MODE_DVI;
  526. break;
  527. case CONNECTOR_DVI_A:
  528. case CONNECTOR_VGA:
  529. return ATOM_ENCODER_MODE_CRT;
  530. break;
  531. case CONNECTOR_STV:
  532. case CONNECTOR_CTV:
  533. case CONNECTOR_DIN:
  534. /* fix me */
  535. return ATOM_ENCODER_MODE_TV;
  536. /*return ATOM_ENCODER_MODE_CV;*/
  537. break;
  538. }
  539. }
  540. /*
  541. * DIG Encoder/Transmitter Setup
  542. *
  543. * DCE 3.0/3.1
  544. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  545. * Supports up to 3 digital outputs
  546. * - 2 DIG encoder blocks.
  547. * DIG1 can drive UNIPHY link A or link B
  548. * DIG2 can drive UNIPHY link B or LVTMA
  549. *
  550. * DCE 3.2
  551. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  552. * Supports up to 5 digital outputs
  553. * - 2 DIG encoder blocks.
  554. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  555. *
  556. * Routing
  557. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  558. * Examples:
  559. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  560. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  561. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  562. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  563. */
  564. static void
  565. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  566. {
  567. struct drm_device *dev = encoder->dev;
  568. struct radeon_device *rdev = dev->dev_private;
  569. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  570. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  571. int index = 0, num = 0;
  572. uint8_t frev, crev;
  573. struct radeon_encoder_atom_dig *dig;
  574. struct drm_connector *connector;
  575. struct radeon_connector *radeon_connector;
  576. struct radeon_connector_atom_dig *dig_connector;
  577. connector = radeon_get_connector_for_encoder(encoder);
  578. if (!connector)
  579. return;
  580. radeon_connector = to_radeon_connector(connector);
  581. if (!radeon_connector->con_priv)
  582. return;
  583. dig_connector = radeon_connector->con_priv;
  584. if (!radeon_encoder->enc_priv)
  585. return;
  586. dig = radeon_encoder->enc_priv;
  587. memset(&args, 0, sizeof(args));
  588. if (ASIC_IS_DCE32(rdev)) {
  589. if (dig->dig_block)
  590. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  591. else
  592. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  593. num = dig->dig_block + 1;
  594. } else {
  595. switch (radeon_encoder->encoder_id) {
  596. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  597. /* XXX doesn't really matter which dig encoder we pick as long as it's
  598. * not already in use
  599. */
  600. if (dig_connector->linkb)
  601. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  602. else
  603. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  604. num = 1;
  605. break;
  606. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  607. /* Only dig2 encoder can drive LVTMA */
  608. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  609. num = 2;
  610. break;
  611. }
  612. }
  613. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  614. args.ucAction = action;
  615. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  616. if (ASIC_IS_DCE32(rdev)) {
  617. switch (radeon_encoder->encoder_id) {
  618. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  619. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  620. break;
  621. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  622. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  623. break;
  624. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  625. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  626. break;
  627. }
  628. } else {
  629. switch (radeon_encoder->encoder_id) {
  630. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  631. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  632. break;
  633. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  634. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  635. break;
  636. }
  637. }
  638. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  639. if (args.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  640. if (dig_connector->dp_clock == 270000)
  641. args.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  642. args.ucLaneNum = dig_connector->dp_lane_count;
  643. } else if (radeon_encoder->pixel_clock > 165000)
  644. args.ucLaneNum = 8;
  645. else
  646. args.ucLaneNum = 4;
  647. if (dig_connector->linkb)
  648. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  649. else
  650. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  651. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  652. }
  653. union dig_transmitter_control {
  654. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  655. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  656. };
  657. void
  658. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  659. {
  660. struct drm_device *dev = encoder->dev;
  661. struct radeon_device *rdev = dev->dev_private;
  662. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  663. union dig_transmitter_control args;
  664. int index = 0, num = 0;
  665. uint8_t frev, crev;
  666. struct radeon_encoder_atom_dig *dig;
  667. struct drm_connector *connector;
  668. struct radeon_connector *radeon_connector;
  669. struct radeon_connector_atom_dig *dig_connector;
  670. bool is_dp = false;
  671. connector = radeon_get_connector_for_encoder(encoder);
  672. if (!connector)
  673. return;
  674. radeon_connector = to_radeon_connector(connector);
  675. if (!radeon_encoder->enc_priv)
  676. return;
  677. dig = radeon_encoder->enc_priv;
  678. if (!radeon_connector->con_priv)
  679. return;
  680. dig_connector = radeon_connector->con_priv;
  681. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  682. is_dp = true;
  683. memset(&args, 0, sizeof(args));
  684. if (ASIC_IS_DCE32(rdev))
  685. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  686. else {
  687. switch (radeon_encoder->encoder_id) {
  688. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  689. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  690. break;
  691. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  692. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  693. break;
  694. }
  695. }
  696. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  697. args.v1.ucAction = action;
  698. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  699. args.v1.usInitInfo = radeon_connector->connector_object_id;
  700. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  701. args.v1.asMode.ucLaneSel = lane_num;
  702. args.v1.asMode.ucLaneSet = lane_set;
  703. } else {
  704. if (is_dp)
  705. args.v1.usPixelClock =
  706. cpu_to_le16(dig_connector->dp_clock / 10);
  707. else if (radeon_encoder->pixel_clock > 165000)
  708. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  709. else
  710. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  711. }
  712. if (ASIC_IS_DCE32(rdev)) {
  713. if (dig->dig_block)
  714. args.v2.acConfig.ucEncoderSel = 1;
  715. if (dig_connector->linkb)
  716. args.v2.acConfig.ucLinkSel = 1;
  717. switch (radeon_encoder->encoder_id) {
  718. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  719. args.v2.acConfig.ucTransmitterSel = 0;
  720. num = 0;
  721. break;
  722. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  723. args.v2.acConfig.ucTransmitterSel = 1;
  724. num = 1;
  725. break;
  726. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  727. args.v2.acConfig.ucTransmitterSel = 2;
  728. num = 2;
  729. break;
  730. }
  731. if (is_dp)
  732. args.v2.acConfig.fCoherentMode = 1;
  733. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  734. if (dig->coherent_mode)
  735. args.v2.acConfig.fCoherentMode = 1;
  736. }
  737. } else {
  738. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  739. switch (radeon_encoder->encoder_id) {
  740. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  741. /* XXX doesn't really matter which dig encoder we pick as long as it's
  742. * not already in use
  743. */
  744. if (dig_connector->linkb)
  745. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  746. else
  747. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  748. if (rdev->flags & RADEON_IS_IGP) {
  749. if (radeon_encoder->pixel_clock > 165000) {
  750. if (dig_connector->igp_lane_info & 0x3)
  751. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  752. else if (dig_connector->igp_lane_info & 0xc)
  753. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  754. } else {
  755. if (dig_connector->igp_lane_info & 0x1)
  756. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  757. else if (dig_connector->igp_lane_info & 0x2)
  758. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  759. else if (dig_connector->igp_lane_info & 0x4)
  760. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  761. else if (dig_connector->igp_lane_info & 0x8)
  762. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  763. }
  764. }
  765. break;
  766. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  767. /* Only dig2 encoder can drive LVTMA */
  768. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  769. break;
  770. }
  771. if (radeon_encoder->pixel_clock > 165000)
  772. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  773. if (dig_connector->linkb)
  774. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  775. else
  776. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  777. if (is_dp)
  778. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  779. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  780. if (dig->coherent_mode)
  781. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  782. }
  783. }
  784. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  785. }
  786. static void
  787. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  788. {
  789. struct drm_device *dev = encoder->dev;
  790. struct radeon_device *rdev = dev->dev_private;
  791. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  792. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  793. ENABLE_YUV_PS_ALLOCATION args;
  794. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  795. uint32_t temp, reg;
  796. memset(&args, 0, sizeof(args));
  797. if (rdev->family >= CHIP_R600)
  798. reg = R600_BIOS_3_SCRATCH;
  799. else
  800. reg = RADEON_BIOS_3_SCRATCH;
  801. /* XXX: fix up scratch reg handling */
  802. temp = RREG32(reg);
  803. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  804. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  805. (radeon_crtc->crtc_id << 18)));
  806. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  807. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  808. else
  809. WREG32(reg, 0);
  810. if (enable)
  811. args.ucEnable = ATOM_ENABLE;
  812. args.ucCRTC = radeon_crtc->crtc_id;
  813. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  814. WREG32(reg, temp);
  815. }
  816. static void
  817. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  818. {
  819. struct drm_device *dev = encoder->dev;
  820. struct radeon_device *rdev = dev->dev_private;
  821. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  822. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  823. int index = 0;
  824. bool is_dig = false;
  825. memset(&args, 0, sizeof(args));
  826. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  827. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  828. radeon_encoder->active_device);
  829. switch (radeon_encoder->encoder_id) {
  830. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  831. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  832. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  833. break;
  834. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  835. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  836. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  837. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  838. is_dig = true;
  839. break;
  840. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  841. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  842. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  843. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  844. break;
  845. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  846. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  847. break;
  848. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  849. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  850. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  851. else
  852. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  853. break;
  854. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  855. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  856. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  857. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  858. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  859. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  860. else
  861. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  862. break;
  863. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  864. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  865. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  866. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  867. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  868. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  869. else
  870. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  871. break;
  872. }
  873. if (is_dig) {
  874. switch (mode) {
  875. case DRM_MODE_DPMS_ON:
  876. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  877. {
  878. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  879. dp_link_train(encoder, connector);
  880. }
  881. break;
  882. case DRM_MODE_DPMS_STANDBY:
  883. case DRM_MODE_DPMS_SUSPEND:
  884. case DRM_MODE_DPMS_OFF:
  885. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  886. break;
  887. }
  888. } else {
  889. switch (mode) {
  890. case DRM_MODE_DPMS_ON:
  891. args.ucAction = ATOM_ENABLE;
  892. break;
  893. case DRM_MODE_DPMS_STANDBY:
  894. case DRM_MODE_DPMS_SUSPEND:
  895. case DRM_MODE_DPMS_OFF:
  896. args.ucAction = ATOM_DISABLE;
  897. break;
  898. }
  899. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  900. }
  901. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  902. }
  903. union crtc_sourc_param {
  904. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  905. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  906. };
  907. static void
  908. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  909. {
  910. struct drm_device *dev = encoder->dev;
  911. struct radeon_device *rdev = dev->dev_private;
  912. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  913. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  914. union crtc_sourc_param args;
  915. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  916. uint8_t frev, crev;
  917. memset(&args, 0, sizeof(args));
  918. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  919. switch (frev) {
  920. case 1:
  921. switch (crev) {
  922. case 1:
  923. default:
  924. if (ASIC_IS_AVIVO(rdev))
  925. args.v1.ucCRTC = radeon_crtc->crtc_id;
  926. else {
  927. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  928. args.v1.ucCRTC = radeon_crtc->crtc_id;
  929. } else {
  930. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  931. }
  932. }
  933. switch (radeon_encoder->encoder_id) {
  934. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  935. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  936. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  937. break;
  938. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  939. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  940. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  941. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  942. else
  943. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  944. break;
  945. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  946. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  947. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  948. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  949. break;
  950. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  951. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  952. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  953. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  954. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  955. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  956. else
  957. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  958. break;
  959. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  960. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  961. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  962. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  963. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  964. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  965. else
  966. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  967. break;
  968. }
  969. break;
  970. case 2:
  971. args.v2.ucCRTC = radeon_crtc->crtc_id;
  972. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  973. switch (radeon_encoder->encoder_id) {
  974. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  975. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  976. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  977. if (ASIC_IS_DCE32(rdev)) {
  978. if (radeon_crtc->crtc_id)
  979. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  980. else
  981. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  982. } else {
  983. struct drm_connector *connector;
  984. struct radeon_connector *radeon_connector;
  985. struct radeon_connector_atom_dig *dig_connector;
  986. connector = radeon_get_connector_for_encoder(encoder);
  987. if (!connector)
  988. return;
  989. radeon_connector = to_radeon_connector(connector);
  990. if (!radeon_connector->con_priv)
  991. return;
  992. dig_connector = radeon_connector->con_priv;
  993. /* XXX doesn't really matter which dig encoder we pick as long as it's
  994. * not already in use
  995. */
  996. if (dig_connector->linkb)
  997. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  998. else
  999. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1000. }
  1001. break;
  1002. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1003. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1004. break;
  1005. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1006. /* Only dig2 encoder can drive LVTMA */
  1007. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1008. break;
  1009. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1010. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1011. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1012. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1013. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1014. else
  1015. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1016. break;
  1017. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1018. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1019. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1020. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1021. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1022. else
  1023. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1024. break;
  1025. }
  1026. break;
  1027. }
  1028. break;
  1029. default:
  1030. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1031. break;
  1032. }
  1033. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1034. }
  1035. static void
  1036. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1037. struct drm_display_mode *mode)
  1038. {
  1039. struct drm_device *dev = encoder->dev;
  1040. struct radeon_device *rdev = dev->dev_private;
  1041. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1042. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1043. /* Funky macbooks */
  1044. if ((dev->pdev->device == 0x71C5) &&
  1045. (dev->pdev->subsystem_vendor == 0x106b) &&
  1046. (dev->pdev->subsystem_device == 0x0080)) {
  1047. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1048. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1049. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1050. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1051. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1052. }
  1053. }
  1054. /* set scaler clears this on some chips */
  1055. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1056. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1057. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1058. AVIVO_D1MODE_INTERLEAVE_EN);
  1059. }
  1060. }
  1061. static void
  1062. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1063. struct drm_display_mode *mode,
  1064. struct drm_display_mode *adjusted_mode)
  1065. {
  1066. struct drm_device *dev = encoder->dev;
  1067. struct radeon_device *rdev = dev->dev_private;
  1068. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1069. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1070. if (radeon_encoder->active_device &
  1071. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1072. if (radeon_encoder->enc_priv) {
  1073. struct radeon_encoder_atom_dig *dig;
  1074. dig = radeon_encoder->enc_priv;
  1075. dig->dig_block = radeon_crtc->crtc_id;
  1076. }
  1077. }
  1078. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1079. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1080. atombios_set_encoder_crtc_source(encoder);
  1081. if (ASIC_IS_AVIVO(rdev)) {
  1082. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1083. atombios_yuv_setup(encoder, true);
  1084. else
  1085. atombios_yuv_setup(encoder, false);
  1086. }
  1087. switch (radeon_encoder->encoder_id) {
  1088. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1089. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1090. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1091. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1092. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1093. break;
  1094. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1095. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1096. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1097. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1098. /* disable the encoder and transmitter */
  1099. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1100. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1101. /* setup and enable the encoder and transmitter */
  1102. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1103. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1104. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1105. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1106. break;
  1107. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1108. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1109. break;
  1110. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1111. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1112. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1113. break;
  1114. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1115. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1116. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1117. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1118. atombios_dac_setup(encoder, ATOM_ENABLE);
  1119. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1120. atombios_tv_setup(encoder, ATOM_ENABLE);
  1121. break;
  1122. }
  1123. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1124. }
  1125. static bool
  1126. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1127. {
  1128. struct drm_device *dev = encoder->dev;
  1129. struct radeon_device *rdev = dev->dev_private;
  1130. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1131. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1132. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1133. ATOM_DEVICE_CV_SUPPORT |
  1134. ATOM_DEVICE_CRT_SUPPORT)) {
  1135. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1136. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1137. uint8_t frev, crev;
  1138. memset(&args, 0, sizeof(args));
  1139. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1140. args.sDacload.ucMisc = 0;
  1141. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1142. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1143. args.sDacload.ucDacType = ATOM_DAC_A;
  1144. else
  1145. args.sDacload.ucDacType = ATOM_DAC_B;
  1146. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1147. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1148. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1149. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1150. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1151. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1152. if (crev >= 3)
  1153. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1154. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1155. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1156. if (crev >= 3)
  1157. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1158. }
  1159. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1160. return true;
  1161. } else
  1162. return false;
  1163. }
  1164. static enum drm_connector_status
  1165. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1166. {
  1167. struct drm_device *dev = encoder->dev;
  1168. struct radeon_device *rdev = dev->dev_private;
  1169. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1170. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1171. uint32_t bios_0_scratch;
  1172. if (!atombios_dac_load_detect(encoder, connector)) {
  1173. DRM_DEBUG("detect returned false \n");
  1174. return connector_status_unknown;
  1175. }
  1176. if (rdev->family >= CHIP_R600)
  1177. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1178. else
  1179. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1180. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1181. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1182. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1183. return connector_status_connected;
  1184. }
  1185. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1186. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1187. return connector_status_connected;
  1188. }
  1189. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1190. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1191. return connector_status_connected;
  1192. }
  1193. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1194. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1195. return connector_status_connected; /* CTV */
  1196. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1197. return connector_status_connected; /* STV */
  1198. }
  1199. return connector_status_disconnected;
  1200. }
  1201. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1202. {
  1203. radeon_atom_output_lock(encoder, true);
  1204. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1205. }
  1206. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1207. {
  1208. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1209. radeon_atom_output_lock(encoder, false);
  1210. }
  1211. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1212. {
  1213. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1214. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1215. radeon_encoder->active_device = 0;
  1216. }
  1217. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1218. .dpms = radeon_atom_encoder_dpms,
  1219. .mode_fixup = radeon_atom_mode_fixup,
  1220. .prepare = radeon_atom_encoder_prepare,
  1221. .mode_set = radeon_atom_encoder_mode_set,
  1222. .commit = radeon_atom_encoder_commit,
  1223. .disable = radeon_atom_encoder_disable,
  1224. /* no detect for TMDS/LVDS yet */
  1225. };
  1226. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1227. .dpms = radeon_atom_encoder_dpms,
  1228. .mode_fixup = radeon_atom_mode_fixup,
  1229. .prepare = radeon_atom_encoder_prepare,
  1230. .mode_set = radeon_atom_encoder_mode_set,
  1231. .commit = radeon_atom_encoder_commit,
  1232. .detect = radeon_atom_dac_detect,
  1233. };
  1234. void radeon_enc_destroy(struct drm_encoder *encoder)
  1235. {
  1236. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1237. kfree(radeon_encoder->enc_priv);
  1238. drm_encoder_cleanup(encoder);
  1239. kfree(radeon_encoder);
  1240. }
  1241. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1242. .destroy = radeon_enc_destroy,
  1243. };
  1244. struct radeon_encoder_atom_dac *
  1245. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1246. {
  1247. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1248. if (!dac)
  1249. return NULL;
  1250. dac->tv_std = TV_STD_NTSC;
  1251. return dac;
  1252. }
  1253. struct radeon_encoder_atom_dig *
  1254. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1255. {
  1256. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1257. if (!dig)
  1258. return NULL;
  1259. /* coherent mode by default */
  1260. dig->coherent_mode = true;
  1261. return dig;
  1262. }
  1263. void
  1264. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1265. {
  1266. struct radeon_device *rdev = dev->dev_private;
  1267. struct drm_encoder *encoder;
  1268. struct radeon_encoder *radeon_encoder;
  1269. /* see if we already added it */
  1270. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1271. radeon_encoder = to_radeon_encoder(encoder);
  1272. if (radeon_encoder->encoder_id == encoder_id) {
  1273. radeon_encoder->devices |= supported_device;
  1274. return;
  1275. }
  1276. }
  1277. /* add a new one */
  1278. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1279. if (!radeon_encoder)
  1280. return;
  1281. encoder = &radeon_encoder->base;
  1282. if (rdev->flags & RADEON_SINGLE_CRTC)
  1283. encoder->possible_crtcs = 0x1;
  1284. else
  1285. encoder->possible_crtcs = 0x3;
  1286. radeon_encoder->enc_priv = NULL;
  1287. radeon_encoder->encoder_id = encoder_id;
  1288. radeon_encoder->devices = supported_device;
  1289. radeon_encoder->rmx_type = RMX_OFF;
  1290. switch (radeon_encoder->encoder_id) {
  1291. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1292. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1293. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1294. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1295. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1296. radeon_encoder->rmx_type = RMX_FULL;
  1297. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1298. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1299. } else {
  1300. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1301. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1302. }
  1303. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1304. break;
  1305. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1306. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1307. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1308. break;
  1309. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1310. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1311. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1312. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1313. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1314. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1315. break;
  1316. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1317. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1318. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1319. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1320. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1321. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1322. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1323. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1324. radeon_encoder->rmx_type = RMX_FULL;
  1325. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1326. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1327. } else {
  1328. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1329. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1330. }
  1331. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1332. break;
  1333. }
  1334. }