radeon_display.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include <asm/div64.h>
  31. #include "drm_crtc_helper.h"
  32. #include "drm_edid.h"
  33. static int radeon_ddc_dump(struct drm_connector *connector);
  34. static void avivo_crtc_load_lut(struct drm_crtc *crtc)
  35. {
  36. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. int i;
  40. DRM_DEBUG("%d\n", radeon_crtc->crtc_id);
  41. WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
  42. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  43. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  44. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  45. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  46. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  47. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  48. WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
  49. WREG32(AVIVO_DC_LUT_RW_MODE, 0);
  50. WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
  51. WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
  52. for (i = 0; i < 256; i++) {
  53. WREG32(AVIVO_DC_LUT_30_COLOR,
  54. (radeon_crtc->lut_r[i] << 20) |
  55. (radeon_crtc->lut_g[i] << 10) |
  56. (radeon_crtc->lut_b[i] << 0));
  57. }
  58. WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
  59. }
  60. static void legacy_crtc_load_lut(struct drm_crtc *crtc)
  61. {
  62. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  63. struct drm_device *dev = crtc->dev;
  64. struct radeon_device *rdev = dev->dev_private;
  65. int i;
  66. uint32_t dac2_cntl;
  67. dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  68. if (radeon_crtc->crtc_id == 0)
  69. dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
  70. else
  71. dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
  72. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  73. WREG8(RADEON_PALETTE_INDEX, 0);
  74. for (i = 0; i < 256; i++) {
  75. WREG32(RADEON_PALETTE_30_DATA,
  76. (radeon_crtc->lut_r[i] << 20) |
  77. (radeon_crtc->lut_g[i] << 10) |
  78. (radeon_crtc->lut_b[i] << 0));
  79. }
  80. }
  81. void radeon_crtc_load_lut(struct drm_crtc *crtc)
  82. {
  83. struct drm_device *dev = crtc->dev;
  84. struct radeon_device *rdev = dev->dev_private;
  85. if (!crtc->enabled)
  86. return;
  87. if (ASIC_IS_AVIVO(rdev))
  88. avivo_crtc_load_lut(crtc);
  89. else
  90. legacy_crtc_load_lut(crtc);
  91. }
  92. /** Sets the color ramps on behalf of fbcon */
  93. void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  94. u16 blue, int regno)
  95. {
  96. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  97. radeon_crtc->lut_r[regno] = red >> 6;
  98. radeon_crtc->lut_g[regno] = green >> 6;
  99. radeon_crtc->lut_b[regno] = blue >> 6;
  100. }
  101. /** Gets the color ramps on behalf of fbcon */
  102. void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  103. u16 *blue, int regno)
  104. {
  105. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  106. *red = radeon_crtc->lut_r[regno] << 6;
  107. *green = radeon_crtc->lut_g[regno] << 6;
  108. *blue = radeon_crtc->lut_b[regno] << 6;
  109. }
  110. static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  111. u16 *blue, uint32_t size)
  112. {
  113. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  114. int i;
  115. if (size != 256) {
  116. return;
  117. }
  118. /* userspace palettes are always correct as is */
  119. for (i = 0; i < 256; i++) {
  120. radeon_crtc->lut_r[i] = red[i] >> 6;
  121. radeon_crtc->lut_g[i] = green[i] >> 6;
  122. radeon_crtc->lut_b[i] = blue[i] >> 6;
  123. }
  124. radeon_crtc_load_lut(crtc);
  125. }
  126. static void radeon_crtc_destroy(struct drm_crtc *crtc)
  127. {
  128. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  129. drm_crtc_cleanup(crtc);
  130. kfree(radeon_crtc);
  131. }
  132. static const struct drm_crtc_funcs radeon_crtc_funcs = {
  133. .cursor_set = radeon_crtc_cursor_set,
  134. .cursor_move = radeon_crtc_cursor_move,
  135. .gamma_set = radeon_crtc_gamma_set,
  136. .set_config = drm_crtc_helper_set_config,
  137. .destroy = radeon_crtc_destroy,
  138. };
  139. static void radeon_crtc_init(struct drm_device *dev, int index)
  140. {
  141. struct radeon_device *rdev = dev->dev_private;
  142. struct radeon_crtc *radeon_crtc;
  143. int i;
  144. radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  145. if (radeon_crtc == NULL)
  146. return;
  147. drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
  148. drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
  149. radeon_crtc->crtc_id = index;
  150. rdev->mode_info.crtcs[index] = radeon_crtc;
  151. #if 0
  152. radeon_crtc->mode_set.crtc = &radeon_crtc->base;
  153. radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
  154. radeon_crtc->mode_set.num_connectors = 0;
  155. #endif
  156. for (i = 0; i < 256; i++) {
  157. radeon_crtc->lut_r[i] = i << 2;
  158. radeon_crtc->lut_g[i] = i << 2;
  159. radeon_crtc->lut_b[i] = i << 2;
  160. }
  161. if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
  162. radeon_atombios_init_crtc(dev, radeon_crtc);
  163. else
  164. radeon_legacy_init_crtc(dev, radeon_crtc);
  165. }
  166. static const char *encoder_names[34] = {
  167. "NONE",
  168. "INTERNAL_LVDS",
  169. "INTERNAL_TMDS1",
  170. "INTERNAL_TMDS2",
  171. "INTERNAL_DAC1",
  172. "INTERNAL_DAC2",
  173. "INTERNAL_SDVOA",
  174. "INTERNAL_SDVOB",
  175. "SI170B",
  176. "CH7303",
  177. "CH7301",
  178. "INTERNAL_DVO1",
  179. "EXTERNAL_SDVOA",
  180. "EXTERNAL_SDVOB",
  181. "TITFP513",
  182. "INTERNAL_LVTM1",
  183. "VT1623",
  184. "HDMI_SI1930",
  185. "HDMI_INTERNAL",
  186. "INTERNAL_KLDSCP_TMDS1",
  187. "INTERNAL_KLDSCP_DVO1",
  188. "INTERNAL_KLDSCP_DAC1",
  189. "INTERNAL_KLDSCP_DAC2",
  190. "SI178",
  191. "MVPU_FPGA",
  192. "INTERNAL_DDI",
  193. "VT1625",
  194. "HDMI_SI1932",
  195. "DP_AN9801",
  196. "DP_DP501",
  197. "INTERNAL_UNIPHY",
  198. "INTERNAL_KLDSCP_LVTMA",
  199. "INTERNAL_UNIPHY1",
  200. "INTERNAL_UNIPHY2",
  201. };
  202. static const char *connector_names[13] = {
  203. "Unknown",
  204. "VGA",
  205. "DVI-I",
  206. "DVI-D",
  207. "DVI-A",
  208. "Composite",
  209. "S-video",
  210. "LVDS",
  211. "Component",
  212. "DIN",
  213. "DisplayPort",
  214. "HDMI-A",
  215. "HDMI-B",
  216. };
  217. static const char *hpd_names[7] = {
  218. "NONE",
  219. "HPD1",
  220. "HPD2",
  221. "HPD3",
  222. "HPD4",
  223. "HPD5",
  224. "HPD6",
  225. };
  226. static void radeon_print_display_setup(struct drm_device *dev)
  227. {
  228. struct drm_connector *connector;
  229. struct radeon_connector *radeon_connector;
  230. struct drm_encoder *encoder;
  231. struct radeon_encoder *radeon_encoder;
  232. uint32_t devices;
  233. int i = 0;
  234. DRM_INFO("Radeon Display Connectors\n");
  235. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  236. radeon_connector = to_radeon_connector(connector);
  237. DRM_INFO("Connector %d:\n", i);
  238. DRM_INFO(" %s\n", connector_names[connector->connector_type]);
  239. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  240. DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
  241. if (radeon_connector->ddc_bus)
  242. DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
  243. radeon_connector->ddc_bus->rec.mask_clk_reg,
  244. radeon_connector->ddc_bus->rec.mask_data_reg,
  245. radeon_connector->ddc_bus->rec.a_clk_reg,
  246. radeon_connector->ddc_bus->rec.a_data_reg,
  247. radeon_connector->ddc_bus->rec.en_clk_reg,
  248. radeon_connector->ddc_bus->rec.en_data_reg,
  249. radeon_connector->ddc_bus->rec.y_clk_reg,
  250. radeon_connector->ddc_bus->rec.y_data_reg);
  251. DRM_INFO(" Encoders:\n");
  252. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  253. radeon_encoder = to_radeon_encoder(encoder);
  254. devices = radeon_encoder->devices & radeon_connector->devices;
  255. if (devices) {
  256. if (devices & ATOM_DEVICE_CRT1_SUPPORT)
  257. DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  258. if (devices & ATOM_DEVICE_CRT2_SUPPORT)
  259. DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  260. if (devices & ATOM_DEVICE_LCD1_SUPPORT)
  261. DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  262. if (devices & ATOM_DEVICE_DFP1_SUPPORT)
  263. DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  264. if (devices & ATOM_DEVICE_DFP2_SUPPORT)
  265. DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  266. if (devices & ATOM_DEVICE_DFP3_SUPPORT)
  267. DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
  268. if (devices & ATOM_DEVICE_DFP4_SUPPORT)
  269. DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
  270. if (devices & ATOM_DEVICE_DFP5_SUPPORT)
  271. DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
  272. if (devices & ATOM_DEVICE_TV1_SUPPORT)
  273. DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  274. if (devices & ATOM_DEVICE_CV_SUPPORT)
  275. DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
  276. }
  277. }
  278. i++;
  279. }
  280. }
  281. static bool radeon_setup_enc_conn(struct drm_device *dev)
  282. {
  283. struct radeon_device *rdev = dev->dev_private;
  284. struct drm_connector *drm_connector;
  285. bool ret = false;
  286. if (rdev->bios) {
  287. if (rdev->is_atom_bios) {
  288. if (rdev->family >= CHIP_R600)
  289. ret = radeon_get_atom_connector_info_from_object_table(dev);
  290. else
  291. ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
  292. } else
  293. ret = radeon_get_legacy_connector_info_from_bios(dev);
  294. } else {
  295. if (!ASIC_IS_AVIVO(rdev))
  296. ret = radeon_get_legacy_connector_info_from_table(dev);
  297. }
  298. if (ret) {
  299. radeon_setup_encoder_clones(dev);
  300. radeon_print_display_setup(dev);
  301. list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
  302. radeon_ddc_dump(drm_connector);
  303. }
  304. return ret;
  305. }
  306. int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
  307. {
  308. int ret = 0;
  309. if (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  310. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  311. if (dig->dp_i2c_bus)
  312. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &dig->dp_i2c_bus->adapter);
  313. }
  314. if (!radeon_connector->ddc_bus)
  315. return -1;
  316. if (!radeon_connector->edid) {
  317. radeon_i2c_do_lock(radeon_connector->ddc_bus, 1);
  318. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &radeon_connector->ddc_bus->adapter);
  319. radeon_i2c_do_lock(radeon_connector->ddc_bus, 0);
  320. }
  321. if (radeon_connector->edid) {
  322. drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
  323. ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
  324. return ret;
  325. }
  326. drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
  327. return 0;
  328. }
  329. static int radeon_ddc_dump(struct drm_connector *connector)
  330. {
  331. struct edid *edid;
  332. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  333. int ret = 0;
  334. if (!radeon_connector->ddc_bus)
  335. return -1;
  336. radeon_i2c_do_lock(radeon_connector->ddc_bus, 1);
  337. edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
  338. radeon_i2c_do_lock(radeon_connector->ddc_bus, 0);
  339. if (edid) {
  340. kfree(edid);
  341. }
  342. return ret;
  343. }
  344. static inline uint32_t radeon_div(uint64_t n, uint32_t d)
  345. {
  346. uint64_t mod;
  347. n += d / 2;
  348. mod = do_div(n, d);
  349. return n;
  350. }
  351. void radeon_compute_pll(struct radeon_pll *pll,
  352. uint64_t freq,
  353. uint32_t *dot_clock_p,
  354. uint32_t *fb_div_p,
  355. uint32_t *frac_fb_div_p,
  356. uint32_t *ref_div_p,
  357. uint32_t *post_div_p,
  358. int flags)
  359. {
  360. uint32_t min_ref_div = pll->min_ref_div;
  361. uint32_t max_ref_div = pll->max_ref_div;
  362. uint32_t min_fractional_feed_div = 0;
  363. uint32_t max_fractional_feed_div = 0;
  364. uint32_t best_vco = pll->best_vco;
  365. uint32_t best_post_div = 1;
  366. uint32_t best_ref_div = 1;
  367. uint32_t best_feedback_div = 1;
  368. uint32_t best_frac_feedback_div = 0;
  369. uint32_t best_freq = -1;
  370. uint32_t best_error = 0xffffffff;
  371. uint32_t best_vco_diff = 1;
  372. uint32_t post_div;
  373. DRM_DEBUG("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
  374. freq = freq * 1000;
  375. if (flags & RADEON_PLL_USE_REF_DIV)
  376. min_ref_div = max_ref_div = pll->reference_div;
  377. else {
  378. while (min_ref_div < max_ref_div-1) {
  379. uint32_t mid = (min_ref_div + max_ref_div) / 2;
  380. uint32_t pll_in = pll->reference_freq / mid;
  381. if (pll_in < pll->pll_in_min)
  382. max_ref_div = mid;
  383. else if (pll_in > pll->pll_in_max)
  384. min_ref_div = mid;
  385. else
  386. break;
  387. }
  388. }
  389. if (flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  390. min_fractional_feed_div = pll->min_frac_feedback_div;
  391. max_fractional_feed_div = pll->max_frac_feedback_div;
  392. }
  393. for (post_div = pll->min_post_div; post_div <= pll->max_post_div; ++post_div) {
  394. uint32_t ref_div;
  395. if ((flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  396. continue;
  397. /* legacy radeons only have a few post_divs */
  398. if (flags & RADEON_PLL_LEGACY) {
  399. if ((post_div == 5) ||
  400. (post_div == 7) ||
  401. (post_div == 9) ||
  402. (post_div == 10) ||
  403. (post_div == 11) ||
  404. (post_div == 13) ||
  405. (post_div == 14) ||
  406. (post_div == 15))
  407. continue;
  408. }
  409. for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
  410. uint32_t feedback_div, current_freq = 0, error, vco_diff;
  411. uint32_t pll_in = pll->reference_freq / ref_div;
  412. uint32_t min_feed_div = pll->min_feedback_div;
  413. uint32_t max_feed_div = pll->max_feedback_div + 1;
  414. if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
  415. continue;
  416. while (min_feed_div < max_feed_div) {
  417. uint32_t vco;
  418. uint32_t min_frac_feed_div = min_fractional_feed_div;
  419. uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
  420. uint32_t frac_feedback_div;
  421. uint64_t tmp;
  422. feedback_div = (min_feed_div + max_feed_div) / 2;
  423. tmp = (uint64_t)pll->reference_freq * feedback_div;
  424. vco = radeon_div(tmp, ref_div);
  425. if (vco < pll->pll_out_min) {
  426. min_feed_div = feedback_div + 1;
  427. continue;
  428. } else if (vco > pll->pll_out_max) {
  429. max_feed_div = feedback_div;
  430. continue;
  431. }
  432. while (min_frac_feed_div < max_frac_feed_div) {
  433. frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
  434. tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
  435. tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
  436. current_freq = radeon_div(tmp, ref_div * post_div);
  437. if (flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
  438. error = freq - current_freq;
  439. error = error < 0 ? 0xffffffff : error;
  440. } else
  441. error = abs(current_freq - freq);
  442. vco_diff = abs(vco - best_vco);
  443. if ((best_vco == 0 && error < best_error) ||
  444. (best_vco != 0 &&
  445. (error < best_error - 100 ||
  446. (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
  447. best_post_div = post_div;
  448. best_ref_div = ref_div;
  449. best_feedback_div = feedback_div;
  450. best_frac_feedback_div = frac_feedback_div;
  451. best_freq = current_freq;
  452. best_error = error;
  453. best_vco_diff = vco_diff;
  454. } else if (current_freq == freq) {
  455. if (best_freq == -1) {
  456. best_post_div = post_div;
  457. best_ref_div = ref_div;
  458. best_feedback_div = feedback_div;
  459. best_frac_feedback_div = frac_feedback_div;
  460. best_freq = current_freq;
  461. best_error = error;
  462. best_vco_diff = vco_diff;
  463. } else if (((flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
  464. ((flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
  465. ((flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
  466. ((flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
  467. ((flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
  468. ((flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
  469. best_post_div = post_div;
  470. best_ref_div = ref_div;
  471. best_feedback_div = feedback_div;
  472. best_frac_feedback_div = frac_feedback_div;
  473. best_freq = current_freq;
  474. best_error = error;
  475. best_vco_diff = vco_diff;
  476. }
  477. }
  478. if (current_freq < freq)
  479. min_frac_feed_div = frac_feedback_div + 1;
  480. else
  481. max_frac_feed_div = frac_feedback_div;
  482. }
  483. if (current_freq < freq)
  484. min_feed_div = feedback_div + 1;
  485. else
  486. max_feed_div = feedback_div;
  487. }
  488. }
  489. }
  490. *dot_clock_p = best_freq / 10000;
  491. *fb_div_p = best_feedback_div;
  492. *frac_fb_div_p = best_frac_feedback_div;
  493. *ref_div_p = best_ref_div;
  494. *post_div_p = best_post_div;
  495. }
  496. void radeon_compute_pll_avivo(struct radeon_pll *pll,
  497. uint64_t freq,
  498. uint32_t *dot_clock_p,
  499. uint32_t *fb_div_p,
  500. uint32_t *frac_fb_div_p,
  501. uint32_t *ref_div_p,
  502. uint32_t *post_div_p,
  503. int flags)
  504. {
  505. fixed20_12 m, n, frac_n, p, f_vco, f_pclk, best_freq;
  506. fixed20_12 pll_out_max, pll_out_min;
  507. fixed20_12 pll_in_max, pll_in_min;
  508. fixed20_12 reference_freq;
  509. fixed20_12 error, ffreq, a, b;
  510. pll_out_max.full = rfixed_const(pll->pll_out_max);
  511. pll_out_min.full = rfixed_const(pll->pll_out_min);
  512. pll_in_max.full = rfixed_const(pll->pll_in_max);
  513. pll_in_min.full = rfixed_const(pll->pll_in_min);
  514. reference_freq.full = rfixed_const(pll->reference_freq);
  515. do_div(freq, 10);
  516. ffreq.full = rfixed_const(freq);
  517. error.full = rfixed_const(100 * 100);
  518. /* max p */
  519. p.full = rfixed_div(pll_out_max, ffreq);
  520. p.full = rfixed_floor(p);
  521. /* min m */
  522. m.full = rfixed_div(reference_freq, pll_in_max);
  523. m.full = rfixed_ceil(m);
  524. while (1) {
  525. n.full = rfixed_div(ffreq, reference_freq);
  526. n.full = rfixed_mul(n, m);
  527. n.full = rfixed_mul(n, p);
  528. f_vco.full = rfixed_div(n, m);
  529. f_vco.full = rfixed_mul(f_vco, reference_freq);
  530. f_pclk.full = rfixed_div(f_vco, p);
  531. if (f_pclk.full > ffreq.full)
  532. error.full = f_pclk.full - ffreq.full;
  533. else
  534. error.full = ffreq.full - f_pclk.full;
  535. error.full = rfixed_div(error, f_pclk);
  536. a.full = rfixed_const(100 * 100);
  537. error.full = rfixed_mul(error, a);
  538. a.full = rfixed_mul(m, p);
  539. a.full = rfixed_div(n, a);
  540. best_freq.full = rfixed_mul(reference_freq, a);
  541. if (rfixed_trunc(error) < 25)
  542. break;
  543. a.full = rfixed_const(1);
  544. m.full = m.full + a.full;
  545. a.full = rfixed_div(reference_freq, m);
  546. if (a.full >= pll_in_min.full)
  547. continue;
  548. m.full = rfixed_div(reference_freq, pll_in_max);
  549. m.full = rfixed_ceil(m);
  550. a.full= rfixed_const(1);
  551. p.full = p.full - a.full;
  552. a.full = rfixed_mul(p, ffreq);
  553. if (a.full >= pll_out_min.full)
  554. continue;
  555. else {
  556. DRM_ERROR("Unable to find pll dividers\n");
  557. break;
  558. }
  559. }
  560. a.full = rfixed_const(10);
  561. b.full = rfixed_mul(n, a);
  562. frac_n.full = rfixed_floor(n);
  563. frac_n.full = rfixed_mul(frac_n, a);
  564. frac_n.full = b.full - frac_n.full;
  565. *dot_clock_p = rfixed_trunc(best_freq);
  566. *fb_div_p = rfixed_trunc(n);
  567. *frac_fb_div_p = rfixed_trunc(frac_n);
  568. *ref_div_p = rfixed_trunc(m);
  569. *post_div_p = rfixed_trunc(p);
  570. DRM_DEBUG("%u %d.%d, %d, %d\n", *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p, *ref_div_p, *post_div_p);
  571. }
  572. static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
  573. {
  574. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  575. struct drm_device *dev = fb->dev;
  576. if (fb->fbdev)
  577. radeonfb_remove(dev, fb);
  578. if (radeon_fb->obj) {
  579. radeon_gem_object_unpin(radeon_fb->obj);
  580. mutex_lock(&dev->struct_mutex);
  581. drm_gem_object_unreference(radeon_fb->obj);
  582. mutex_unlock(&dev->struct_mutex);
  583. }
  584. drm_framebuffer_cleanup(fb);
  585. kfree(radeon_fb);
  586. }
  587. static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  588. struct drm_file *file_priv,
  589. unsigned int *handle)
  590. {
  591. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  592. return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
  593. }
  594. static const struct drm_framebuffer_funcs radeon_fb_funcs = {
  595. .destroy = radeon_user_framebuffer_destroy,
  596. .create_handle = radeon_user_framebuffer_create_handle,
  597. };
  598. struct drm_framebuffer *
  599. radeon_framebuffer_create(struct drm_device *dev,
  600. struct drm_mode_fb_cmd *mode_cmd,
  601. struct drm_gem_object *obj)
  602. {
  603. struct radeon_framebuffer *radeon_fb;
  604. radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
  605. if (radeon_fb == NULL) {
  606. return NULL;
  607. }
  608. drm_framebuffer_init(dev, &radeon_fb->base, &radeon_fb_funcs);
  609. drm_helper_mode_fill_fb_struct(&radeon_fb->base, mode_cmd);
  610. radeon_fb->obj = obj;
  611. return &radeon_fb->base;
  612. }
  613. static struct drm_framebuffer *
  614. radeon_user_framebuffer_create(struct drm_device *dev,
  615. struct drm_file *file_priv,
  616. struct drm_mode_fb_cmd *mode_cmd)
  617. {
  618. struct drm_gem_object *obj;
  619. obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
  620. return radeon_framebuffer_create(dev, mode_cmd, obj);
  621. }
  622. static const struct drm_mode_config_funcs radeon_mode_funcs = {
  623. .fb_create = radeon_user_framebuffer_create,
  624. .fb_changed = radeonfb_probe,
  625. };
  626. struct drm_prop_enum_list {
  627. int type;
  628. char *name;
  629. };
  630. static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
  631. { { 0, "driver" },
  632. { 1, "bios" },
  633. };
  634. static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
  635. { { TV_STD_NTSC, "ntsc" },
  636. { TV_STD_PAL, "pal" },
  637. { TV_STD_PAL_M, "pal-m" },
  638. { TV_STD_PAL_60, "pal-60" },
  639. { TV_STD_NTSC_J, "ntsc-j" },
  640. { TV_STD_SCART_PAL, "scart-pal" },
  641. { TV_STD_PAL_CN, "pal-cn" },
  642. { TV_STD_SECAM, "secam" },
  643. };
  644. int radeon_modeset_create_props(struct radeon_device *rdev)
  645. {
  646. int i, sz;
  647. if (rdev->is_atom_bios) {
  648. rdev->mode_info.coherent_mode_property =
  649. drm_property_create(rdev->ddev,
  650. DRM_MODE_PROP_RANGE,
  651. "coherent", 2);
  652. if (!rdev->mode_info.coherent_mode_property)
  653. return -ENOMEM;
  654. rdev->mode_info.coherent_mode_property->values[0] = 0;
  655. rdev->mode_info.coherent_mode_property->values[1] = 1;
  656. }
  657. if (!ASIC_IS_AVIVO(rdev)) {
  658. sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
  659. rdev->mode_info.tmds_pll_property =
  660. drm_property_create(rdev->ddev,
  661. DRM_MODE_PROP_ENUM,
  662. "tmds_pll", sz);
  663. for (i = 0; i < sz; i++) {
  664. drm_property_add_enum(rdev->mode_info.tmds_pll_property,
  665. i,
  666. radeon_tmds_pll_enum_list[i].type,
  667. radeon_tmds_pll_enum_list[i].name);
  668. }
  669. }
  670. rdev->mode_info.load_detect_property =
  671. drm_property_create(rdev->ddev,
  672. DRM_MODE_PROP_RANGE,
  673. "load detection", 2);
  674. if (!rdev->mode_info.load_detect_property)
  675. return -ENOMEM;
  676. rdev->mode_info.load_detect_property->values[0] = 0;
  677. rdev->mode_info.load_detect_property->values[1] = 1;
  678. drm_mode_create_scaling_mode_property(rdev->ddev);
  679. sz = ARRAY_SIZE(radeon_tv_std_enum_list);
  680. rdev->mode_info.tv_std_property =
  681. drm_property_create(rdev->ddev,
  682. DRM_MODE_PROP_ENUM,
  683. "tv standard", sz);
  684. for (i = 0; i < sz; i++) {
  685. drm_property_add_enum(rdev->mode_info.tv_std_property,
  686. i,
  687. radeon_tv_std_enum_list[i].type,
  688. radeon_tv_std_enum_list[i].name);
  689. }
  690. return 0;
  691. }
  692. int radeon_modeset_init(struct radeon_device *rdev)
  693. {
  694. int num_crtc = 2, i;
  695. int ret;
  696. drm_mode_config_init(rdev->ddev);
  697. rdev->mode_info.mode_config_initialized = true;
  698. rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
  699. if (ASIC_IS_AVIVO(rdev)) {
  700. rdev->ddev->mode_config.max_width = 8192;
  701. rdev->ddev->mode_config.max_height = 8192;
  702. } else {
  703. rdev->ddev->mode_config.max_width = 4096;
  704. rdev->ddev->mode_config.max_height = 4096;
  705. }
  706. rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
  707. ret = radeon_modeset_create_props(rdev);
  708. if (ret) {
  709. return ret;
  710. }
  711. if (rdev->flags & RADEON_SINGLE_CRTC)
  712. num_crtc = 1;
  713. /* allocate crtcs */
  714. for (i = 0; i < num_crtc; i++) {
  715. radeon_crtc_init(rdev->ddev, i);
  716. }
  717. /* okay we should have all the bios connectors */
  718. ret = radeon_setup_enc_conn(rdev->ddev);
  719. if (!ret) {
  720. return ret;
  721. }
  722. /* initialize hpd */
  723. radeon_hpd_init(rdev);
  724. drm_helper_initial_config(rdev->ddev);
  725. return 0;
  726. }
  727. void radeon_modeset_fini(struct radeon_device *rdev)
  728. {
  729. if (rdev->mode_info.mode_config_initialized) {
  730. radeon_hpd_fini(rdev);
  731. drm_mode_config_cleanup(rdev->ddev);
  732. rdev->mode_info.mode_config_initialized = false;
  733. }
  734. }
  735. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  736. struct drm_display_mode *mode,
  737. struct drm_display_mode *adjusted_mode)
  738. {
  739. struct drm_device *dev = crtc->dev;
  740. struct drm_encoder *encoder;
  741. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  742. struct radeon_encoder *radeon_encoder;
  743. bool first = true;
  744. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  745. radeon_encoder = to_radeon_encoder(encoder);
  746. if (encoder->crtc != crtc)
  747. continue;
  748. if (first) {
  749. /* set scaling */
  750. if (radeon_encoder->rmx_type == RMX_OFF)
  751. radeon_crtc->rmx_type = RMX_OFF;
  752. else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
  753. mode->vdisplay < radeon_encoder->native_mode.vdisplay)
  754. radeon_crtc->rmx_type = radeon_encoder->rmx_type;
  755. else
  756. radeon_crtc->rmx_type = RMX_OFF;
  757. /* copy native mode */
  758. memcpy(&radeon_crtc->native_mode,
  759. &radeon_encoder->native_mode,
  760. sizeof(struct drm_display_mode));
  761. first = false;
  762. } else {
  763. if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
  764. /* WARNING: Right now this can't happen but
  765. * in the future we need to check that scaling
  766. * are consistent accross different encoder
  767. * (ie all encoder can work with the same
  768. * scaling).
  769. */
  770. DRM_ERROR("Scaling not consistent accross encoder.\n");
  771. return false;
  772. }
  773. }
  774. }
  775. if (radeon_crtc->rmx_type != RMX_OFF) {
  776. fixed20_12 a, b;
  777. a.full = rfixed_const(crtc->mode.vdisplay);
  778. b.full = rfixed_const(radeon_crtc->native_mode.hdisplay);
  779. radeon_crtc->vsc.full = rfixed_div(a, b);
  780. a.full = rfixed_const(crtc->mode.hdisplay);
  781. b.full = rfixed_const(radeon_crtc->native_mode.vdisplay);
  782. radeon_crtc->hsc.full = rfixed_div(a, b);
  783. } else {
  784. radeon_crtc->vsc.full = rfixed_const(1);
  785. radeon_crtc->hsc.full = rfixed_const(1);
  786. }
  787. return true;
  788. }