radeon_device.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "atom.h"
  37. /*
  38. * Clear GPU surface registers.
  39. */
  40. void radeon_surface_init(struct radeon_device *rdev)
  41. {
  42. /* FIXME: check this out */
  43. if (rdev->family < CHIP_R600) {
  44. int i;
  45. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  46. if (rdev->surface_regs[i].bo)
  47. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  48. else
  49. radeon_clear_surface_reg(rdev, i);
  50. }
  51. /* enable surfaces */
  52. WREG32(RADEON_SURFACE_CNTL, 0);
  53. }
  54. }
  55. /*
  56. * GPU scratch registers helpers function.
  57. */
  58. void radeon_scratch_init(struct radeon_device *rdev)
  59. {
  60. int i;
  61. /* FIXME: check this out */
  62. if (rdev->family < CHIP_R300) {
  63. rdev->scratch.num_reg = 5;
  64. } else {
  65. rdev->scratch.num_reg = 7;
  66. }
  67. for (i = 0; i < rdev->scratch.num_reg; i++) {
  68. rdev->scratch.free[i] = true;
  69. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  70. }
  71. }
  72. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  73. {
  74. int i;
  75. for (i = 0; i < rdev->scratch.num_reg; i++) {
  76. if (rdev->scratch.free[i]) {
  77. rdev->scratch.free[i] = false;
  78. *reg = rdev->scratch.reg[i];
  79. return 0;
  80. }
  81. }
  82. return -EINVAL;
  83. }
  84. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  85. {
  86. int i;
  87. for (i = 0; i < rdev->scratch.num_reg; i++) {
  88. if (rdev->scratch.reg[i] == reg) {
  89. rdev->scratch.free[i] = true;
  90. return;
  91. }
  92. }
  93. }
  94. /*
  95. * MC common functions
  96. */
  97. int radeon_mc_setup(struct radeon_device *rdev)
  98. {
  99. uint32_t tmp;
  100. /* Some chips have an "issue" with the memory controller, the
  101. * location must be aligned to the size. We just align it down,
  102. * too bad if we walk over the top of system memory, we don't
  103. * use DMA without a remapped anyway.
  104. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  105. */
  106. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  107. */
  108. /*
  109. * Note: from R6xx the address space is 40bits but here we only
  110. * use 32bits (still have to see a card which would exhaust 4G
  111. * address space).
  112. */
  113. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  114. /* vram location was already setup try to put gtt after
  115. * if it fits */
  116. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  117. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  118. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  119. rdev->mc.gtt_location = tmp;
  120. } else {
  121. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  122. printk(KERN_ERR "[drm] GTT too big to fit "
  123. "before or after vram location.\n");
  124. return -EINVAL;
  125. }
  126. rdev->mc.gtt_location = 0;
  127. }
  128. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  129. /* gtt location was already setup try to put vram before
  130. * if it fits */
  131. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  132. rdev->mc.vram_location = 0;
  133. } else {
  134. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  135. tmp += (rdev->mc.mc_vram_size - 1);
  136. tmp &= ~(rdev->mc.mc_vram_size - 1);
  137. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  138. rdev->mc.vram_location = tmp;
  139. } else {
  140. printk(KERN_ERR "[drm] vram too big to fit "
  141. "before or after GTT location.\n");
  142. return -EINVAL;
  143. }
  144. }
  145. } else {
  146. rdev->mc.vram_location = 0;
  147. tmp = rdev->mc.mc_vram_size;
  148. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  149. rdev->mc.gtt_location = tmp;
  150. }
  151. rdev->mc.vram_start = rdev->mc.vram_location;
  152. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  153. rdev->mc.gtt_start = rdev->mc.gtt_location;
  154. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  155. DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
  156. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  157. (unsigned)rdev->mc.vram_location,
  158. (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
  159. DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
  160. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  161. (unsigned)rdev->mc.gtt_location,
  162. (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
  163. return 0;
  164. }
  165. /*
  166. * GPU helpers function.
  167. */
  168. bool radeon_card_posted(struct radeon_device *rdev)
  169. {
  170. uint32_t reg;
  171. /* first check CRTCs */
  172. if (ASIC_IS_AVIVO(rdev)) {
  173. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  174. RREG32(AVIVO_D2CRTC_CONTROL);
  175. if (reg & AVIVO_CRTC_EN) {
  176. return true;
  177. }
  178. } else {
  179. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  180. RREG32(RADEON_CRTC2_GEN_CNTL);
  181. if (reg & RADEON_CRTC_EN) {
  182. return true;
  183. }
  184. }
  185. /* then check MEM_SIZE, in case the crtcs are off */
  186. if (rdev->family >= CHIP_R600)
  187. reg = RREG32(R600_CONFIG_MEMSIZE);
  188. else
  189. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  190. if (reg)
  191. return true;
  192. return false;
  193. }
  194. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  195. {
  196. if (radeon_card_posted(rdev))
  197. return true;
  198. if (rdev->bios) {
  199. DRM_INFO("GPU not posted. posting now...\n");
  200. if (rdev->is_atom_bios)
  201. atom_asic_init(rdev->mode_info.atom_context);
  202. else
  203. radeon_combios_asic_init(rdev->ddev);
  204. return true;
  205. } else {
  206. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  207. return false;
  208. }
  209. }
  210. int radeon_dummy_page_init(struct radeon_device *rdev)
  211. {
  212. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  213. if (rdev->dummy_page.page == NULL)
  214. return -ENOMEM;
  215. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  216. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  217. if (!rdev->dummy_page.addr) {
  218. __free_page(rdev->dummy_page.page);
  219. rdev->dummy_page.page = NULL;
  220. return -ENOMEM;
  221. }
  222. return 0;
  223. }
  224. void radeon_dummy_page_fini(struct radeon_device *rdev)
  225. {
  226. if (rdev->dummy_page.page == NULL)
  227. return;
  228. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  229. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  230. __free_page(rdev->dummy_page.page);
  231. rdev->dummy_page.page = NULL;
  232. }
  233. /*
  234. * Registers accessors functions.
  235. */
  236. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  237. {
  238. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  239. BUG_ON(1);
  240. return 0;
  241. }
  242. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  243. {
  244. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  245. reg, v);
  246. BUG_ON(1);
  247. }
  248. void radeon_register_accessor_init(struct radeon_device *rdev)
  249. {
  250. rdev->mc_rreg = &radeon_invalid_rreg;
  251. rdev->mc_wreg = &radeon_invalid_wreg;
  252. rdev->pll_rreg = &radeon_invalid_rreg;
  253. rdev->pll_wreg = &radeon_invalid_wreg;
  254. rdev->pciep_rreg = &radeon_invalid_rreg;
  255. rdev->pciep_wreg = &radeon_invalid_wreg;
  256. /* Don't change order as we are overridding accessor. */
  257. if (rdev->family < CHIP_RV515) {
  258. rdev->pcie_reg_mask = 0xff;
  259. } else {
  260. rdev->pcie_reg_mask = 0x7ff;
  261. }
  262. /* FIXME: not sure here */
  263. if (rdev->family <= CHIP_R580) {
  264. rdev->pll_rreg = &r100_pll_rreg;
  265. rdev->pll_wreg = &r100_pll_wreg;
  266. }
  267. if (rdev->family >= CHIP_R420) {
  268. rdev->mc_rreg = &r420_mc_rreg;
  269. rdev->mc_wreg = &r420_mc_wreg;
  270. }
  271. if (rdev->family >= CHIP_RV515) {
  272. rdev->mc_rreg = &rv515_mc_rreg;
  273. rdev->mc_wreg = &rv515_mc_wreg;
  274. }
  275. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  276. rdev->mc_rreg = &rs400_mc_rreg;
  277. rdev->mc_wreg = &rs400_mc_wreg;
  278. }
  279. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  280. rdev->mc_rreg = &rs690_mc_rreg;
  281. rdev->mc_wreg = &rs690_mc_wreg;
  282. }
  283. if (rdev->family == CHIP_RS600) {
  284. rdev->mc_rreg = &rs600_mc_rreg;
  285. rdev->mc_wreg = &rs600_mc_wreg;
  286. }
  287. if (rdev->family >= CHIP_R600) {
  288. rdev->pciep_rreg = &r600_pciep_rreg;
  289. rdev->pciep_wreg = &r600_pciep_wreg;
  290. }
  291. }
  292. /*
  293. * ASIC
  294. */
  295. int radeon_asic_init(struct radeon_device *rdev)
  296. {
  297. radeon_register_accessor_init(rdev);
  298. switch (rdev->family) {
  299. case CHIP_R100:
  300. case CHIP_RV100:
  301. case CHIP_RS100:
  302. case CHIP_RV200:
  303. case CHIP_RS200:
  304. case CHIP_R200:
  305. case CHIP_RV250:
  306. case CHIP_RS300:
  307. case CHIP_RV280:
  308. rdev->asic = &r100_asic;
  309. break;
  310. case CHIP_R300:
  311. case CHIP_R350:
  312. case CHIP_RV350:
  313. case CHIP_RV380:
  314. rdev->asic = &r300_asic;
  315. if (rdev->flags & RADEON_IS_PCIE) {
  316. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  317. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  318. }
  319. break;
  320. case CHIP_R420:
  321. case CHIP_R423:
  322. case CHIP_RV410:
  323. rdev->asic = &r420_asic;
  324. break;
  325. case CHIP_RS400:
  326. case CHIP_RS480:
  327. rdev->asic = &rs400_asic;
  328. break;
  329. case CHIP_RS600:
  330. rdev->asic = &rs600_asic;
  331. break;
  332. case CHIP_RS690:
  333. case CHIP_RS740:
  334. rdev->asic = &rs690_asic;
  335. break;
  336. case CHIP_RV515:
  337. rdev->asic = &rv515_asic;
  338. break;
  339. case CHIP_R520:
  340. case CHIP_RV530:
  341. case CHIP_RV560:
  342. case CHIP_RV570:
  343. case CHIP_R580:
  344. rdev->asic = &r520_asic;
  345. break;
  346. case CHIP_R600:
  347. case CHIP_RV610:
  348. case CHIP_RV630:
  349. case CHIP_RV620:
  350. case CHIP_RV635:
  351. case CHIP_RV670:
  352. case CHIP_RS780:
  353. case CHIP_RS880:
  354. rdev->asic = &r600_asic;
  355. break;
  356. case CHIP_RV770:
  357. case CHIP_RV730:
  358. case CHIP_RV710:
  359. case CHIP_RV740:
  360. rdev->asic = &rv770_asic;
  361. break;
  362. default:
  363. /* FIXME: not supported yet */
  364. return -EINVAL;
  365. }
  366. return 0;
  367. }
  368. /*
  369. * Wrapper around modesetting bits.
  370. */
  371. int radeon_clocks_init(struct radeon_device *rdev)
  372. {
  373. int r;
  374. r = radeon_static_clocks_init(rdev->ddev);
  375. if (r) {
  376. return r;
  377. }
  378. DRM_INFO("Clocks initialized !\n");
  379. return 0;
  380. }
  381. void radeon_clocks_fini(struct radeon_device *rdev)
  382. {
  383. }
  384. /* ATOM accessor methods */
  385. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  386. {
  387. struct radeon_device *rdev = info->dev->dev_private;
  388. uint32_t r;
  389. r = rdev->pll_rreg(rdev, reg);
  390. return r;
  391. }
  392. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  393. {
  394. struct radeon_device *rdev = info->dev->dev_private;
  395. rdev->pll_wreg(rdev, reg, val);
  396. }
  397. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  398. {
  399. struct radeon_device *rdev = info->dev->dev_private;
  400. uint32_t r;
  401. r = rdev->mc_rreg(rdev, reg);
  402. return r;
  403. }
  404. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  405. {
  406. struct radeon_device *rdev = info->dev->dev_private;
  407. rdev->mc_wreg(rdev, reg, val);
  408. }
  409. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  410. {
  411. struct radeon_device *rdev = info->dev->dev_private;
  412. WREG32(reg*4, val);
  413. }
  414. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  415. {
  416. struct radeon_device *rdev = info->dev->dev_private;
  417. uint32_t r;
  418. r = RREG32(reg*4);
  419. return r;
  420. }
  421. int radeon_atombios_init(struct radeon_device *rdev)
  422. {
  423. struct card_info *atom_card_info =
  424. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  425. if (!atom_card_info)
  426. return -ENOMEM;
  427. rdev->mode_info.atom_card_info = atom_card_info;
  428. atom_card_info->dev = rdev->ddev;
  429. atom_card_info->reg_read = cail_reg_read;
  430. atom_card_info->reg_write = cail_reg_write;
  431. atom_card_info->mc_read = cail_mc_read;
  432. atom_card_info->mc_write = cail_mc_write;
  433. atom_card_info->pll_read = cail_pll_read;
  434. atom_card_info->pll_write = cail_pll_write;
  435. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  436. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  437. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  438. return 0;
  439. }
  440. void radeon_atombios_fini(struct radeon_device *rdev)
  441. {
  442. if (rdev->mode_info.atom_context) {
  443. kfree(rdev->mode_info.atom_context->scratch);
  444. kfree(rdev->mode_info.atom_context);
  445. }
  446. kfree(rdev->mode_info.atom_card_info);
  447. }
  448. int radeon_combios_init(struct radeon_device *rdev)
  449. {
  450. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  451. return 0;
  452. }
  453. void radeon_combios_fini(struct radeon_device *rdev)
  454. {
  455. }
  456. /* if we get transitioned to only one device, tak VGA back */
  457. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  458. {
  459. struct radeon_device *rdev = cookie;
  460. radeon_vga_set_state(rdev, state);
  461. if (state)
  462. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  463. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  464. else
  465. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  466. }
  467. void radeon_agp_disable(struct radeon_device *rdev)
  468. {
  469. rdev->flags &= ~RADEON_IS_AGP;
  470. if (rdev->family >= CHIP_R600) {
  471. DRM_INFO("Forcing AGP to PCIE mode\n");
  472. rdev->flags |= RADEON_IS_PCIE;
  473. } else if (rdev->family >= CHIP_RV515 ||
  474. rdev->family == CHIP_RV380 ||
  475. rdev->family == CHIP_RV410 ||
  476. rdev->family == CHIP_R423) {
  477. DRM_INFO("Forcing AGP to PCIE mode\n");
  478. rdev->flags |= RADEON_IS_PCIE;
  479. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  480. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  481. } else {
  482. DRM_INFO("Forcing AGP to PCI mode\n");
  483. rdev->flags |= RADEON_IS_PCI;
  484. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  485. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  486. }
  487. }
  488. /*
  489. * Radeon device.
  490. */
  491. int radeon_device_init(struct radeon_device *rdev,
  492. struct drm_device *ddev,
  493. struct pci_dev *pdev,
  494. uint32_t flags)
  495. {
  496. int r;
  497. int dma_bits;
  498. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  499. rdev->shutdown = false;
  500. rdev->dev = &pdev->dev;
  501. rdev->ddev = ddev;
  502. rdev->pdev = pdev;
  503. rdev->flags = flags;
  504. rdev->family = flags & RADEON_FAMILY_MASK;
  505. rdev->is_atom_bios = false;
  506. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  507. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  508. rdev->gpu_lockup = false;
  509. rdev->accel_working = false;
  510. /* mutex initialization are all done here so we
  511. * can recall function without having locking issues */
  512. mutex_init(&rdev->cs_mutex);
  513. mutex_init(&rdev->ib_pool.mutex);
  514. mutex_init(&rdev->cp.mutex);
  515. if (rdev->family >= CHIP_R600)
  516. spin_lock_init(&rdev->ih.lock);
  517. mutex_init(&rdev->gem.mutex);
  518. rwlock_init(&rdev->fence_drv.lock);
  519. INIT_LIST_HEAD(&rdev->gem.objects);
  520. /* setup workqueue */
  521. rdev->wq = create_workqueue("radeon");
  522. if (rdev->wq == NULL)
  523. return -ENOMEM;
  524. /* Set asic functions */
  525. r = radeon_asic_init(rdev);
  526. if (r) {
  527. return r;
  528. }
  529. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  530. radeon_agp_disable(rdev);
  531. }
  532. /* set DMA mask + need_dma32 flags.
  533. * PCIE - can handle 40-bits.
  534. * IGP - can handle 40-bits (in theory)
  535. * AGP - generally dma32 is safest
  536. * PCI - only dma32
  537. */
  538. rdev->need_dma32 = false;
  539. if (rdev->flags & RADEON_IS_AGP)
  540. rdev->need_dma32 = true;
  541. if (rdev->flags & RADEON_IS_PCI)
  542. rdev->need_dma32 = true;
  543. dma_bits = rdev->need_dma32 ? 32 : 40;
  544. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  545. if (r) {
  546. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  547. }
  548. /* Registers mapping */
  549. /* TODO: block userspace mapping of io register */
  550. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  551. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  552. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  553. if (rdev->rmmio == NULL) {
  554. return -ENOMEM;
  555. }
  556. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  557. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  558. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  559. /* this will fail for cards that aren't VGA class devices, just
  560. * ignore it */
  561. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  562. r = radeon_init(rdev);
  563. if (r)
  564. return r;
  565. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  566. /* Acceleration not working on AGP card try again
  567. * with fallback to PCI or PCIE GART
  568. */
  569. radeon_gpu_reset(rdev);
  570. radeon_fini(rdev);
  571. radeon_agp_disable(rdev);
  572. r = radeon_init(rdev);
  573. if (r)
  574. return r;
  575. }
  576. if (radeon_testing) {
  577. radeon_test_moves(rdev);
  578. }
  579. if (radeon_benchmarking) {
  580. radeon_benchmark(rdev);
  581. }
  582. return 0;
  583. }
  584. void radeon_device_fini(struct radeon_device *rdev)
  585. {
  586. DRM_INFO("radeon: finishing device.\n");
  587. rdev->shutdown = true;
  588. radeon_fini(rdev);
  589. destroy_workqueue(rdev->wq);
  590. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  591. iounmap(rdev->rmmio);
  592. rdev->rmmio = NULL;
  593. }
  594. /*
  595. * Suspend & resume.
  596. */
  597. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  598. {
  599. struct radeon_device *rdev = dev->dev_private;
  600. struct drm_crtc *crtc;
  601. int r;
  602. if (dev == NULL || rdev == NULL) {
  603. return -ENODEV;
  604. }
  605. if (state.event == PM_EVENT_PRETHAW) {
  606. return 0;
  607. }
  608. /* unpin the front buffers */
  609. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  610. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  611. struct radeon_bo *robj;
  612. if (rfb == NULL || rfb->obj == NULL) {
  613. continue;
  614. }
  615. robj = rfb->obj->driver_private;
  616. if (robj != rdev->fbdev_rbo) {
  617. r = radeon_bo_reserve(robj, false);
  618. if (unlikely(r == 0)) {
  619. radeon_bo_unpin(robj);
  620. radeon_bo_unreserve(robj);
  621. }
  622. }
  623. }
  624. /* evict vram memory */
  625. radeon_bo_evict_vram(rdev);
  626. /* wait for gpu to finish processing current batch */
  627. radeon_fence_wait_last(rdev);
  628. radeon_save_bios_scratch_regs(rdev);
  629. radeon_suspend(rdev);
  630. radeon_hpd_fini(rdev);
  631. /* evict remaining vram memory */
  632. radeon_bo_evict_vram(rdev);
  633. pci_save_state(dev->pdev);
  634. if (state.event == PM_EVENT_SUSPEND) {
  635. /* Shut down the device */
  636. pci_disable_device(dev->pdev);
  637. pci_set_power_state(dev->pdev, PCI_D3hot);
  638. }
  639. acquire_console_sem();
  640. fb_set_suspend(rdev->fbdev_info, 1);
  641. release_console_sem();
  642. return 0;
  643. }
  644. int radeon_resume_kms(struct drm_device *dev)
  645. {
  646. struct radeon_device *rdev = dev->dev_private;
  647. acquire_console_sem();
  648. pci_set_power_state(dev->pdev, PCI_D0);
  649. pci_restore_state(dev->pdev);
  650. if (pci_enable_device(dev->pdev)) {
  651. release_console_sem();
  652. return -1;
  653. }
  654. pci_set_master(dev->pdev);
  655. /* resume AGP if in use */
  656. radeon_agp_resume(rdev);
  657. radeon_resume(rdev);
  658. radeon_restore_bios_scratch_regs(rdev);
  659. fb_set_suspend(rdev->fbdev_info, 0);
  660. release_console_sem();
  661. /* reset hpd state */
  662. radeon_hpd_init(rdev);
  663. /* blat the mode back in */
  664. drm_helper_resume_force_mode(dev);
  665. return 0;
  666. }
  667. /*
  668. * Debugfs
  669. */
  670. struct radeon_debugfs {
  671. struct drm_info_list *files;
  672. unsigned num_files;
  673. };
  674. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  675. static unsigned _radeon_debugfs_count = 0;
  676. int radeon_debugfs_add_files(struct radeon_device *rdev,
  677. struct drm_info_list *files,
  678. unsigned nfiles)
  679. {
  680. unsigned i;
  681. for (i = 0; i < _radeon_debugfs_count; i++) {
  682. if (_radeon_debugfs[i].files == files) {
  683. /* Already registered */
  684. return 0;
  685. }
  686. }
  687. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  688. DRM_ERROR("Reached maximum number of debugfs files.\n");
  689. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  690. return -EINVAL;
  691. }
  692. _radeon_debugfs[_radeon_debugfs_count].files = files;
  693. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  694. _radeon_debugfs_count++;
  695. #if defined(CONFIG_DEBUG_FS)
  696. drm_debugfs_create_files(files, nfiles,
  697. rdev->ddev->control->debugfs_root,
  698. rdev->ddev->control);
  699. drm_debugfs_create_files(files, nfiles,
  700. rdev->ddev->primary->debugfs_root,
  701. rdev->ddev->primary);
  702. #endif
  703. return 0;
  704. }
  705. #if defined(CONFIG_DEBUG_FS)
  706. int radeon_debugfs_init(struct drm_minor *minor)
  707. {
  708. return 0;
  709. }
  710. void radeon_debugfs_cleanup(struct drm_minor *minor)
  711. {
  712. unsigned i;
  713. for (i = 0; i < _radeon_debugfs_count; i++) {
  714. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  715. _radeon_debugfs[i].num_files, minor);
  716. }
  717. }
  718. #endif