radeon_asic.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
  34. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  35. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  36. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
  37. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  38. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
  39. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  40. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  41. /*
  42. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  43. */
  44. extern int r100_init(struct radeon_device *rdev);
  45. extern void r100_fini(struct radeon_device *rdev);
  46. extern int r100_suspend(struct radeon_device *rdev);
  47. extern int r100_resume(struct radeon_device *rdev);
  48. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  49. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  50. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  51. int r100_gpu_reset(struct radeon_device *rdev);
  52. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  53. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  54. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  55. void r100_cp_commit(struct radeon_device *rdev);
  56. void r100_ring_start(struct radeon_device *rdev);
  57. int r100_irq_set(struct radeon_device *rdev);
  58. int r100_irq_process(struct radeon_device *rdev);
  59. void r100_fence_ring_emit(struct radeon_device *rdev,
  60. struct radeon_fence *fence);
  61. int r100_cs_parse(struct radeon_cs_parser *p);
  62. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  63. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  64. int r100_copy_blit(struct radeon_device *rdev,
  65. uint64_t src_offset,
  66. uint64_t dst_offset,
  67. unsigned num_pages,
  68. struct radeon_fence *fence);
  69. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  70. uint32_t tiling_flags, uint32_t pitch,
  71. uint32_t offset, uint32_t obj_size);
  72. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  73. void r100_bandwidth_update(struct radeon_device *rdev);
  74. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  75. int r100_ring_test(struct radeon_device *rdev);
  76. void r100_hdp_flush(struct radeon_device *rdev);
  77. void r100_hpd_init(struct radeon_device *rdev);
  78. void r100_hpd_fini(struct radeon_device *rdev);
  79. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  80. void r100_hpd_set_polarity(struct radeon_device *rdev,
  81. enum radeon_hpd_id hpd);
  82. static struct radeon_asic r100_asic = {
  83. .init = &r100_init,
  84. .fini = &r100_fini,
  85. .suspend = &r100_suspend,
  86. .resume = &r100_resume,
  87. .vga_set_state = &r100_vga_set_state,
  88. .gpu_reset = &r100_gpu_reset,
  89. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  90. .gart_set_page = &r100_pci_gart_set_page,
  91. .cp_commit = &r100_cp_commit,
  92. .ring_start = &r100_ring_start,
  93. .ring_test = &r100_ring_test,
  94. .ring_ib_execute = &r100_ring_ib_execute,
  95. .irq_set = &r100_irq_set,
  96. .irq_process = &r100_irq_process,
  97. .get_vblank_counter = &r100_get_vblank_counter,
  98. .fence_ring_emit = &r100_fence_ring_emit,
  99. .cs_parse = &r100_cs_parse,
  100. .copy_blit = &r100_copy_blit,
  101. .copy_dma = NULL,
  102. .copy = &r100_copy_blit,
  103. .get_engine_clock = &radeon_legacy_get_engine_clock,
  104. .set_engine_clock = &radeon_legacy_set_engine_clock,
  105. .get_memory_clock = NULL,
  106. .set_memory_clock = NULL,
  107. .set_pcie_lanes = NULL,
  108. .set_clock_gating = &radeon_legacy_set_clock_gating,
  109. .set_surface_reg = r100_set_surface_reg,
  110. .clear_surface_reg = r100_clear_surface_reg,
  111. .bandwidth_update = &r100_bandwidth_update,
  112. .hdp_flush = &r100_hdp_flush,
  113. .hpd_init = &r100_hpd_init,
  114. .hpd_fini = &r100_hpd_fini,
  115. .hpd_sense = &r100_hpd_sense,
  116. .hpd_set_polarity = &r100_hpd_set_polarity,
  117. };
  118. /*
  119. * r300,r350,rv350,rv380
  120. */
  121. extern int r300_init(struct radeon_device *rdev);
  122. extern void r300_fini(struct radeon_device *rdev);
  123. extern int r300_suspend(struct radeon_device *rdev);
  124. extern int r300_resume(struct radeon_device *rdev);
  125. extern int r300_gpu_reset(struct radeon_device *rdev);
  126. extern void r300_ring_start(struct radeon_device *rdev);
  127. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  128. struct radeon_fence *fence);
  129. extern int r300_cs_parse(struct radeon_cs_parser *p);
  130. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  131. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  132. extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  133. extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  134. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  135. extern int r300_copy_dma(struct radeon_device *rdev,
  136. uint64_t src_offset,
  137. uint64_t dst_offset,
  138. unsigned num_pages,
  139. struct radeon_fence *fence);
  140. static struct radeon_asic r300_asic = {
  141. .init = &r300_init,
  142. .fini = &r300_fini,
  143. .suspend = &r300_suspend,
  144. .resume = &r300_resume,
  145. .vga_set_state = &r100_vga_set_state,
  146. .gpu_reset = &r300_gpu_reset,
  147. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  148. .gart_set_page = &r100_pci_gart_set_page,
  149. .cp_commit = &r100_cp_commit,
  150. .ring_start = &r300_ring_start,
  151. .ring_test = &r100_ring_test,
  152. .ring_ib_execute = &r100_ring_ib_execute,
  153. .irq_set = &r100_irq_set,
  154. .irq_process = &r100_irq_process,
  155. .get_vblank_counter = &r100_get_vblank_counter,
  156. .fence_ring_emit = &r300_fence_ring_emit,
  157. .cs_parse = &r300_cs_parse,
  158. .copy_blit = &r100_copy_blit,
  159. .copy_dma = &r300_copy_dma,
  160. .copy = &r100_copy_blit,
  161. .get_engine_clock = &radeon_legacy_get_engine_clock,
  162. .set_engine_clock = &radeon_legacy_set_engine_clock,
  163. .get_memory_clock = NULL,
  164. .set_memory_clock = NULL,
  165. .set_pcie_lanes = &rv370_set_pcie_lanes,
  166. .set_clock_gating = &radeon_legacy_set_clock_gating,
  167. .set_surface_reg = r100_set_surface_reg,
  168. .clear_surface_reg = r100_clear_surface_reg,
  169. .bandwidth_update = &r100_bandwidth_update,
  170. .hdp_flush = &r100_hdp_flush,
  171. .hpd_init = &r100_hpd_init,
  172. .hpd_fini = &r100_hpd_fini,
  173. .hpd_sense = &r100_hpd_sense,
  174. .hpd_set_polarity = &r100_hpd_set_polarity,
  175. };
  176. /*
  177. * r420,r423,rv410
  178. */
  179. extern int r420_init(struct radeon_device *rdev);
  180. extern void r420_fini(struct radeon_device *rdev);
  181. extern int r420_suspend(struct radeon_device *rdev);
  182. extern int r420_resume(struct radeon_device *rdev);
  183. static struct radeon_asic r420_asic = {
  184. .init = &r420_init,
  185. .fini = &r420_fini,
  186. .suspend = &r420_suspend,
  187. .resume = &r420_resume,
  188. .vga_set_state = &r100_vga_set_state,
  189. .gpu_reset = &r300_gpu_reset,
  190. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  191. .gart_set_page = &rv370_pcie_gart_set_page,
  192. .cp_commit = &r100_cp_commit,
  193. .ring_start = &r300_ring_start,
  194. .ring_test = &r100_ring_test,
  195. .ring_ib_execute = &r100_ring_ib_execute,
  196. .irq_set = &r100_irq_set,
  197. .irq_process = &r100_irq_process,
  198. .get_vblank_counter = &r100_get_vblank_counter,
  199. .fence_ring_emit = &r300_fence_ring_emit,
  200. .cs_parse = &r300_cs_parse,
  201. .copy_blit = &r100_copy_blit,
  202. .copy_dma = &r300_copy_dma,
  203. .copy = &r100_copy_blit,
  204. .get_engine_clock = &radeon_atom_get_engine_clock,
  205. .set_engine_clock = &radeon_atom_set_engine_clock,
  206. .get_memory_clock = &radeon_atom_get_memory_clock,
  207. .set_memory_clock = &radeon_atom_set_memory_clock,
  208. .set_pcie_lanes = &rv370_set_pcie_lanes,
  209. .set_clock_gating = &radeon_atom_set_clock_gating,
  210. .set_surface_reg = r100_set_surface_reg,
  211. .clear_surface_reg = r100_clear_surface_reg,
  212. .bandwidth_update = &r100_bandwidth_update,
  213. .hdp_flush = &r100_hdp_flush,
  214. .hpd_init = &r100_hpd_init,
  215. .hpd_fini = &r100_hpd_fini,
  216. .hpd_sense = &r100_hpd_sense,
  217. .hpd_set_polarity = &r100_hpd_set_polarity,
  218. };
  219. /*
  220. * rs400,rs480
  221. */
  222. extern int rs400_init(struct radeon_device *rdev);
  223. extern void rs400_fini(struct radeon_device *rdev);
  224. extern int rs400_suspend(struct radeon_device *rdev);
  225. extern int rs400_resume(struct radeon_device *rdev);
  226. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  227. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  228. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  229. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  230. static struct radeon_asic rs400_asic = {
  231. .init = &rs400_init,
  232. .fini = &rs400_fini,
  233. .suspend = &rs400_suspend,
  234. .resume = &rs400_resume,
  235. .vga_set_state = &r100_vga_set_state,
  236. .gpu_reset = &r300_gpu_reset,
  237. .gart_tlb_flush = &rs400_gart_tlb_flush,
  238. .gart_set_page = &rs400_gart_set_page,
  239. .cp_commit = &r100_cp_commit,
  240. .ring_start = &r300_ring_start,
  241. .ring_test = &r100_ring_test,
  242. .ring_ib_execute = &r100_ring_ib_execute,
  243. .irq_set = &r100_irq_set,
  244. .irq_process = &r100_irq_process,
  245. .get_vblank_counter = &r100_get_vblank_counter,
  246. .fence_ring_emit = &r300_fence_ring_emit,
  247. .cs_parse = &r300_cs_parse,
  248. .copy_blit = &r100_copy_blit,
  249. .copy_dma = &r300_copy_dma,
  250. .copy = &r100_copy_blit,
  251. .get_engine_clock = &radeon_legacy_get_engine_clock,
  252. .set_engine_clock = &radeon_legacy_set_engine_clock,
  253. .get_memory_clock = NULL,
  254. .set_memory_clock = NULL,
  255. .set_pcie_lanes = NULL,
  256. .set_clock_gating = &radeon_legacy_set_clock_gating,
  257. .set_surface_reg = r100_set_surface_reg,
  258. .clear_surface_reg = r100_clear_surface_reg,
  259. .bandwidth_update = &r100_bandwidth_update,
  260. .hdp_flush = &r100_hdp_flush,
  261. .hpd_init = &r100_hpd_init,
  262. .hpd_fini = &r100_hpd_fini,
  263. .hpd_sense = &r100_hpd_sense,
  264. .hpd_set_polarity = &r100_hpd_set_polarity,
  265. };
  266. /*
  267. * rs600.
  268. */
  269. extern int rs600_init(struct radeon_device *rdev);
  270. extern void rs600_fini(struct radeon_device *rdev);
  271. extern int rs600_suspend(struct radeon_device *rdev);
  272. extern int rs600_resume(struct radeon_device *rdev);
  273. int rs600_irq_set(struct radeon_device *rdev);
  274. int rs600_irq_process(struct radeon_device *rdev);
  275. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  276. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  277. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  278. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  279. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  280. void rs600_bandwidth_update(struct radeon_device *rdev);
  281. void rs600_hpd_init(struct radeon_device *rdev);
  282. void rs600_hpd_fini(struct radeon_device *rdev);
  283. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  284. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  285. enum radeon_hpd_id hpd);
  286. static struct radeon_asic rs600_asic = {
  287. .init = &rs600_init,
  288. .fini = &rs600_fini,
  289. .suspend = &rs600_suspend,
  290. .resume = &rs600_resume,
  291. .vga_set_state = &r100_vga_set_state,
  292. .gpu_reset = &r300_gpu_reset,
  293. .gart_tlb_flush = &rs600_gart_tlb_flush,
  294. .gart_set_page = &rs600_gart_set_page,
  295. .cp_commit = &r100_cp_commit,
  296. .ring_start = &r300_ring_start,
  297. .ring_test = &r100_ring_test,
  298. .ring_ib_execute = &r100_ring_ib_execute,
  299. .irq_set = &rs600_irq_set,
  300. .irq_process = &rs600_irq_process,
  301. .get_vblank_counter = &rs600_get_vblank_counter,
  302. .fence_ring_emit = &r300_fence_ring_emit,
  303. .cs_parse = &r300_cs_parse,
  304. .copy_blit = &r100_copy_blit,
  305. .copy_dma = &r300_copy_dma,
  306. .copy = &r100_copy_blit,
  307. .get_engine_clock = &radeon_atom_get_engine_clock,
  308. .set_engine_clock = &radeon_atom_set_engine_clock,
  309. .get_memory_clock = &radeon_atom_get_memory_clock,
  310. .set_memory_clock = &radeon_atom_set_memory_clock,
  311. .set_pcie_lanes = NULL,
  312. .set_clock_gating = &radeon_atom_set_clock_gating,
  313. .bandwidth_update = &rs600_bandwidth_update,
  314. .hdp_flush = &r100_hdp_flush,
  315. .hpd_init = &rs600_hpd_init,
  316. .hpd_fini = &rs600_hpd_fini,
  317. .hpd_sense = &rs600_hpd_sense,
  318. .hpd_set_polarity = &rs600_hpd_set_polarity,
  319. };
  320. /*
  321. * rs690,rs740
  322. */
  323. int rs690_init(struct radeon_device *rdev);
  324. void rs690_fini(struct radeon_device *rdev);
  325. int rs690_resume(struct radeon_device *rdev);
  326. int rs690_suspend(struct radeon_device *rdev);
  327. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  328. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  329. void rs690_bandwidth_update(struct radeon_device *rdev);
  330. static struct radeon_asic rs690_asic = {
  331. .init = &rs690_init,
  332. .fini = &rs690_fini,
  333. .suspend = &rs690_suspend,
  334. .resume = &rs690_resume,
  335. .vga_set_state = &r100_vga_set_state,
  336. .gpu_reset = &r300_gpu_reset,
  337. .gart_tlb_flush = &rs400_gart_tlb_flush,
  338. .gart_set_page = &rs400_gart_set_page,
  339. .cp_commit = &r100_cp_commit,
  340. .ring_start = &r300_ring_start,
  341. .ring_test = &r100_ring_test,
  342. .ring_ib_execute = &r100_ring_ib_execute,
  343. .irq_set = &rs600_irq_set,
  344. .irq_process = &rs600_irq_process,
  345. .get_vblank_counter = &rs600_get_vblank_counter,
  346. .fence_ring_emit = &r300_fence_ring_emit,
  347. .cs_parse = &r300_cs_parse,
  348. .copy_blit = &r100_copy_blit,
  349. .copy_dma = &r300_copy_dma,
  350. .copy = &r300_copy_dma,
  351. .get_engine_clock = &radeon_atom_get_engine_clock,
  352. .set_engine_clock = &radeon_atom_set_engine_clock,
  353. .get_memory_clock = &radeon_atom_get_memory_clock,
  354. .set_memory_clock = &radeon_atom_set_memory_clock,
  355. .set_pcie_lanes = NULL,
  356. .set_clock_gating = &radeon_atom_set_clock_gating,
  357. .set_surface_reg = r100_set_surface_reg,
  358. .clear_surface_reg = r100_clear_surface_reg,
  359. .bandwidth_update = &rs690_bandwidth_update,
  360. .hdp_flush = &r100_hdp_flush,
  361. .hpd_init = &rs600_hpd_init,
  362. .hpd_fini = &rs600_hpd_fini,
  363. .hpd_sense = &rs600_hpd_sense,
  364. .hpd_set_polarity = &rs600_hpd_set_polarity,
  365. };
  366. /*
  367. * rv515
  368. */
  369. int rv515_init(struct radeon_device *rdev);
  370. void rv515_fini(struct radeon_device *rdev);
  371. int rv515_gpu_reset(struct radeon_device *rdev);
  372. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  373. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  374. void rv515_ring_start(struct radeon_device *rdev);
  375. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  376. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  377. void rv515_bandwidth_update(struct radeon_device *rdev);
  378. int rv515_resume(struct radeon_device *rdev);
  379. int rv515_suspend(struct radeon_device *rdev);
  380. static struct radeon_asic rv515_asic = {
  381. .init = &rv515_init,
  382. .fini = &rv515_fini,
  383. .suspend = &rv515_suspend,
  384. .resume = &rv515_resume,
  385. .vga_set_state = &r100_vga_set_state,
  386. .gpu_reset = &rv515_gpu_reset,
  387. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  388. .gart_set_page = &rv370_pcie_gart_set_page,
  389. .cp_commit = &r100_cp_commit,
  390. .ring_start = &rv515_ring_start,
  391. .ring_test = &r100_ring_test,
  392. .ring_ib_execute = &r100_ring_ib_execute,
  393. .irq_set = &rs600_irq_set,
  394. .irq_process = &rs600_irq_process,
  395. .get_vblank_counter = &rs600_get_vblank_counter,
  396. .fence_ring_emit = &r300_fence_ring_emit,
  397. .cs_parse = &r300_cs_parse,
  398. .copy_blit = &r100_copy_blit,
  399. .copy_dma = &r300_copy_dma,
  400. .copy = &r100_copy_blit,
  401. .get_engine_clock = &radeon_atom_get_engine_clock,
  402. .set_engine_clock = &radeon_atom_set_engine_clock,
  403. .get_memory_clock = &radeon_atom_get_memory_clock,
  404. .set_memory_clock = &radeon_atom_set_memory_clock,
  405. .set_pcie_lanes = &rv370_set_pcie_lanes,
  406. .set_clock_gating = &radeon_atom_set_clock_gating,
  407. .set_surface_reg = r100_set_surface_reg,
  408. .clear_surface_reg = r100_clear_surface_reg,
  409. .bandwidth_update = &rv515_bandwidth_update,
  410. .hdp_flush = &r100_hdp_flush,
  411. .hpd_init = &rs600_hpd_init,
  412. .hpd_fini = &rs600_hpd_fini,
  413. .hpd_sense = &rs600_hpd_sense,
  414. .hpd_set_polarity = &rs600_hpd_set_polarity,
  415. };
  416. /*
  417. * r520,rv530,rv560,rv570,r580
  418. */
  419. int r520_init(struct radeon_device *rdev);
  420. int r520_resume(struct radeon_device *rdev);
  421. static struct radeon_asic r520_asic = {
  422. .init = &r520_init,
  423. .fini = &rv515_fini,
  424. .suspend = &rv515_suspend,
  425. .resume = &r520_resume,
  426. .vga_set_state = &r100_vga_set_state,
  427. .gpu_reset = &rv515_gpu_reset,
  428. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  429. .gart_set_page = &rv370_pcie_gart_set_page,
  430. .cp_commit = &r100_cp_commit,
  431. .ring_start = &rv515_ring_start,
  432. .ring_test = &r100_ring_test,
  433. .ring_ib_execute = &r100_ring_ib_execute,
  434. .irq_set = &rs600_irq_set,
  435. .irq_process = &rs600_irq_process,
  436. .get_vblank_counter = &rs600_get_vblank_counter,
  437. .fence_ring_emit = &r300_fence_ring_emit,
  438. .cs_parse = &r300_cs_parse,
  439. .copy_blit = &r100_copy_blit,
  440. .copy_dma = &r300_copy_dma,
  441. .copy = &r100_copy_blit,
  442. .get_engine_clock = &radeon_atom_get_engine_clock,
  443. .set_engine_clock = &radeon_atom_set_engine_clock,
  444. .get_memory_clock = &radeon_atom_get_memory_clock,
  445. .set_memory_clock = &radeon_atom_set_memory_clock,
  446. .set_pcie_lanes = &rv370_set_pcie_lanes,
  447. .set_clock_gating = &radeon_atom_set_clock_gating,
  448. .set_surface_reg = r100_set_surface_reg,
  449. .clear_surface_reg = r100_clear_surface_reg,
  450. .bandwidth_update = &rv515_bandwidth_update,
  451. .hdp_flush = &r100_hdp_flush,
  452. .hpd_init = &rs600_hpd_init,
  453. .hpd_fini = &rs600_hpd_fini,
  454. .hpd_sense = &rs600_hpd_sense,
  455. .hpd_set_polarity = &rs600_hpd_set_polarity,
  456. };
  457. /*
  458. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  459. */
  460. int r600_init(struct radeon_device *rdev);
  461. void r600_fini(struct radeon_device *rdev);
  462. int r600_suspend(struct radeon_device *rdev);
  463. int r600_resume(struct radeon_device *rdev);
  464. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  465. int r600_wb_init(struct radeon_device *rdev);
  466. void r600_wb_fini(struct radeon_device *rdev);
  467. void r600_cp_commit(struct radeon_device *rdev);
  468. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  469. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  470. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  471. int r600_cs_parse(struct radeon_cs_parser *p);
  472. void r600_fence_ring_emit(struct radeon_device *rdev,
  473. struct radeon_fence *fence);
  474. int r600_copy_dma(struct radeon_device *rdev,
  475. uint64_t src_offset,
  476. uint64_t dst_offset,
  477. unsigned num_pages,
  478. struct radeon_fence *fence);
  479. int r600_irq_process(struct radeon_device *rdev);
  480. int r600_irq_set(struct radeon_device *rdev);
  481. int r600_gpu_reset(struct radeon_device *rdev);
  482. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  483. uint32_t tiling_flags, uint32_t pitch,
  484. uint32_t offset, uint32_t obj_size);
  485. int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  486. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  487. int r600_ring_test(struct radeon_device *rdev);
  488. int r600_copy_blit(struct radeon_device *rdev,
  489. uint64_t src_offset, uint64_t dst_offset,
  490. unsigned num_pages, struct radeon_fence *fence);
  491. void r600_hdp_flush(struct radeon_device *rdev);
  492. void r600_hpd_init(struct radeon_device *rdev);
  493. void r600_hpd_fini(struct radeon_device *rdev);
  494. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  495. void r600_hpd_set_polarity(struct radeon_device *rdev,
  496. enum radeon_hpd_id hpd);
  497. static struct radeon_asic r600_asic = {
  498. .init = &r600_init,
  499. .fini = &r600_fini,
  500. .suspend = &r600_suspend,
  501. .resume = &r600_resume,
  502. .cp_commit = &r600_cp_commit,
  503. .vga_set_state = &r600_vga_set_state,
  504. .gpu_reset = &r600_gpu_reset,
  505. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  506. .gart_set_page = &rs600_gart_set_page,
  507. .ring_test = &r600_ring_test,
  508. .ring_ib_execute = &r600_ring_ib_execute,
  509. .irq_set = &r600_irq_set,
  510. .irq_process = &r600_irq_process,
  511. .get_vblank_counter = &rs600_get_vblank_counter,
  512. .fence_ring_emit = &r600_fence_ring_emit,
  513. .cs_parse = &r600_cs_parse,
  514. .copy_blit = &r600_copy_blit,
  515. .copy_dma = &r600_copy_blit,
  516. .copy = &r600_copy_blit,
  517. .get_engine_clock = &radeon_atom_get_engine_clock,
  518. .set_engine_clock = &radeon_atom_set_engine_clock,
  519. .get_memory_clock = &radeon_atom_get_memory_clock,
  520. .set_memory_clock = &radeon_atom_set_memory_clock,
  521. .set_pcie_lanes = NULL,
  522. .set_clock_gating = &radeon_atom_set_clock_gating,
  523. .set_surface_reg = r600_set_surface_reg,
  524. .clear_surface_reg = r600_clear_surface_reg,
  525. .bandwidth_update = &rv515_bandwidth_update,
  526. .hdp_flush = &r600_hdp_flush,
  527. .hpd_init = &r600_hpd_init,
  528. .hpd_fini = &r600_hpd_fini,
  529. .hpd_sense = &r600_hpd_sense,
  530. .hpd_set_polarity = &r600_hpd_set_polarity,
  531. };
  532. /*
  533. * rv770,rv730,rv710,rv740
  534. */
  535. int rv770_init(struct radeon_device *rdev);
  536. void rv770_fini(struct radeon_device *rdev);
  537. int rv770_suspend(struct radeon_device *rdev);
  538. int rv770_resume(struct radeon_device *rdev);
  539. int rv770_gpu_reset(struct radeon_device *rdev);
  540. static struct radeon_asic rv770_asic = {
  541. .init = &rv770_init,
  542. .fini = &rv770_fini,
  543. .suspend = &rv770_suspend,
  544. .resume = &rv770_resume,
  545. .cp_commit = &r600_cp_commit,
  546. .gpu_reset = &rv770_gpu_reset,
  547. .vga_set_state = &r600_vga_set_state,
  548. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  549. .gart_set_page = &rs600_gart_set_page,
  550. .ring_test = &r600_ring_test,
  551. .ring_ib_execute = &r600_ring_ib_execute,
  552. .irq_set = &r600_irq_set,
  553. .irq_process = &r600_irq_process,
  554. .get_vblank_counter = &rs600_get_vblank_counter,
  555. .fence_ring_emit = &r600_fence_ring_emit,
  556. .cs_parse = &r600_cs_parse,
  557. .copy_blit = &r600_copy_blit,
  558. .copy_dma = &r600_copy_blit,
  559. .copy = &r600_copy_blit,
  560. .get_engine_clock = &radeon_atom_get_engine_clock,
  561. .set_engine_clock = &radeon_atom_set_engine_clock,
  562. .get_memory_clock = &radeon_atom_get_memory_clock,
  563. .set_memory_clock = &radeon_atom_set_memory_clock,
  564. .set_pcie_lanes = NULL,
  565. .set_clock_gating = &radeon_atom_set_clock_gating,
  566. .set_surface_reg = r600_set_surface_reg,
  567. .clear_surface_reg = r600_clear_surface_reg,
  568. .bandwidth_update = &rv515_bandwidth_update,
  569. .hdp_flush = &r600_hdp_flush,
  570. .hpd_init = &r600_hpd_init,
  571. .hpd_fini = &r600_hpd_fini,
  572. .hpd_sense = &r600_hpd_sense,
  573. .hpd_set_polarity = &r600_hpd_set_polarity,
  574. };
  575. #endif