r600.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define RLC_UCODE_SIZE 768
  41. #define R700_PFP_UCODE_SIZE 848
  42. #define R700_PM4_UCODE_SIZE 1360
  43. #define R700_RLC_UCODE_SIZE 1024
  44. /* Firmware Names */
  45. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  46. MODULE_FIRMWARE("radeon/R600_me.bin");
  47. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV610_me.bin");
  49. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV630_me.bin");
  51. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV620_me.bin");
  53. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV635_me.bin");
  55. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV670_me.bin");
  57. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RS780_me.bin");
  59. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV770_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV730_me.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  66. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  67. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /* r600,rv610,rv630,rv620,rv635,rv670 */
  69. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  70. void r600_gpu_init(struct radeon_device *rdev);
  71. void r600_fini(struct radeon_device *rdev);
  72. /* hpd for digital panel detect/disconnect */
  73. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  74. {
  75. bool connected = false;
  76. if (ASIC_IS_DCE3(rdev)) {
  77. switch (hpd) {
  78. case RADEON_HPD_1:
  79. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  80. connected = true;
  81. break;
  82. case RADEON_HPD_2:
  83. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  84. connected = true;
  85. break;
  86. case RADEON_HPD_3:
  87. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  88. connected = true;
  89. break;
  90. case RADEON_HPD_4:
  91. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  92. connected = true;
  93. break;
  94. /* DCE 3.2 */
  95. case RADEON_HPD_5:
  96. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  97. connected = true;
  98. break;
  99. case RADEON_HPD_6:
  100. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  101. connected = true;
  102. break;
  103. default:
  104. break;
  105. }
  106. } else {
  107. switch (hpd) {
  108. case RADEON_HPD_1:
  109. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  110. connected = true;
  111. break;
  112. case RADEON_HPD_2:
  113. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  114. connected = true;
  115. break;
  116. case RADEON_HPD_3:
  117. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  118. connected = true;
  119. break;
  120. default:
  121. break;
  122. }
  123. }
  124. return connected;
  125. }
  126. void r600_hpd_set_polarity(struct radeon_device *rdev,
  127. enum radeon_hpd_id hpd)
  128. {
  129. u32 tmp;
  130. bool connected = r600_hpd_sense(rdev, hpd);
  131. if (ASIC_IS_DCE3(rdev)) {
  132. switch (hpd) {
  133. case RADEON_HPD_1:
  134. tmp = RREG32(DC_HPD1_INT_CONTROL);
  135. if (connected)
  136. tmp &= ~DC_HPDx_INT_POLARITY;
  137. else
  138. tmp |= DC_HPDx_INT_POLARITY;
  139. WREG32(DC_HPD1_INT_CONTROL, tmp);
  140. break;
  141. case RADEON_HPD_2:
  142. tmp = RREG32(DC_HPD2_INT_CONTROL);
  143. if (connected)
  144. tmp &= ~DC_HPDx_INT_POLARITY;
  145. else
  146. tmp |= DC_HPDx_INT_POLARITY;
  147. WREG32(DC_HPD2_INT_CONTROL, tmp);
  148. break;
  149. case RADEON_HPD_3:
  150. tmp = RREG32(DC_HPD3_INT_CONTROL);
  151. if (connected)
  152. tmp &= ~DC_HPDx_INT_POLARITY;
  153. else
  154. tmp |= DC_HPDx_INT_POLARITY;
  155. WREG32(DC_HPD3_INT_CONTROL, tmp);
  156. break;
  157. case RADEON_HPD_4:
  158. tmp = RREG32(DC_HPD4_INT_CONTROL);
  159. if (connected)
  160. tmp &= ~DC_HPDx_INT_POLARITY;
  161. else
  162. tmp |= DC_HPDx_INT_POLARITY;
  163. WREG32(DC_HPD4_INT_CONTROL, tmp);
  164. break;
  165. case RADEON_HPD_5:
  166. tmp = RREG32(DC_HPD5_INT_CONTROL);
  167. if (connected)
  168. tmp &= ~DC_HPDx_INT_POLARITY;
  169. else
  170. tmp |= DC_HPDx_INT_POLARITY;
  171. WREG32(DC_HPD5_INT_CONTROL, tmp);
  172. break;
  173. /* DCE 3.2 */
  174. case RADEON_HPD_6:
  175. tmp = RREG32(DC_HPD6_INT_CONTROL);
  176. if (connected)
  177. tmp &= ~DC_HPDx_INT_POLARITY;
  178. else
  179. tmp |= DC_HPDx_INT_POLARITY;
  180. WREG32(DC_HPD6_INT_CONTROL, tmp);
  181. break;
  182. default:
  183. break;
  184. }
  185. } else {
  186. switch (hpd) {
  187. case RADEON_HPD_1:
  188. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  189. if (connected)
  190. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  191. else
  192. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  193. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  194. break;
  195. case RADEON_HPD_2:
  196. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  197. if (connected)
  198. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  199. else
  200. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  201. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  202. break;
  203. case RADEON_HPD_3:
  204. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  205. if (connected)
  206. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  207. else
  208. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  209. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  210. break;
  211. default:
  212. break;
  213. }
  214. }
  215. }
  216. void r600_hpd_init(struct radeon_device *rdev)
  217. {
  218. struct drm_device *dev = rdev->ddev;
  219. struct drm_connector *connector;
  220. if (ASIC_IS_DCE3(rdev)) {
  221. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  222. if (ASIC_IS_DCE32(rdev))
  223. tmp |= DC_HPDx_EN;
  224. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  225. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  226. switch (radeon_connector->hpd.hpd) {
  227. case RADEON_HPD_1:
  228. WREG32(DC_HPD1_CONTROL, tmp);
  229. rdev->irq.hpd[0] = true;
  230. break;
  231. case RADEON_HPD_2:
  232. WREG32(DC_HPD2_CONTROL, tmp);
  233. rdev->irq.hpd[1] = true;
  234. break;
  235. case RADEON_HPD_3:
  236. WREG32(DC_HPD3_CONTROL, tmp);
  237. rdev->irq.hpd[2] = true;
  238. break;
  239. case RADEON_HPD_4:
  240. WREG32(DC_HPD4_CONTROL, tmp);
  241. rdev->irq.hpd[3] = true;
  242. break;
  243. /* DCE 3.2 */
  244. case RADEON_HPD_5:
  245. WREG32(DC_HPD5_CONTROL, tmp);
  246. rdev->irq.hpd[4] = true;
  247. break;
  248. case RADEON_HPD_6:
  249. WREG32(DC_HPD6_CONTROL, tmp);
  250. rdev->irq.hpd[5] = true;
  251. break;
  252. default:
  253. break;
  254. }
  255. }
  256. } else {
  257. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  258. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  259. switch (radeon_connector->hpd.hpd) {
  260. case RADEON_HPD_1:
  261. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  262. rdev->irq.hpd[0] = true;
  263. break;
  264. case RADEON_HPD_2:
  265. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  266. rdev->irq.hpd[1] = true;
  267. break;
  268. case RADEON_HPD_3:
  269. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  270. rdev->irq.hpd[2] = true;
  271. break;
  272. default:
  273. break;
  274. }
  275. }
  276. }
  277. r600_irq_set(rdev);
  278. }
  279. void r600_hpd_fini(struct radeon_device *rdev)
  280. {
  281. struct drm_device *dev = rdev->ddev;
  282. struct drm_connector *connector;
  283. if (ASIC_IS_DCE3(rdev)) {
  284. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  285. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  286. switch (radeon_connector->hpd.hpd) {
  287. case RADEON_HPD_1:
  288. WREG32(DC_HPD1_CONTROL, 0);
  289. rdev->irq.hpd[0] = false;
  290. break;
  291. case RADEON_HPD_2:
  292. WREG32(DC_HPD2_CONTROL, 0);
  293. rdev->irq.hpd[1] = false;
  294. break;
  295. case RADEON_HPD_3:
  296. WREG32(DC_HPD3_CONTROL, 0);
  297. rdev->irq.hpd[2] = false;
  298. break;
  299. case RADEON_HPD_4:
  300. WREG32(DC_HPD4_CONTROL, 0);
  301. rdev->irq.hpd[3] = false;
  302. break;
  303. /* DCE 3.2 */
  304. case RADEON_HPD_5:
  305. WREG32(DC_HPD5_CONTROL, 0);
  306. rdev->irq.hpd[4] = false;
  307. break;
  308. case RADEON_HPD_6:
  309. WREG32(DC_HPD6_CONTROL, 0);
  310. rdev->irq.hpd[5] = false;
  311. break;
  312. default:
  313. break;
  314. }
  315. }
  316. } else {
  317. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  318. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  319. switch (radeon_connector->hpd.hpd) {
  320. case RADEON_HPD_1:
  321. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  322. rdev->irq.hpd[0] = false;
  323. break;
  324. case RADEON_HPD_2:
  325. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  326. rdev->irq.hpd[1] = false;
  327. break;
  328. case RADEON_HPD_3:
  329. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  330. rdev->irq.hpd[2] = false;
  331. break;
  332. default:
  333. break;
  334. }
  335. }
  336. }
  337. }
  338. /*
  339. * R600 PCIE GART
  340. */
  341. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  342. {
  343. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  344. u64 pte;
  345. if (i < 0 || i > rdev->gart.num_gpu_pages)
  346. return -EINVAL;
  347. pte = 0;
  348. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  349. return 0;
  350. }
  351. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  352. {
  353. unsigned i;
  354. u32 tmp;
  355. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  356. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  357. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  358. for (i = 0; i < rdev->usec_timeout; i++) {
  359. /* read MC_STATUS */
  360. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  361. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  362. if (tmp == 2) {
  363. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  364. return;
  365. }
  366. if (tmp) {
  367. return;
  368. }
  369. udelay(1);
  370. }
  371. }
  372. int r600_pcie_gart_init(struct radeon_device *rdev)
  373. {
  374. int r;
  375. if (rdev->gart.table.vram.robj) {
  376. WARN(1, "R600 PCIE GART already initialized.\n");
  377. return 0;
  378. }
  379. /* Initialize common gart structure */
  380. r = radeon_gart_init(rdev);
  381. if (r)
  382. return r;
  383. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  384. return radeon_gart_table_vram_alloc(rdev);
  385. }
  386. int r600_pcie_gart_enable(struct radeon_device *rdev)
  387. {
  388. u32 tmp;
  389. int r, i;
  390. if (rdev->gart.table.vram.robj == NULL) {
  391. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  392. return -EINVAL;
  393. }
  394. r = radeon_gart_table_vram_pin(rdev);
  395. if (r)
  396. return r;
  397. /* Setup L2 cache */
  398. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  399. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  400. EFFECTIVE_L2_QUEUE_SIZE(7));
  401. WREG32(VM_L2_CNTL2, 0);
  402. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  403. /* Setup TLB control */
  404. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  405. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  406. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  407. ENABLE_WAIT_L2_QUERY;
  408. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  409. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  410. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  411. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  412. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  413. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  414. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  415. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  416. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  417. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  418. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  419. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  420. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  421. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  422. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  423. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  424. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  425. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  426. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  427. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  428. (u32)(rdev->dummy_page.addr >> 12));
  429. for (i = 1; i < 7; i++)
  430. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  431. r600_pcie_gart_tlb_flush(rdev);
  432. rdev->gart.ready = true;
  433. return 0;
  434. }
  435. void r600_pcie_gart_disable(struct radeon_device *rdev)
  436. {
  437. u32 tmp;
  438. int i, r;
  439. /* Disable all tables */
  440. for (i = 0; i < 7; i++)
  441. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  442. /* Disable L2 cache */
  443. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  444. EFFECTIVE_L2_QUEUE_SIZE(7));
  445. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  446. /* Setup L1 TLB control */
  447. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  448. ENABLE_WAIT_L2_QUERY;
  449. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  450. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  451. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  452. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  453. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  454. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  455. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  456. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  457. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  458. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  459. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  460. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  461. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  462. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  463. if (rdev->gart.table.vram.robj) {
  464. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  465. if (likely(r == 0)) {
  466. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  467. radeon_bo_unpin(rdev->gart.table.vram.robj);
  468. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  469. }
  470. }
  471. }
  472. void r600_pcie_gart_fini(struct radeon_device *rdev)
  473. {
  474. r600_pcie_gart_disable(rdev);
  475. radeon_gart_table_vram_free(rdev);
  476. radeon_gart_fini(rdev);
  477. }
  478. void r600_agp_enable(struct radeon_device *rdev)
  479. {
  480. u32 tmp;
  481. int i;
  482. /* Setup L2 cache */
  483. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  484. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  485. EFFECTIVE_L2_QUEUE_SIZE(7));
  486. WREG32(VM_L2_CNTL2, 0);
  487. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  488. /* Setup TLB control */
  489. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  490. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  491. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  492. ENABLE_WAIT_L2_QUERY;
  493. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  494. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  495. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  496. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  497. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  498. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  499. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  500. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  501. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  502. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  503. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  504. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  505. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  506. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  507. for (i = 0; i < 7; i++)
  508. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  509. }
  510. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  511. {
  512. unsigned i;
  513. u32 tmp;
  514. for (i = 0; i < rdev->usec_timeout; i++) {
  515. /* read MC_STATUS */
  516. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  517. if (!tmp)
  518. return 0;
  519. udelay(1);
  520. }
  521. return -1;
  522. }
  523. static void r600_mc_program(struct radeon_device *rdev)
  524. {
  525. struct rv515_mc_save save;
  526. u32 tmp;
  527. int i, j;
  528. /* Initialize HDP */
  529. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  530. WREG32((0x2c14 + j), 0x00000000);
  531. WREG32((0x2c18 + j), 0x00000000);
  532. WREG32((0x2c1c + j), 0x00000000);
  533. WREG32((0x2c20 + j), 0x00000000);
  534. WREG32((0x2c24 + j), 0x00000000);
  535. }
  536. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  537. rv515_mc_stop(rdev, &save);
  538. if (r600_mc_wait_for_idle(rdev)) {
  539. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  540. }
  541. /* Lockout access through VGA aperture (doesn't exist before R600) */
  542. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  543. /* Update configuration */
  544. if (rdev->flags & RADEON_IS_AGP) {
  545. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  546. /* VRAM before AGP */
  547. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  548. rdev->mc.vram_start >> 12);
  549. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  550. rdev->mc.gtt_end >> 12);
  551. } else {
  552. /* VRAM after AGP */
  553. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  554. rdev->mc.gtt_start >> 12);
  555. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  556. rdev->mc.vram_end >> 12);
  557. }
  558. } else {
  559. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  560. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  561. }
  562. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  563. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  564. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  565. WREG32(MC_VM_FB_LOCATION, tmp);
  566. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  567. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  568. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  569. if (rdev->flags & RADEON_IS_AGP) {
  570. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  571. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  572. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  573. } else {
  574. WREG32(MC_VM_AGP_BASE, 0);
  575. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  576. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  577. }
  578. if (r600_mc_wait_for_idle(rdev)) {
  579. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  580. }
  581. rv515_mc_resume(rdev, &save);
  582. /* we need to own VRAM, so turn off the VGA renderer here
  583. * to stop it overwriting our objects */
  584. rv515_vga_render_disable(rdev);
  585. }
  586. int r600_mc_init(struct radeon_device *rdev)
  587. {
  588. fixed20_12 a;
  589. u32 tmp;
  590. int chansize, numchan;
  591. int r;
  592. /* Get VRAM informations */
  593. rdev->mc.vram_is_ddr = true;
  594. tmp = RREG32(RAMCFG);
  595. if (tmp & CHANSIZE_OVERRIDE) {
  596. chansize = 16;
  597. } else if (tmp & CHANSIZE_MASK) {
  598. chansize = 64;
  599. } else {
  600. chansize = 32;
  601. }
  602. tmp = RREG32(CHMAP);
  603. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  604. case 0:
  605. default:
  606. numchan = 1;
  607. break;
  608. case 1:
  609. numchan = 2;
  610. break;
  611. case 2:
  612. numchan = 4;
  613. break;
  614. case 3:
  615. numchan = 8;
  616. break;
  617. }
  618. rdev->mc.vram_width = numchan * chansize;
  619. /* Could aper size report 0 ? */
  620. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  621. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  622. /* Setup GPU memory space */
  623. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  624. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  625. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  626. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  627. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  628. rdev->mc.real_vram_size = rdev->mc.aper_size;
  629. if (rdev->flags & RADEON_IS_AGP) {
  630. r = radeon_agp_init(rdev);
  631. if (r)
  632. return r;
  633. /* gtt_size is setup by radeon_agp_init */
  634. rdev->mc.gtt_location = rdev->mc.agp_base;
  635. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  636. /* Try to put vram before or after AGP because we
  637. * we want SYSTEM_APERTURE to cover both VRAM and
  638. * AGP so that GPU can catch out of VRAM/AGP access
  639. */
  640. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  641. /* Enough place before */
  642. rdev->mc.vram_location = rdev->mc.gtt_location -
  643. rdev->mc.mc_vram_size;
  644. } else if (tmp > rdev->mc.mc_vram_size) {
  645. /* Enough place after */
  646. rdev->mc.vram_location = rdev->mc.gtt_location +
  647. rdev->mc.gtt_size;
  648. } else {
  649. /* Try to setup VRAM then AGP might not
  650. * not work on some card
  651. */
  652. rdev->mc.vram_location = 0x00000000UL;
  653. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  654. }
  655. } else {
  656. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  657. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  658. 0xFFFF) << 24;
  659. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  660. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  661. /* Enough place after vram */
  662. rdev->mc.gtt_location = tmp;
  663. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  664. /* Enough place before vram */
  665. rdev->mc.gtt_location = 0;
  666. } else {
  667. /* Not enough place after or before shrink
  668. * gart size
  669. */
  670. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  671. rdev->mc.gtt_location = 0;
  672. rdev->mc.gtt_size = rdev->mc.vram_location;
  673. } else {
  674. rdev->mc.gtt_location = tmp;
  675. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  676. }
  677. }
  678. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  679. }
  680. rdev->mc.vram_start = rdev->mc.vram_location;
  681. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  682. rdev->mc.gtt_start = rdev->mc.gtt_location;
  683. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  684. /* FIXME: we should enforce default clock in case GPU is not in
  685. * default setup
  686. */
  687. a.full = rfixed_const(100);
  688. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  689. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  690. return 0;
  691. }
  692. /* We doesn't check that the GPU really needs a reset we simply do the
  693. * reset, it's up to the caller to determine if the GPU needs one. We
  694. * might add an helper function to check that.
  695. */
  696. int r600_gpu_soft_reset(struct radeon_device *rdev)
  697. {
  698. struct rv515_mc_save save;
  699. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  700. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  701. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  702. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  703. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  704. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  705. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  706. S_008010_GUI_ACTIVE(1);
  707. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  708. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  709. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  710. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  711. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  712. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  713. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  714. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  715. u32 srbm_reset = 0;
  716. u32 tmp;
  717. dev_info(rdev->dev, "GPU softreset \n");
  718. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  719. RREG32(R_008010_GRBM_STATUS));
  720. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  721. RREG32(R_008014_GRBM_STATUS2));
  722. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  723. RREG32(R_000E50_SRBM_STATUS));
  724. rv515_mc_stop(rdev, &save);
  725. if (r600_mc_wait_for_idle(rdev)) {
  726. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  727. }
  728. /* Disable CP parsing/prefetching */
  729. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  730. /* Check if any of the rendering block is busy and reset it */
  731. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  732. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  733. tmp = S_008020_SOFT_RESET_CR(1) |
  734. S_008020_SOFT_RESET_DB(1) |
  735. S_008020_SOFT_RESET_CB(1) |
  736. S_008020_SOFT_RESET_PA(1) |
  737. S_008020_SOFT_RESET_SC(1) |
  738. S_008020_SOFT_RESET_SMX(1) |
  739. S_008020_SOFT_RESET_SPI(1) |
  740. S_008020_SOFT_RESET_SX(1) |
  741. S_008020_SOFT_RESET_SH(1) |
  742. S_008020_SOFT_RESET_TC(1) |
  743. S_008020_SOFT_RESET_TA(1) |
  744. S_008020_SOFT_RESET_VC(1) |
  745. S_008020_SOFT_RESET_VGT(1);
  746. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  747. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  748. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  749. udelay(50);
  750. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  751. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  752. }
  753. /* Reset CP (we always reset CP) */
  754. tmp = S_008020_SOFT_RESET_CP(1);
  755. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  756. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  757. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  758. udelay(50);
  759. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  760. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  761. /* Reset others GPU block if necessary */
  762. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  763. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  764. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  765. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  766. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  767. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  768. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  769. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  770. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  771. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  772. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  773. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  774. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  775. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  776. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  777. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  778. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  779. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  780. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  781. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  782. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  783. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  784. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  785. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  786. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  787. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  788. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  789. udelay(50);
  790. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  791. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  792. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  793. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  794. udelay(50);
  795. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  796. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  797. /* Wait a little for things to settle down */
  798. udelay(50);
  799. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  800. RREG32(R_008010_GRBM_STATUS));
  801. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  802. RREG32(R_008014_GRBM_STATUS2));
  803. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  804. RREG32(R_000E50_SRBM_STATUS));
  805. /* After reset we need to reinit the asic as GPU often endup in an
  806. * incoherent state.
  807. */
  808. atom_asic_init(rdev->mode_info.atom_context);
  809. rv515_mc_resume(rdev, &save);
  810. return 0;
  811. }
  812. int r600_gpu_reset(struct radeon_device *rdev)
  813. {
  814. return r600_gpu_soft_reset(rdev);
  815. }
  816. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  817. u32 num_backends,
  818. u32 backend_disable_mask)
  819. {
  820. u32 backend_map = 0;
  821. u32 enabled_backends_mask;
  822. u32 enabled_backends_count;
  823. u32 cur_pipe;
  824. u32 swizzle_pipe[R6XX_MAX_PIPES];
  825. u32 cur_backend;
  826. u32 i;
  827. if (num_tile_pipes > R6XX_MAX_PIPES)
  828. num_tile_pipes = R6XX_MAX_PIPES;
  829. if (num_tile_pipes < 1)
  830. num_tile_pipes = 1;
  831. if (num_backends > R6XX_MAX_BACKENDS)
  832. num_backends = R6XX_MAX_BACKENDS;
  833. if (num_backends < 1)
  834. num_backends = 1;
  835. enabled_backends_mask = 0;
  836. enabled_backends_count = 0;
  837. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  838. if (((backend_disable_mask >> i) & 1) == 0) {
  839. enabled_backends_mask |= (1 << i);
  840. ++enabled_backends_count;
  841. }
  842. if (enabled_backends_count == num_backends)
  843. break;
  844. }
  845. if (enabled_backends_count == 0) {
  846. enabled_backends_mask = 1;
  847. enabled_backends_count = 1;
  848. }
  849. if (enabled_backends_count != num_backends)
  850. num_backends = enabled_backends_count;
  851. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  852. switch (num_tile_pipes) {
  853. case 1:
  854. swizzle_pipe[0] = 0;
  855. break;
  856. case 2:
  857. swizzle_pipe[0] = 0;
  858. swizzle_pipe[1] = 1;
  859. break;
  860. case 3:
  861. swizzle_pipe[0] = 0;
  862. swizzle_pipe[1] = 1;
  863. swizzle_pipe[2] = 2;
  864. break;
  865. case 4:
  866. swizzle_pipe[0] = 0;
  867. swizzle_pipe[1] = 1;
  868. swizzle_pipe[2] = 2;
  869. swizzle_pipe[3] = 3;
  870. break;
  871. case 5:
  872. swizzle_pipe[0] = 0;
  873. swizzle_pipe[1] = 1;
  874. swizzle_pipe[2] = 2;
  875. swizzle_pipe[3] = 3;
  876. swizzle_pipe[4] = 4;
  877. break;
  878. case 6:
  879. swizzle_pipe[0] = 0;
  880. swizzle_pipe[1] = 2;
  881. swizzle_pipe[2] = 4;
  882. swizzle_pipe[3] = 5;
  883. swizzle_pipe[4] = 1;
  884. swizzle_pipe[5] = 3;
  885. break;
  886. case 7:
  887. swizzle_pipe[0] = 0;
  888. swizzle_pipe[1] = 2;
  889. swizzle_pipe[2] = 4;
  890. swizzle_pipe[3] = 6;
  891. swizzle_pipe[4] = 1;
  892. swizzle_pipe[5] = 3;
  893. swizzle_pipe[6] = 5;
  894. break;
  895. case 8:
  896. swizzle_pipe[0] = 0;
  897. swizzle_pipe[1] = 2;
  898. swizzle_pipe[2] = 4;
  899. swizzle_pipe[3] = 6;
  900. swizzle_pipe[4] = 1;
  901. swizzle_pipe[5] = 3;
  902. swizzle_pipe[6] = 5;
  903. swizzle_pipe[7] = 7;
  904. break;
  905. }
  906. cur_backend = 0;
  907. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  908. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  909. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  910. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  911. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  912. }
  913. return backend_map;
  914. }
  915. int r600_count_pipe_bits(uint32_t val)
  916. {
  917. int i, ret = 0;
  918. for (i = 0; i < 32; i++) {
  919. ret += val & 1;
  920. val >>= 1;
  921. }
  922. return ret;
  923. }
  924. void r600_gpu_init(struct radeon_device *rdev)
  925. {
  926. u32 tiling_config;
  927. u32 ramcfg;
  928. u32 tmp;
  929. int i, j;
  930. u32 sq_config;
  931. u32 sq_gpr_resource_mgmt_1 = 0;
  932. u32 sq_gpr_resource_mgmt_2 = 0;
  933. u32 sq_thread_resource_mgmt = 0;
  934. u32 sq_stack_resource_mgmt_1 = 0;
  935. u32 sq_stack_resource_mgmt_2 = 0;
  936. /* FIXME: implement */
  937. switch (rdev->family) {
  938. case CHIP_R600:
  939. rdev->config.r600.max_pipes = 4;
  940. rdev->config.r600.max_tile_pipes = 8;
  941. rdev->config.r600.max_simds = 4;
  942. rdev->config.r600.max_backends = 4;
  943. rdev->config.r600.max_gprs = 256;
  944. rdev->config.r600.max_threads = 192;
  945. rdev->config.r600.max_stack_entries = 256;
  946. rdev->config.r600.max_hw_contexts = 8;
  947. rdev->config.r600.max_gs_threads = 16;
  948. rdev->config.r600.sx_max_export_size = 128;
  949. rdev->config.r600.sx_max_export_pos_size = 16;
  950. rdev->config.r600.sx_max_export_smx_size = 128;
  951. rdev->config.r600.sq_num_cf_insts = 2;
  952. break;
  953. case CHIP_RV630:
  954. case CHIP_RV635:
  955. rdev->config.r600.max_pipes = 2;
  956. rdev->config.r600.max_tile_pipes = 2;
  957. rdev->config.r600.max_simds = 3;
  958. rdev->config.r600.max_backends = 1;
  959. rdev->config.r600.max_gprs = 128;
  960. rdev->config.r600.max_threads = 192;
  961. rdev->config.r600.max_stack_entries = 128;
  962. rdev->config.r600.max_hw_contexts = 8;
  963. rdev->config.r600.max_gs_threads = 4;
  964. rdev->config.r600.sx_max_export_size = 128;
  965. rdev->config.r600.sx_max_export_pos_size = 16;
  966. rdev->config.r600.sx_max_export_smx_size = 128;
  967. rdev->config.r600.sq_num_cf_insts = 2;
  968. break;
  969. case CHIP_RV610:
  970. case CHIP_RV620:
  971. case CHIP_RS780:
  972. case CHIP_RS880:
  973. rdev->config.r600.max_pipes = 1;
  974. rdev->config.r600.max_tile_pipes = 1;
  975. rdev->config.r600.max_simds = 2;
  976. rdev->config.r600.max_backends = 1;
  977. rdev->config.r600.max_gprs = 128;
  978. rdev->config.r600.max_threads = 192;
  979. rdev->config.r600.max_stack_entries = 128;
  980. rdev->config.r600.max_hw_contexts = 4;
  981. rdev->config.r600.max_gs_threads = 4;
  982. rdev->config.r600.sx_max_export_size = 128;
  983. rdev->config.r600.sx_max_export_pos_size = 16;
  984. rdev->config.r600.sx_max_export_smx_size = 128;
  985. rdev->config.r600.sq_num_cf_insts = 1;
  986. break;
  987. case CHIP_RV670:
  988. rdev->config.r600.max_pipes = 4;
  989. rdev->config.r600.max_tile_pipes = 4;
  990. rdev->config.r600.max_simds = 4;
  991. rdev->config.r600.max_backends = 4;
  992. rdev->config.r600.max_gprs = 192;
  993. rdev->config.r600.max_threads = 192;
  994. rdev->config.r600.max_stack_entries = 256;
  995. rdev->config.r600.max_hw_contexts = 8;
  996. rdev->config.r600.max_gs_threads = 16;
  997. rdev->config.r600.sx_max_export_size = 128;
  998. rdev->config.r600.sx_max_export_pos_size = 16;
  999. rdev->config.r600.sx_max_export_smx_size = 128;
  1000. rdev->config.r600.sq_num_cf_insts = 2;
  1001. break;
  1002. default:
  1003. break;
  1004. }
  1005. /* Initialize HDP */
  1006. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1007. WREG32((0x2c14 + j), 0x00000000);
  1008. WREG32((0x2c18 + j), 0x00000000);
  1009. WREG32((0x2c1c + j), 0x00000000);
  1010. WREG32((0x2c20 + j), 0x00000000);
  1011. WREG32((0x2c24 + j), 0x00000000);
  1012. }
  1013. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1014. /* Setup tiling */
  1015. tiling_config = 0;
  1016. ramcfg = RREG32(RAMCFG);
  1017. switch (rdev->config.r600.max_tile_pipes) {
  1018. case 1:
  1019. tiling_config |= PIPE_TILING(0);
  1020. break;
  1021. case 2:
  1022. tiling_config |= PIPE_TILING(1);
  1023. break;
  1024. case 4:
  1025. tiling_config |= PIPE_TILING(2);
  1026. break;
  1027. case 8:
  1028. tiling_config |= PIPE_TILING(3);
  1029. break;
  1030. default:
  1031. break;
  1032. }
  1033. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1034. tiling_config |= GROUP_SIZE(0);
  1035. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1036. if (tmp > 3) {
  1037. tiling_config |= ROW_TILING(3);
  1038. tiling_config |= SAMPLE_SPLIT(3);
  1039. } else {
  1040. tiling_config |= ROW_TILING(tmp);
  1041. tiling_config |= SAMPLE_SPLIT(tmp);
  1042. }
  1043. tiling_config |= BANK_SWAPS(1);
  1044. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1045. rdev->config.r600.max_backends,
  1046. (0xff << rdev->config.r600.max_backends) & 0xff);
  1047. tiling_config |= BACKEND_MAP(tmp);
  1048. WREG32(GB_TILING_CONFIG, tiling_config);
  1049. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1050. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1051. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1052. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  1053. /* Setup pipes */
  1054. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1055. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1056. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  1057. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  1058. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  1059. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1060. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1061. /* Setup some CP states */
  1062. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1063. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1064. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1065. SYNC_WALKER | SYNC_ALIGNER));
  1066. /* Setup various GPU states */
  1067. if (rdev->family == CHIP_RV670)
  1068. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1069. tmp = RREG32(SX_DEBUG_1);
  1070. tmp |= SMX_EVENT_RELEASE;
  1071. if ((rdev->family > CHIP_R600))
  1072. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1073. WREG32(SX_DEBUG_1, tmp);
  1074. if (((rdev->family) == CHIP_R600) ||
  1075. ((rdev->family) == CHIP_RV630) ||
  1076. ((rdev->family) == CHIP_RV610) ||
  1077. ((rdev->family) == CHIP_RV620) ||
  1078. ((rdev->family) == CHIP_RS780) ||
  1079. ((rdev->family) == CHIP_RS880)) {
  1080. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1081. } else {
  1082. WREG32(DB_DEBUG, 0);
  1083. }
  1084. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1085. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1086. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1087. WREG32(VGT_NUM_INSTANCES, 0);
  1088. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1089. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1090. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1091. if (((rdev->family) == CHIP_RV610) ||
  1092. ((rdev->family) == CHIP_RV620) ||
  1093. ((rdev->family) == CHIP_RS780) ||
  1094. ((rdev->family) == CHIP_RS880)) {
  1095. tmp = (CACHE_FIFO_SIZE(0xa) |
  1096. FETCH_FIFO_HIWATER(0xa) |
  1097. DONE_FIFO_HIWATER(0xe0) |
  1098. ALU_UPDATE_FIFO_HIWATER(0x8));
  1099. } else if (((rdev->family) == CHIP_R600) ||
  1100. ((rdev->family) == CHIP_RV630)) {
  1101. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1102. tmp |= DONE_FIFO_HIWATER(0x4);
  1103. }
  1104. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1105. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1106. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1107. */
  1108. sq_config = RREG32(SQ_CONFIG);
  1109. sq_config &= ~(PS_PRIO(3) |
  1110. VS_PRIO(3) |
  1111. GS_PRIO(3) |
  1112. ES_PRIO(3));
  1113. sq_config |= (DX9_CONSTS |
  1114. VC_ENABLE |
  1115. PS_PRIO(0) |
  1116. VS_PRIO(1) |
  1117. GS_PRIO(2) |
  1118. ES_PRIO(3));
  1119. if ((rdev->family) == CHIP_R600) {
  1120. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1121. NUM_VS_GPRS(124) |
  1122. NUM_CLAUSE_TEMP_GPRS(4));
  1123. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1124. NUM_ES_GPRS(0));
  1125. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1126. NUM_VS_THREADS(48) |
  1127. NUM_GS_THREADS(4) |
  1128. NUM_ES_THREADS(4));
  1129. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1130. NUM_VS_STACK_ENTRIES(128));
  1131. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1132. NUM_ES_STACK_ENTRIES(0));
  1133. } else if (((rdev->family) == CHIP_RV610) ||
  1134. ((rdev->family) == CHIP_RV620) ||
  1135. ((rdev->family) == CHIP_RS780) ||
  1136. ((rdev->family) == CHIP_RS880)) {
  1137. /* no vertex cache */
  1138. sq_config &= ~VC_ENABLE;
  1139. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1140. NUM_VS_GPRS(44) |
  1141. NUM_CLAUSE_TEMP_GPRS(2));
  1142. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1143. NUM_ES_GPRS(17));
  1144. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1145. NUM_VS_THREADS(78) |
  1146. NUM_GS_THREADS(4) |
  1147. NUM_ES_THREADS(31));
  1148. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1149. NUM_VS_STACK_ENTRIES(40));
  1150. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1151. NUM_ES_STACK_ENTRIES(16));
  1152. } else if (((rdev->family) == CHIP_RV630) ||
  1153. ((rdev->family) == CHIP_RV635)) {
  1154. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1155. NUM_VS_GPRS(44) |
  1156. NUM_CLAUSE_TEMP_GPRS(2));
  1157. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1158. NUM_ES_GPRS(18));
  1159. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1160. NUM_VS_THREADS(78) |
  1161. NUM_GS_THREADS(4) |
  1162. NUM_ES_THREADS(31));
  1163. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1164. NUM_VS_STACK_ENTRIES(40));
  1165. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1166. NUM_ES_STACK_ENTRIES(16));
  1167. } else if ((rdev->family) == CHIP_RV670) {
  1168. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1169. NUM_VS_GPRS(44) |
  1170. NUM_CLAUSE_TEMP_GPRS(2));
  1171. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1172. NUM_ES_GPRS(17));
  1173. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1174. NUM_VS_THREADS(78) |
  1175. NUM_GS_THREADS(4) |
  1176. NUM_ES_THREADS(31));
  1177. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1178. NUM_VS_STACK_ENTRIES(64));
  1179. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1180. NUM_ES_STACK_ENTRIES(64));
  1181. }
  1182. WREG32(SQ_CONFIG, sq_config);
  1183. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1184. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1185. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1186. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1187. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1188. if (((rdev->family) == CHIP_RV610) ||
  1189. ((rdev->family) == CHIP_RV620) ||
  1190. ((rdev->family) == CHIP_RS780) ||
  1191. ((rdev->family) == CHIP_RS880)) {
  1192. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1193. } else {
  1194. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1195. }
  1196. /* More default values. 2D/3D driver should adjust as needed */
  1197. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1198. S1_X(0x4) | S1_Y(0xc)));
  1199. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1200. S1_X(0x2) | S1_Y(0x2) |
  1201. S2_X(0xa) | S2_Y(0x6) |
  1202. S3_X(0x6) | S3_Y(0xa)));
  1203. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1204. S1_X(0x4) | S1_Y(0xc) |
  1205. S2_X(0x1) | S2_Y(0x6) |
  1206. S3_X(0xa) | S3_Y(0xe)));
  1207. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1208. S5_X(0x0) | S5_Y(0x0) |
  1209. S6_X(0xb) | S6_Y(0x4) |
  1210. S7_X(0x7) | S7_Y(0x8)));
  1211. WREG32(VGT_STRMOUT_EN, 0);
  1212. tmp = rdev->config.r600.max_pipes * 16;
  1213. switch (rdev->family) {
  1214. case CHIP_RV610:
  1215. case CHIP_RV620:
  1216. case CHIP_RS780:
  1217. case CHIP_RS880:
  1218. tmp += 32;
  1219. break;
  1220. case CHIP_RV670:
  1221. tmp += 128;
  1222. break;
  1223. default:
  1224. break;
  1225. }
  1226. if (tmp > 256) {
  1227. tmp = 256;
  1228. }
  1229. WREG32(VGT_ES_PER_GS, 128);
  1230. WREG32(VGT_GS_PER_ES, tmp);
  1231. WREG32(VGT_GS_PER_VS, 2);
  1232. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1233. /* more default values. 2D/3D driver should adjust as needed */
  1234. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1235. WREG32(VGT_STRMOUT_EN, 0);
  1236. WREG32(SX_MISC, 0);
  1237. WREG32(PA_SC_MODE_CNTL, 0);
  1238. WREG32(PA_SC_AA_CONFIG, 0);
  1239. WREG32(PA_SC_LINE_STIPPLE, 0);
  1240. WREG32(SPI_INPUT_Z, 0);
  1241. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1242. WREG32(CB_COLOR7_FRAG, 0);
  1243. /* Clear render buffer base addresses */
  1244. WREG32(CB_COLOR0_BASE, 0);
  1245. WREG32(CB_COLOR1_BASE, 0);
  1246. WREG32(CB_COLOR2_BASE, 0);
  1247. WREG32(CB_COLOR3_BASE, 0);
  1248. WREG32(CB_COLOR4_BASE, 0);
  1249. WREG32(CB_COLOR5_BASE, 0);
  1250. WREG32(CB_COLOR6_BASE, 0);
  1251. WREG32(CB_COLOR7_BASE, 0);
  1252. WREG32(CB_COLOR7_FRAG, 0);
  1253. switch (rdev->family) {
  1254. case CHIP_RV610:
  1255. case CHIP_RV620:
  1256. case CHIP_RS780:
  1257. case CHIP_RS880:
  1258. tmp = TC_L2_SIZE(8);
  1259. break;
  1260. case CHIP_RV630:
  1261. case CHIP_RV635:
  1262. tmp = TC_L2_SIZE(4);
  1263. break;
  1264. case CHIP_R600:
  1265. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1266. break;
  1267. default:
  1268. tmp = TC_L2_SIZE(0);
  1269. break;
  1270. }
  1271. WREG32(TC_CNTL, tmp);
  1272. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1273. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1274. tmp = RREG32(ARB_POP);
  1275. tmp |= ENABLE_TC128;
  1276. WREG32(ARB_POP, tmp);
  1277. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1278. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1279. NUM_CLIP_SEQ(3)));
  1280. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1281. }
  1282. /*
  1283. * Indirect registers accessor
  1284. */
  1285. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1286. {
  1287. u32 r;
  1288. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1289. (void)RREG32(PCIE_PORT_INDEX);
  1290. r = RREG32(PCIE_PORT_DATA);
  1291. return r;
  1292. }
  1293. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1294. {
  1295. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1296. (void)RREG32(PCIE_PORT_INDEX);
  1297. WREG32(PCIE_PORT_DATA, (v));
  1298. (void)RREG32(PCIE_PORT_DATA);
  1299. }
  1300. void r600_hdp_flush(struct radeon_device *rdev)
  1301. {
  1302. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1303. }
  1304. /*
  1305. * CP & Ring
  1306. */
  1307. void r600_cp_stop(struct radeon_device *rdev)
  1308. {
  1309. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1310. }
  1311. int r600_init_microcode(struct radeon_device *rdev)
  1312. {
  1313. struct platform_device *pdev;
  1314. const char *chip_name;
  1315. const char *rlc_chip_name;
  1316. size_t pfp_req_size, me_req_size, rlc_req_size;
  1317. char fw_name[30];
  1318. int err;
  1319. DRM_DEBUG("\n");
  1320. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1321. err = IS_ERR(pdev);
  1322. if (err) {
  1323. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1324. return -EINVAL;
  1325. }
  1326. switch (rdev->family) {
  1327. case CHIP_R600:
  1328. chip_name = "R600";
  1329. rlc_chip_name = "R600";
  1330. break;
  1331. case CHIP_RV610:
  1332. chip_name = "RV610";
  1333. rlc_chip_name = "R600";
  1334. break;
  1335. case CHIP_RV630:
  1336. chip_name = "RV630";
  1337. rlc_chip_name = "R600";
  1338. break;
  1339. case CHIP_RV620:
  1340. chip_name = "RV620";
  1341. rlc_chip_name = "R600";
  1342. break;
  1343. case CHIP_RV635:
  1344. chip_name = "RV635";
  1345. rlc_chip_name = "R600";
  1346. break;
  1347. case CHIP_RV670:
  1348. chip_name = "RV670";
  1349. rlc_chip_name = "R600";
  1350. break;
  1351. case CHIP_RS780:
  1352. case CHIP_RS880:
  1353. chip_name = "RS780";
  1354. rlc_chip_name = "R600";
  1355. break;
  1356. case CHIP_RV770:
  1357. chip_name = "RV770";
  1358. rlc_chip_name = "R700";
  1359. break;
  1360. case CHIP_RV730:
  1361. case CHIP_RV740:
  1362. chip_name = "RV730";
  1363. rlc_chip_name = "R700";
  1364. break;
  1365. case CHIP_RV710:
  1366. chip_name = "RV710";
  1367. rlc_chip_name = "R700";
  1368. break;
  1369. default: BUG();
  1370. }
  1371. if (rdev->family >= CHIP_RV770) {
  1372. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1373. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1374. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1375. } else {
  1376. pfp_req_size = PFP_UCODE_SIZE * 4;
  1377. me_req_size = PM4_UCODE_SIZE * 12;
  1378. rlc_req_size = RLC_UCODE_SIZE * 4;
  1379. }
  1380. DRM_INFO("Loading %s Microcode\n", chip_name);
  1381. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1382. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1383. if (err)
  1384. goto out;
  1385. if (rdev->pfp_fw->size != pfp_req_size) {
  1386. printk(KERN_ERR
  1387. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1388. rdev->pfp_fw->size, fw_name);
  1389. err = -EINVAL;
  1390. goto out;
  1391. }
  1392. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1393. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1394. if (err)
  1395. goto out;
  1396. if (rdev->me_fw->size != me_req_size) {
  1397. printk(KERN_ERR
  1398. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1399. rdev->me_fw->size, fw_name);
  1400. err = -EINVAL;
  1401. }
  1402. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1403. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1404. if (err)
  1405. goto out;
  1406. if (rdev->rlc_fw->size != rlc_req_size) {
  1407. printk(KERN_ERR
  1408. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1409. rdev->rlc_fw->size, fw_name);
  1410. err = -EINVAL;
  1411. }
  1412. out:
  1413. platform_device_unregister(pdev);
  1414. if (err) {
  1415. if (err != -EINVAL)
  1416. printk(KERN_ERR
  1417. "r600_cp: Failed to load firmware \"%s\"\n",
  1418. fw_name);
  1419. release_firmware(rdev->pfp_fw);
  1420. rdev->pfp_fw = NULL;
  1421. release_firmware(rdev->me_fw);
  1422. rdev->me_fw = NULL;
  1423. release_firmware(rdev->rlc_fw);
  1424. rdev->rlc_fw = NULL;
  1425. }
  1426. return err;
  1427. }
  1428. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1429. {
  1430. const __be32 *fw_data;
  1431. int i;
  1432. if (!rdev->me_fw || !rdev->pfp_fw)
  1433. return -EINVAL;
  1434. r600_cp_stop(rdev);
  1435. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1436. /* Reset cp */
  1437. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1438. RREG32(GRBM_SOFT_RESET);
  1439. mdelay(15);
  1440. WREG32(GRBM_SOFT_RESET, 0);
  1441. WREG32(CP_ME_RAM_WADDR, 0);
  1442. fw_data = (const __be32 *)rdev->me_fw->data;
  1443. WREG32(CP_ME_RAM_WADDR, 0);
  1444. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1445. WREG32(CP_ME_RAM_DATA,
  1446. be32_to_cpup(fw_data++));
  1447. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1448. WREG32(CP_PFP_UCODE_ADDR, 0);
  1449. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1450. WREG32(CP_PFP_UCODE_DATA,
  1451. be32_to_cpup(fw_data++));
  1452. WREG32(CP_PFP_UCODE_ADDR, 0);
  1453. WREG32(CP_ME_RAM_WADDR, 0);
  1454. WREG32(CP_ME_RAM_RADDR, 0);
  1455. return 0;
  1456. }
  1457. int r600_cp_start(struct radeon_device *rdev)
  1458. {
  1459. int r;
  1460. uint32_t cp_me;
  1461. r = radeon_ring_lock(rdev, 7);
  1462. if (r) {
  1463. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1464. return r;
  1465. }
  1466. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1467. radeon_ring_write(rdev, 0x1);
  1468. if (rdev->family < CHIP_RV770) {
  1469. radeon_ring_write(rdev, 0x3);
  1470. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1471. } else {
  1472. radeon_ring_write(rdev, 0x0);
  1473. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1474. }
  1475. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1476. radeon_ring_write(rdev, 0);
  1477. radeon_ring_write(rdev, 0);
  1478. radeon_ring_unlock_commit(rdev);
  1479. cp_me = 0xff;
  1480. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1481. return 0;
  1482. }
  1483. int r600_cp_resume(struct radeon_device *rdev)
  1484. {
  1485. u32 tmp;
  1486. u32 rb_bufsz;
  1487. int r;
  1488. /* Reset cp */
  1489. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1490. RREG32(GRBM_SOFT_RESET);
  1491. mdelay(15);
  1492. WREG32(GRBM_SOFT_RESET, 0);
  1493. /* Set ring buffer size */
  1494. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1495. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1496. #ifdef __BIG_ENDIAN
  1497. tmp |= BUF_SWAP_32BIT;
  1498. #endif
  1499. WREG32(CP_RB_CNTL, tmp);
  1500. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1501. /* Set the write pointer delay */
  1502. WREG32(CP_RB_WPTR_DELAY, 0);
  1503. /* Initialize the ring buffer's read and write pointers */
  1504. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1505. WREG32(CP_RB_RPTR_WR, 0);
  1506. WREG32(CP_RB_WPTR, 0);
  1507. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1508. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1509. mdelay(1);
  1510. WREG32(CP_RB_CNTL, tmp);
  1511. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1512. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1513. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1514. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1515. r600_cp_start(rdev);
  1516. rdev->cp.ready = true;
  1517. r = radeon_ring_test(rdev);
  1518. if (r) {
  1519. rdev->cp.ready = false;
  1520. return r;
  1521. }
  1522. return 0;
  1523. }
  1524. void r600_cp_commit(struct radeon_device *rdev)
  1525. {
  1526. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1527. (void)RREG32(CP_RB_WPTR);
  1528. }
  1529. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1530. {
  1531. u32 rb_bufsz;
  1532. /* Align ring size */
  1533. rb_bufsz = drm_order(ring_size / 8);
  1534. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1535. rdev->cp.ring_size = ring_size;
  1536. rdev->cp.align_mask = 16 - 1;
  1537. }
  1538. /*
  1539. * GPU scratch registers helpers function.
  1540. */
  1541. void r600_scratch_init(struct radeon_device *rdev)
  1542. {
  1543. int i;
  1544. rdev->scratch.num_reg = 7;
  1545. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1546. rdev->scratch.free[i] = true;
  1547. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1548. }
  1549. }
  1550. int r600_ring_test(struct radeon_device *rdev)
  1551. {
  1552. uint32_t scratch;
  1553. uint32_t tmp = 0;
  1554. unsigned i;
  1555. int r;
  1556. r = radeon_scratch_get(rdev, &scratch);
  1557. if (r) {
  1558. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1559. return r;
  1560. }
  1561. WREG32(scratch, 0xCAFEDEAD);
  1562. r = radeon_ring_lock(rdev, 3);
  1563. if (r) {
  1564. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1565. radeon_scratch_free(rdev, scratch);
  1566. return r;
  1567. }
  1568. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1569. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1570. radeon_ring_write(rdev, 0xDEADBEEF);
  1571. radeon_ring_unlock_commit(rdev);
  1572. for (i = 0; i < rdev->usec_timeout; i++) {
  1573. tmp = RREG32(scratch);
  1574. if (tmp == 0xDEADBEEF)
  1575. break;
  1576. DRM_UDELAY(1);
  1577. }
  1578. if (i < rdev->usec_timeout) {
  1579. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1580. } else {
  1581. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1582. scratch, tmp);
  1583. r = -EINVAL;
  1584. }
  1585. radeon_scratch_free(rdev, scratch);
  1586. return r;
  1587. }
  1588. void r600_wb_disable(struct radeon_device *rdev)
  1589. {
  1590. int r;
  1591. WREG32(SCRATCH_UMSK, 0);
  1592. if (rdev->wb.wb_obj) {
  1593. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1594. if (unlikely(r != 0))
  1595. return;
  1596. radeon_bo_kunmap(rdev->wb.wb_obj);
  1597. radeon_bo_unpin(rdev->wb.wb_obj);
  1598. radeon_bo_unreserve(rdev->wb.wb_obj);
  1599. }
  1600. }
  1601. void r600_wb_fini(struct radeon_device *rdev)
  1602. {
  1603. r600_wb_disable(rdev);
  1604. if (rdev->wb.wb_obj) {
  1605. radeon_bo_unref(&rdev->wb.wb_obj);
  1606. rdev->wb.wb = NULL;
  1607. rdev->wb.wb_obj = NULL;
  1608. }
  1609. }
  1610. int r600_wb_enable(struct radeon_device *rdev)
  1611. {
  1612. int r;
  1613. if (rdev->wb.wb_obj == NULL) {
  1614. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1615. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1616. if (r) {
  1617. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1618. return r;
  1619. }
  1620. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1621. if (unlikely(r != 0)) {
  1622. r600_wb_fini(rdev);
  1623. return r;
  1624. }
  1625. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1626. &rdev->wb.gpu_addr);
  1627. if (r) {
  1628. radeon_bo_unreserve(rdev->wb.wb_obj);
  1629. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1630. r600_wb_fini(rdev);
  1631. return r;
  1632. }
  1633. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1634. radeon_bo_unreserve(rdev->wb.wb_obj);
  1635. if (r) {
  1636. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1637. r600_wb_fini(rdev);
  1638. return r;
  1639. }
  1640. }
  1641. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1642. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1643. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1644. WREG32(SCRATCH_UMSK, 0xff);
  1645. return 0;
  1646. }
  1647. void r600_fence_ring_emit(struct radeon_device *rdev,
  1648. struct radeon_fence *fence)
  1649. {
  1650. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1651. /* Emit fence sequence & fire IRQ */
  1652. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1653. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1654. radeon_ring_write(rdev, fence->seq);
  1655. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1656. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1657. radeon_ring_write(rdev, RB_INT_STAT);
  1658. }
  1659. int r600_copy_dma(struct radeon_device *rdev,
  1660. uint64_t src_offset,
  1661. uint64_t dst_offset,
  1662. unsigned num_pages,
  1663. struct radeon_fence *fence)
  1664. {
  1665. /* FIXME: implement */
  1666. return 0;
  1667. }
  1668. int r600_copy_blit(struct radeon_device *rdev,
  1669. uint64_t src_offset, uint64_t dst_offset,
  1670. unsigned num_pages, struct radeon_fence *fence)
  1671. {
  1672. r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1673. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1674. r600_blit_done_copy(rdev, fence);
  1675. return 0;
  1676. }
  1677. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1678. uint32_t tiling_flags, uint32_t pitch,
  1679. uint32_t offset, uint32_t obj_size)
  1680. {
  1681. /* FIXME: implement */
  1682. return 0;
  1683. }
  1684. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1685. {
  1686. /* FIXME: implement */
  1687. }
  1688. bool r600_card_posted(struct radeon_device *rdev)
  1689. {
  1690. uint32_t reg;
  1691. /* first check CRTCs */
  1692. reg = RREG32(D1CRTC_CONTROL) |
  1693. RREG32(D2CRTC_CONTROL);
  1694. if (reg & CRTC_EN)
  1695. return true;
  1696. /* then check MEM_SIZE, in case the crtcs are off */
  1697. if (RREG32(CONFIG_MEMSIZE))
  1698. return true;
  1699. return false;
  1700. }
  1701. int r600_startup(struct radeon_device *rdev)
  1702. {
  1703. int r;
  1704. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1705. r = r600_init_microcode(rdev);
  1706. if (r) {
  1707. DRM_ERROR("Failed to load firmware!\n");
  1708. return r;
  1709. }
  1710. }
  1711. r600_mc_program(rdev);
  1712. if (rdev->flags & RADEON_IS_AGP) {
  1713. r600_agp_enable(rdev);
  1714. } else {
  1715. r = r600_pcie_gart_enable(rdev);
  1716. if (r)
  1717. return r;
  1718. }
  1719. r600_gpu_init(rdev);
  1720. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1721. if (unlikely(r != 0))
  1722. return r;
  1723. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1724. &rdev->r600_blit.shader_gpu_addr);
  1725. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1726. if (r) {
  1727. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1728. return r;
  1729. }
  1730. /* Enable IRQ */
  1731. r = r600_irq_init(rdev);
  1732. if (r) {
  1733. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1734. radeon_irq_kms_fini(rdev);
  1735. return r;
  1736. }
  1737. r600_irq_set(rdev);
  1738. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1739. if (r)
  1740. return r;
  1741. r = r600_cp_load_microcode(rdev);
  1742. if (r)
  1743. return r;
  1744. r = r600_cp_resume(rdev);
  1745. if (r)
  1746. return r;
  1747. /* write back buffer are not vital so don't worry about failure */
  1748. r600_wb_enable(rdev);
  1749. return 0;
  1750. }
  1751. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1752. {
  1753. uint32_t temp;
  1754. temp = RREG32(CONFIG_CNTL);
  1755. if (state == false) {
  1756. temp &= ~(1<<0);
  1757. temp |= (1<<1);
  1758. } else {
  1759. temp &= ~(1<<1);
  1760. }
  1761. WREG32(CONFIG_CNTL, temp);
  1762. }
  1763. int r600_resume(struct radeon_device *rdev)
  1764. {
  1765. int r;
  1766. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1767. * posting will perform necessary task to bring back GPU into good
  1768. * shape.
  1769. */
  1770. /* post card */
  1771. atom_asic_init(rdev->mode_info.atom_context);
  1772. /* Initialize clocks */
  1773. r = radeon_clocks_init(rdev);
  1774. if (r) {
  1775. return r;
  1776. }
  1777. r = r600_startup(rdev);
  1778. if (r) {
  1779. DRM_ERROR("r600 startup failed on resume\n");
  1780. return r;
  1781. }
  1782. r = r600_ib_test(rdev);
  1783. if (r) {
  1784. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1785. return r;
  1786. }
  1787. return r;
  1788. }
  1789. int r600_suspend(struct radeon_device *rdev)
  1790. {
  1791. int r;
  1792. /* FIXME: we should wait for ring to be empty */
  1793. r600_cp_stop(rdev);
  1794. rdev->cp.ready = false;
  1795. r600_wb_disable(rdev);
  1796. r600_pcie_gart_disable(rdev);
  1797. /* unpin shaders bo */
  1798. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1799. if (unlikely(r != 0))
  1800. return r;
  1801. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1802. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1803. return 0;
  1804. }
  1805. /* Plan is to move initialization in that function and use
  1806. * helper function so that radeon_device_init pretty much
  1807. * do nothing more than calling asic specific function. This
  1808. * should also allow to remove a bunch of callback function
  1809. * like vram_info.
  1810. */
  1811. int r600_init(struct radeon_device *rdev)
  1812. {
  1813. int r;
  1814. r = radeon_dummy_page_init(rdev);
  1815. if (r)
  1816. return r;
  1817. if (r600_debugfs_mc_info_init(rdev)) {
  1818. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1819. }
  1820. /* This don't do much */
  1821. r = radeon_gem_init(rdev);
  1822. if (r)
  1823. return r;
  1824. /* Read BIOS */
  1825. if (!radeon_get_bios(rdev)) {
  1826. if (ASIC_IS_AVIVO(rdev))
  1827. return -EINVAL;
  1828. }
  1829. /* Must be an ATOMBIOS */
  1830. if (!rdev->is_atom_bios) {
  1831. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1832. return -EINVAL;
  1833. }
  1834. r = radeon_atombios_init(rdev);
  1835. if (r)
  1836. return r;
  1837. /* Post card if necessary */
  1838. if (!r600_card_posted(rdev)) {
  1839. if (!rdev->bios) {
  1840. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1841. return -EINVAL;
  1842. }
  1843. DRM_INFO("GPU not posted. posting now...\n");
  1844. atom_asic_init(rdev->mode_info.atom_context);
  1845. }
  1846. /* Initialize scratch registers */
  1847. r600_scratch_init(rdev);
  1848. /* Initialize surface registers */
  1849. radeon_surface_init(rdev);
  1850. /* Initialize clocks */
  1851. radeon_get_clock_info(rdev->ddev);
  1852. r = radeon_clocks_init(rdev);
  1853. if (r)
  1854. return r;
  1855. /* Initialize power management */
  1856. radeon_pm_init(rdev);
  1857. /* Fence driver */
  1858. r = radeon_fence_driver_init(rdev);
  1859. if (r)
  1860. return r;
  1861. r = r600_mc_init(rdev);
  1862. if (r)
  1863. return r;
  1864. /* Memory manager */
  1865. r = radeon_bo_init(rdev);
  1866. if (r)
  1867. return r;
  1868. r = radeon_irq_kms_init(rdev);
  1869. if (r)
  1870. return r;
  1871. rdev->cp.ring_obj = NULL;
  1872. r600_ring_init(rdev, 1024 * 1024);
  1873. rdev->ih.ring_obj = NULL;
  1874. r600_ih_ring_init(rdev, 64 * 1024);
  1875. r = r600_pcie_gart_init(rdev);
  1876. if (r)
  1877. return r;
  1878. r = r600_blit_init(rdev);
  1879. if (r) {
  1880. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1881. return r;
  1882. }
  1883. rdev->accel_working = true;
  1884. r = r600_startup(rdev);
  1885. if (r) {
  1886. r600_suspend(rdev);
  1887. r600_wb_fini(rdev);
  1888. radeon_ring_fini(rdev);
  1889. r600_pcie_gart_fini(rdev);
  1890. rdev->accel_working = false;
  1891. }
  1892. if (rdev->accel_working) {
  1893. r = radeon_ib_pool_init(rdev);
  1894. if (r) {
  1895. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1896. rdev->accel_working = false;
  1897. }
  1898. r = r600_ib_test(rdev);
  1899. if (r) {
  1900. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1901. rdev->accel_working = false;
  1902. }
  1903. }
  1904. return 0;
  1905. }
  1906. void r600_fini(struct radeon_device *rdev)
  1907. {
  1908. /* Suspend operations */
  1909. r600_suspend(rdev);
  1910. r600_blit_fini(rdev);
  1911. r600_irq_fini(rdev);
  1912. radeon_irq_kms_fini(rdev);
  1913. radeon_ring_fini(rdev);
  1914. r600_wb_fini(rdev);
  1915. r600_pcie_gart_fini(rdev);
  1916. radeon_gem_fini(rdev);
  1917. radeon_fence_driver_fini(rdev);
  1918. radeon_clocks_fini(rdev);
  1919. if (rdev->flags & RADEON_IS_AGP)
  1920. radeon_agp_fini(rdev);
  1921. radeon_bo_fini(rdev);
  1922. radeon_atombios_fini(rdev);
  1923. kfree(rdev->bios);
  1924. rdev->bios = NULL;
  1925. radeon_dummy_page_fini(rdev);
  1926. }
  1927. /*
  1928. * CS stuff
  1929. */
  1930. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1931. {
  1932. /* FIXME: implement */
  1933. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1934. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1935. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1936. radeon_ring_write(rdev, ib->length_dw);
  1937. }
  1938. int r600_ib_test(struct radeon_device *rdev)
  1939. {
  1940. struct radeon_ib *ib;
  1941. uint32_t scratch;
  1942. uint32_t tmp = 0;
  1943. unsigned i;
  1944. int r;
  1945. r = radeon_scratch_get(rdev, &scratch);
  1946. if (r) {
  1947. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1948. return r;
  1949. }
  1950. WREG32(scratch, 0xCAFEDEAD);
  1951. r = radeon_ib_get(rdev, &ib);
  1952. if (r) {
  1953. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1954. return r;
  1955. }
  1956. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1957. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1958. ib->ptr[2] = 0xDEADBEEF;
  1959. ib->ptr[3] = PACKET2(0);
  1960. ib->ptr[4] = PACKET2(0);
  1961. ib->ptr[5] = PACKET2(0);
  1962. ib->ptr[6] = PACKET2(0);
  1963. ib->ptr[7] = PACKET2(0);
  1964. ib->ptr[8] = PACKET2(0);
  1965. ib->ptr[9] = PACKET2(0);
  1966. ib->ptr[10] = PACKET2(0);
  1967. ib->ptr[11] = PACKET2(0);
  1968. ib->ptr[12] = PACKET2(0);
  1969. ib->ptr[13] = PACKET2(0);
  1970. ib->ptr[14] = PACKET2(0);
  1971. ib->ptr[15] = PACKET2(0);
  1972. ib->length_dw = 16;
  1973. r = radeon_ib_schedule(rdev, ib);
  1974. if (r) {
  1975. radeon_scratch_free(rdev, scratch);
  1976. radeon_ib_free(rdev, &ib);
  1977. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1978. return r;
  1979. }
  1980. r = radeon_fence_wait(ib->fence, false);
  1981. if (r) {
  1982. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1983. return r;
  1984. }
  1985. for (i = 0; i < rdev->usec_timeout; i++) {
  1986. tmp = RREG32(scratch);
  1987. if (tmp == 0xDEADBEEF)
  1988. break;
  1989. DRM_UDELAY(1);
  1990. }
  1991. if (i < rdev->usec_timeout) {
  1992. DRM_INFO("ib test succeeded in %u usecs\n", i);
  1993. } else {
  1994. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  1995. scratch, tmp);
  1996. r = -EINVAL;
  1997. }
  1998. radeon_scratch_free(rdev, scratch);
  1999. radeon_ib_free(rdev, &ib);
  2000. return r;
  2001. }
  2002. /*
  2003. * Interrupts
  2004. *
  2005. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2006. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2007. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2008. * and host consumes. As the host irq handler processes interrupts, it
  2009. * increments the rptr. When the rptr catches up with the wptr, all the
  2010. * current interrupts have been processed.
  2011. */
  2012. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2013. {
  2014. u32 rb_bufsz;
  2015. /* Align ring size */
  2016. rb_bufsz = drm_order(ring_size / 4);
  2017. ring_size = (1 << rb_bufsz) * 4;
  2018. rdev->ih.ring_size = ring_size;
  2019. rdev->ih.align_mask = 4 - 1;
  2020. }
  2021. static int r600_ih_ring_alloc(struct radeon_device *rdev, unsigned ring_size)
  2022. {
  2023. int r;
  2024. rdev->ih.ring_size = ring_size;
  2025. /* Allocate ring buffer */
  2026. if (rdev->ih.ring_obj == NULL) {
  2027. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2028. true,
  2029. RADEON_GEM_DOMAIN_GTT,
  2030. &rdev->ih.ring_obj);
  2031. if (r) {
  2032. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2033. return r;
  2034. }
  2035. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2036. if (unlikely(r != 0))
  2037. return r;
  2038. r = radeon_bo_pin(rdev->ih.ring_obj,
  2039. RADEON_GEM_DOMAIN_GTT,
  2040. &rdev->ih.gpu_addr);
  2041. if (r) {
  2042. radeon_bo_unreserve(rdev->ih.ring_obj);
  2043. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2044. return r;
  2045. }
  2046. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2047. (void **)&rdev->ih.ring);
  2048. radeon_bo_unreserve(rdev->ih.ring_obj);
  2049. if (r) {
  2050. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2051. return r;
  2052. }
  2053. }
  2054. rdev->ih.ptr_mask = (rdev->cp.ring_size / 4) - 1;
  2055. rdev->ih.rptr = 0;
  2056. return 0;
  2057. }
  2058. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2059. {
  2060. int r;
  2061. if (rdev->ih.ring_obj) {
  2062. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2063. if (likely(r == 0)) {
  2064. radeon_bo_kunmap(rdev->ih.ring_obj);
  2065. radeon_bo_unpin(rdev->ih.ring_obj);
  2066. radeon_bo_unreserve(rdev->ih.ring_obj);
  2067. }
  2068. radeon_bo_unref(&rdev->ih.ring_obj);
  2069. rdev->ih.ring = NULL;
  2070. rdev->ih.ring_obj = NULL;
  2071. }
  2072. }
  2073. static void r600_rlc_stop(struct radeon_device *rdev)
  2074. {
  2075. if (rdev->family >= CHIP_RV770) {
  2076. /* r7xx asics need to soft reset RLC before halting */
  2077. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2078. RREG32(SRBM_SOFT_RESET);
  2079. udelay(15000);
  2080. WREG32(SRBM_SOFT_RESET, 0);
  2081. RREG32(SRBM_SOFT_RESET);
  2082. }
  2083. WREG32(RLC_CNTL, 0);
  2084. }
  2085. static void r600_rlc_start(struct radeon_device *rdev)
  2086. {
  2087. WREG32(RLC_CNTL, RLC_ENABLE);
  2088. }
  2089. static int r600_rlc_init(struct radeon_device *rdev)
  2090. {
  2091. u32 i;
  2092. const __be32 *fw_data;
  2093. if (!rdev->rlc_fw)
  2094. return -EINVAL;
  2095. r600_rlc_stop(rdev);
  2096. WREG32(RLC_HB_BASE, 0);
  2097. WREG32(RLC_HB_CNTL, 0);
  2098. WREG32(RLC_HB_RPTR, 0);
  2099. WREG32(RLC_HB_WPTR, 0);
  2100. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2101. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2102. WREG32(RLC_MC_CNTL, 0);
  2103. WREG32(RLC_UCODE_CNTL, 0);
  2104. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2105. if (rdev->family >= CHIP_RV770) {
  2106. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2107. WREG32(RLC_UCODE_ADDR, i);
  2108. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2109. }
  2110. } else {
  2111. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2112. WREG32(RLC_UCODE_ADDR, i);
  2113. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2114. }
  2115. }
  2116. WREG32(RLC_UCODE_ADDR, 0);
  2117. r600_rlc_start(rdev);
  2118. return 0;
  2119. }
  2120. static void r600_enable_interrupts(struct radeon_device *rdev)
  2121. {
  2122. u32 ih_cntl = RREG32(IH_CNTL);
  2123. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2124. ih_cntl |= ENABLE_INTR;
  2125. ih_rb_cntl |= IH_RB_ENABLE;
  2126. WREG32(IH_CNTL, ih_cntl);
  2127. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2128. rdev->ih.enabled = true;
  2129. }
  2130. static void r600_disable_interrupts(struct radeon_device *rdev)
  2131. {
  2132. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2133. u32 ih_cntl = RREG32(IH_CNTL);
  2134. ih_rb_cntl &= ~IH_RB_ENABLE;
  2135. ih_cntl &= ~ENABLE_INTR;
  2136. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2137. WREG32(IH_CNTL, ih_cntl);
  2138. /* set rptr, wptr to 0 */
  2139. WREG32(IH_RB_RPTR, 0);
  2140. WREG32(IH_RB_WPTR, 0);
  2141. rdev->ih.enabled = false;
  2142. rdev->ih.wptr = 0;
  2143. rdev->ih.rptr = 0;
  2144. }
  2145. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2146. {
  2147. u32 tmp;
  2148. WREG32(CP_INT_CNTL, 0);
  2149. WREG32(GRBM_INT_CNTL, 0);
  2150. WREG32(DxMODE_INT_MASK, 0);
  2151. if (ASIC_IS_DCE3(rdev)) {
  2152. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2153. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2154. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2155. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2156. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2157. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2158. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2159. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2160. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2161. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2162. if (ASIC_IS_DCE32(rdev)) {
  2163. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2164. WREG32(DC_HPD5_INT_CONTROL, 0);
  2165. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2166. WREG32(DC_HPD6_INT_CONTROL, 0);
  2167. }
  2168. } else {
  2169. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2170. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2171. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2172. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, 0);
  2173. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2174. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, 0);
  2175. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2176. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, 0);
  2177. }
  2178. }
  2179. int r600_irq_init(struct radeon_device *rdev)
  2180. {
  2181. int ret = 0;
  2182. int rb_bufsz;
  2183. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2184. /* allocate ring */
  2185. ret = r600_ih_ring_alloc(rdev, rdev->ih.ring_size);
  2186. if (ret)
  2187. return ret;
  2188. /* disable irqs */
  2189. r600_disable_interrupts(rdev);
  2190. /* init rlc */
  2191. ret = r600_rlc_init(rdev);
  2192. if (ret) {
  2193. r600_ih_ring_fini(rdev);
  2194. return ret;
  2195. }
  2196. /* setup interrupt control */
  2197. /* set dummy read address to ring address */
  2198. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2199. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2200. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2201. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2202. */
  2203. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2204. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2205. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2206. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2207. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2208. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2209. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2210. IH_WPTR_OVERFLOW_CLEAR |
  2211. (rb_bufsz << 1));
  2212. /* WPTR writeback, not yet */
  2213. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2214. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2215. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2216. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2217. /* set rptr, wptr to 0 */
  2218. WREG32(IH_RB_RPTR, 0);
  2219. WREG32(IH_RB_WPTR, 0);
  2220. /* Default settings for IH_CNTL (disabled at first) */
  2221. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2222. /* RPTR_REARM only works if msi's are enabled */
  2223. if (rdev->msi_enabled)
  2224. ih_cntl |= RPTR_REARM;
  2225. #ifdef __BIG_ENDIAN
  2226. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2227. #endif
  2228. WREG32(IH_CNTL, ih_cntl);
  2229. /* force the active interrupt state to all disabled */
  2230. r600_disable_interrupt_state(rdev);
  2231. /* enable irqs */
  2232. r600_enable_interrupts(rdev);
  2233. return ret;
  2234. }
  2235. void r600_irq_fini(struct radeon_device *rdev)
  2236. {
  2237. r600_disable_interrupts(rdev);
  2238. r600_rlc_stop(rdev);
  2239. r600_ih_ring_fini(rdev);
  2240. }
  2241. int r600_irq_set(struct radeon_device *rdev)
  2242. {
  2243. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2244. u32 mode_int = 0;
  2245. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2246. /* don't enable anything if the ih is disabled */
  2247. if (!rdev->ih.enabled)
  2248. return 0;
  2249. if (ASIC_IS_DCE3(rdev)) {
  2250. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2251. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2252. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2253. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2254. if (ASIC_IS_DCE32(rdev)) {
  2255. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2256. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2257. }
  2258. } else {
  2259. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2260. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2261. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2262. }
  2263. if (rdev->irq.sw_int) {
  2264. DRM_DEBUG("r600_irq_set: sw int\n");
  2265. cp_int_cntl |= RB_INT_ENABLE;
  2266. }
  2267. if (rdev->irq.crtc_vblank_int[0]) {
  2268. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2269. mode_int |= D1MODE_VBLANK_INT_MASK;
  2270. }
  2271. if (rdev->irq.crtc_vblank_int[1]) {
  2272. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2273. mode_int |= D2MODE_VBLANK_INT_MASK;
  2274. }
  2275. if (rdev->irq.hpd[0]) {
  2276. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2277. hpd1 |= DC_HPDx_INT_EN;
  2278. }
  2279. if (rdev->irq.hpd[1]) {
  2280. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2281. hpd2 |= DC_HPDx_INT_EN;
  2282. }
  2283. if (rdev->irq.hpd[2]) {
  2284. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2285. hpd3 |= DC_HPDx_INT_EN;
  2286. }
  2287. if (rdev->irq.hpd[3]) {
  2288. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2289. hpd4 |= DC_HPDx_INT_EN;
  2290. }
  2291. if (rdev->irq.hpd[4]) {
  2292. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2293. hpd5 |= DC_HPDx_INT_EN;
  2294. }
  2295. if (rdev->irq.hpd[5]) {
  2296. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2297. hpd6 |= DC_HPDx_INT_EN;
  2298. }
  2299. WREG32(CP_INT_CNTL, cp_int_cntl);
  2300. WREG32(DxMODE_INT_MASK, mode_int);
  2301. if (ASIC_IS_DCE3(rdev)) {
  2302. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2303. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2304. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2305. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2306. if (ASIC_IS_DCE32(rdev)) {
  2307. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2308. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2309. }
  2310. } else {
  2311. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2312. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2313. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2314. }
  2315. return 0;
  2316. }
  2317. static inline void r600_irq_ack(struct radeon_device *rdev,
  2318. u32 *disp_int,
  2319. u32 *disp_int_cont,
  2320. u32 *disp_int_cont2)
  2321. {
  2322. u32 tmp;
  2323. if (ASIC_IS_DCE3(rdev)) {
  2324. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2325. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2326. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2327. } else {
  2328. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2329. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2330. *disp_int_cont2 = 0;
  2331. }
  2332. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2333. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2334. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2335. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2336. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2337. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2338. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2339. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2340. if (*disp_int & DC_HPD1_INTERRUPT) {
  2341. if (ASIC_IS_DCE3(rdev)) {
  2342. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2343. tmp |= DC_HPDx_INT_ACK;
  2344. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2345. } else {
  2346. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2347. tmp |= DC_HPDx_INT_ACK;
  2348. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2349. }
  2350. }
  2351. if (*disp_int & DC_HPD2_INTERRUPT) {
  2352. if (ASIC_IS_DCE3(rdev)) {
  2353. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2354. tmp |= DC_HPDx_INT_ACK;
  2355. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2356. } else {
  2357. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2358. tmp |= DC_HPDx_INT_ACK;
  2359. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2360. }
  2361. }
  2362. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2363. if (ASIC_IS_DCE3(rdev)) {
  2364. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2365. tmp |= DC_HPDx_INT_ACK;
  2366. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2367. } else {
  2368. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2369. tmp |= DC_HPDx_INT_ACK;
  2370. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2371. }
  2372. }
  2373. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2374. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2375. tmp |= DC_HPDx_INT_ACK;
  2376. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2377. }
  2378. if (ASIC_IS_DCE32(rdev)) {
  2379. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2380. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2381. tmp |= DC_HPDx_INT_ACK;
  2382. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2383. }
  2384. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2385. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2386. tmp |= DC_HPDx_INT_ACK;
  2387. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2388. }
  2389. }
  2390. }
  2391. void r600_irq_disable(struct radeon_device *rdev)
  2392. {
  2393. u32 disp_int, disp_int_cont, disp_int_cont2;
  2394. r600_disable_interrupts(rdev);
  2395. /* Wait and acknowledge irq */
  2396. mdelay(1);
  2397. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2398. r600_disable_interrupt_state(rdev);
  2399. }
  2400. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2401. {
  2402. u32 wptr, tmp;
  2403. /* XXX use writeback */
  2404. wptr = RREG32(IH_RB_WPTR);
  2405. if (wptr & RB_OVERFLOW) {
  2406. WARN_ON(1);
  2407. /* XXX deal with overflow */
  2408. DRM_ERROR("IH RB overflow\n");
  2409. tmp = RREG32(IH_RB_CNTL);
  2410. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2411. WREG32(IH_RB_CNTL, tmp);
  2412. }
  2413. wptr = wptr & WPTR_OFFSET_MASK;
  2414. return wptr;
  2415. }
  2416. /* r600 IV Ring
  2417. * Each IV ring entry is 128 bits:
  2418. * [7:0] - interrupt source id
  2419. * [31:8] - reserved
  2420. * [59:32] - interrupt source data
  2421. * [127:60] - reserved
  2422. *
  2423. * The basic interrupt vector entries
  2424. * are decoded as follows:
  2425. * src_id src_data description
  2426. * 1 0 D1 Vblank
  2427. * 1 1 D1 Vline
  2428. * 5 0 D2 Vblank
  2429. * 5 1 D2 Vline
  2430. * 19 0 FP Hot plug detection A
  2431. * 19 1 FP Hot plug detection B
  2432. * 19 2 DAC A auto-detection
  2433. * 19 3 DAC B auto-detection
  2434. * 176 - CP_INT RB
  2435. * 177 - CP_INT IB1
  2436. * 178 - CP_INT IB2
  2437. * 181 - EOP Interrupt
  2438. * 233 - GUI Idle
  2439. *
  2440. * Note, these are based on r600 and may need to be
  2441. * adjusted or added to on newer asics
  2442. */
  2443. int r600_irq_process(struct radeon_device *rdev)
  2444. {
  2445. u32 wptr = r600_get_ih_wptr(rdev);
  2446. u32 rptr = rdev->ih.rptr;
  2447. u32 src_id, src_data;
  2448. u32 last_entry = rdev->ih.ring_size - 16;
  2449. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2450. unsigned long flags;
  2451. bool queue_hotplug = false;
  2452. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2453. spin_lock_irqsave(&rdev->ih.lock, flags);
  2454. if (rptr == wptr) {
  2455. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2456. return IRQ_NONE;
  2457. }
  2458. if (rdev->shutdown) {
  2459. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2460. return IRQ_NONE;
  2461. }
  2462. restart_ih:
  2463. /* display interrupts */
  2464. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2465. rdev->ih.wptr = wptr;
  2466. while (rptr != wptr) {
  2467. /* wptr/rptr are in bytes! */
  2468. ring_index = rptr / 4;
  2469. src_id = rdev->ih.ring[ring_index] & 0xff;
  2470. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2471. switch (src_id) {
  2472. case 1: /* D1 vblank/vline */
  2473. switch (src_data) {
  2474. case 0: /* D1 vblank */
  2475. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2476. drm_handle_vblank(rdev->ddev, 0);
  2477. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2478. DRM_DEBUG("IH: D1 vblank\n");
  2479. }
  2480. break;
  2481. case 1: /* D1 vline */
  2482. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2483. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2484. DRM_DEBUG("IH: D1 vline\n");
  2485. }
  2486. break;
  2487. default:
  2488. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2489. break;
  2490. }
  2491. break;
  2492. case 5: /* D2 vblank/vline */
  2493. switch (src_data) {
  2494. case 0: /* D2 vblank */
  2495. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2496. drm_handle_vblank(rdev->ddev, 1);
  2497. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2498. DRM_DEBUG("IH: D2 vblank\n");
  2499. }
  2500. break;
  2501. case 1: /* D1 vline */
  2502. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2503. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2504. DRM_DEBUG("IH: D2 vline\n");
  2505. }
  2506. break;
  2507. default:
  2508. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2509. break;
  2510. }
  2511. break;
  2512. case 19: /* HPD/DAC hotplug */
  2513. switch (src_data) {
  2514. case 0:
  2515. if (disp_int & DC_HPD1_INTERRUPT) {
  2516. disp_int &= ~DC_HPD1_INTERRUPT;
  2517. queue_hotplug = true;
  2518. DRM_DEBUG("IH: HPD1\n");
  2519. }
  2520. break;
  2521. case 1:
  2522. if (disp_int & DC_HPD2_INTERRUPT) {
  2523. disp_int &= ~DC_HPD2_INTERRUPT;
  2524. queue_hotplug = true;
  2525. DRM_DEBUG("IH: HPD2\n");
  2526. }
  2527. break;
  2528. case 4:
  2529. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2530. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2531. queue_hotplug = true;
  2532. DRM_DEBUG("IH: HPD3\n");
  2533. }
  2534. break;
  2535. case 5:
  2536. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2537. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2538. queue_hotplug = true;
  2539. DRM_DEBUG("IH: HPD4\n");
  2540. }
  2541. break;
  2542. case 10:
  2543. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2544. disp_int_cont &= ~DC_HPD5_INTERRUPT;
  2545. queue_hotplug = true;
  2546. DRM_DEBUG("IH: HPD5\n");
  2547. }
  2548. break;
  2549. case 12:
  2550. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2551. disp_int_cont &= ~DC_HPD6_INTERRUPT;
  2552. queue_hotplug = true;
  2553. DRM_DEBUG("IH: HPD6\n");
  2554. }
  2555. break;
  2556. default:
  2557. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2558. break;
  2559. }
  2560. break;
  2561. case 176: /* CP_INT in ring buffer */
  2562. case 177: /* CP_INT in IB1 */
  2563. case 178: /* CP_INT in IB2 */
  2564. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2565. radeon_fence_process(rdev);
  2566. break;
  2567. case 181: /* CP EOP event */
  2568. DRM_DEBUG("IH: CP EOP\n");
  2569. break;
  2570. default:
  2571. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2572. break;
  2573. }
  2574. /* wptr/rptr are in bytes! */
  2575. if (rptr == last_entry)
  2576. rptr = 0;
  2577. else
  2578. rptr += 16;
  2579. }
  2580. /* make sure wptr hasn't changed while processing */
  2581. wptr = r600_get_ih_wptr(rdev);
  2582. if (wptr != rdev->ih.wptr)
  2583. goto restart_ih;
  2584. if (queue_hotplug)
  2585. queue_work(rdev->wq, &rdev->hotplug_work);
  2586. rdev->ih.rptr = rptr;
  2587. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2588. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2589. return IRQ_HANDLED;
  2590. }
  2591. /*
  2592. * Debugfs info
  2593. */
  2594. #if defined(CONFIG_DEBUG_FS)
  2595. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2596. {
  2597. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2598. struct drm_device *dev = node->minor->dev;
  2599. struct radeon_device *rdev = dev->dev_private;
  2600. unsigned count, i, j;
  2601. radeon_ring_free_size(rdev);
  2602. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2603. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2604. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2605. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2606. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2607. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2608. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2609. seq_printf(m, "%u dwords in ring\n", count);
  2610. i = rdev->cp.rptr;
  2611. for (j = 0; j <= count; j++) {
  2612. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2613. i = (i + 1) & rdev->cp.ptr_mask;
  2614. }
  2615. return 0;
  2616. }
  2617. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2618. {
  2619. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2620. struct drm_device *dev = node->minor->dev;
  2621. struct radeon_device *rdev = dev->dev_private;
  2622. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2623. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2624. return 0;
  2625. }
  2626. static struct drm_info_list r600_mc_info_list[] = {
  2627. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2628. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2629. };
  2630. #endif
  2631. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2632. {
  2633. #if defined(CONFIG_DEBUG_FS)
  2634. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2635. #else
  2636. return 0;
  2637. #endif
  2638. }