r420.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "r420d.h"
  34. int r420_mc_init(struct radeon_device *rdev)
  35. {
  36. int r;
  37. /* Setup GPU memory space */
  38. rdev->mc.vram_location = 0xFFFFFFFFUL;
  39. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  40. if (rdev->flags & RADEON_IS_AGP) {
  41. r = radeon_agp_init(rdev);
  42. if (r) {
  43. printk(KERN_WARNING "[drm] Disabling AGP\n");
  44. rdev->flags &= ~RADEON_IS_AGP;
  45. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  46. } else {
  47. rdev->mc.gtt_location = rdev->mc.agp_base;
  48. }
  49. }
  50. r = radeon_mc_setup(rdev);
  51. if (r) {
  52. return r;
  53. }
  54. return 0;
  55. }
  56. void r420_pipes_init(struct radeon_device *rdev)
  57. {
  58. unsigned tmp;
  59. unsigned gb_pipe_select;
  60. unsigned num_pipes;
  61. /* GA_ENHANCE workaround TCL deadlock issue */
  62. WREG32(0x4274, (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3));
  63. /* add idle wait as per freedesktop.org bug 24041 */
  64. if (r100_gui_wait_for_idle(rdev)) {
  65. printk(KERN_WARNING "Failed to wait GUI idle while "
  66. "programming pipes. Bad things might happen.\n");
  67. }
  68. /* get max number of pipes */
  69. gb_pipe_select = RREG32(0x402C);
  70. num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
  71. rdev->num_gb_pipes = num_pipes;
  72. tmp = 0;
  73. switch (num_pipes) {
  74. default:
  75. /* force to 1 pipe */
  76. num_pipes = 1;
  77. case 1:
  78. tmp = (0 << 1);
  79. break;
  80. case 2:
  81. tmp = (3 << 1);
  82. break;
  83. case 3:
  84. tmp = (6 << 1);
  85. break;
  86. case 4:
  87. tmp = (7 << 1);
  88. break;
  89. }
  90. WREG32(0x42C8, (1 << num_pipes) - 1);
  91. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  92. tmp |= (1 << 4) | (1 << 0);
  93. WREG32(0x4018, tmp);
  94. if (r100_gui_wait_for_idle(rdev)) {
  95. printk(KERN_WARNING "Failed to wait GUI idle while "
  96. "programming pipes. Bad things might happen.\n");
  97. }
  98. tmp = RREG32(0x170C);
  99. WREG32(0x170C, tmp | (1 << 31));
  100. WREG32(R300_RB2D_DSTCACHE_MODE,
  101. RREG32(R300_RB2D_DSTCACHE_MODE) |
  102. R300_DC_AUTOFLUSH_ENABLE |
  103. R300_DC_DC_DISABLE_IGNORE_PE);
  104. if (r100_gui_wait_for_idle(rdev)) {
  105. printk(KERN_WARNING "Failed to wait GUI idle while "
  106. "programming pipes. Bad things might happen.\n");
  107. }
  108. if (rdev->family == CHIP_RV530) {
  109. tmp = RREG32(RV530_GB_PIPE_SELECT2);
  110. if ((tmp & 3) == 3)
  111. rdev->num_z_pipes = 2;
  112. else
  113. rdev->num_z_pipes = 1;
  114. } else
  115. rdev->num_z_pipes = 1;
  116. DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
  117. rdev->num_gb_pipes, rdev->num_z_pipes);
  118. }
  119. u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
  120. {
  121. u32 r;
  122. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
  123. r = RREG32(R_0001FC_MC_IND_DATA);
  124. return r;
  125. }
  126. void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  127. {
  128. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
  129. S_0001F8_MC_IND_WR_EN(1));
  130. WREG32(R_0001FC_MC_IND_DATA, v);
  131. }
  132. static void r420_debugfs(struct radeon_device *rdev)
  133. {
  134. if (r100_debugfs_rbbm_init(rdev)) {
  135. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  136. }
  137. if (r420_debugfs_pipes_info_init(rdev)) {
  138. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  139. }
  140. }
  141. static void r420_clock_resume(struct radeon_device *rdev)
  142. {
  143. u32 sclk_cntl;
  144. if (radeon_dynclks != -1 && radeon_dynclks)
  145. radeon_atom_set_clock_gating(rdev, 1);
  146. sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
  147. sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  148. if (rdev->family == CHIP_R420)
  149. sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
  150. WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
  151. }
  152. static int r420_startup(struct radeon_device *rdev)
  153. {
  154. int r;
  155. /* set common regs */
  156. r100_set_common_regs(rdev);
  157. /* program mc */
  158. r300_mc_program(rdev);
  159. /* Resume clock */
  160. r420_clock_resume(rdev);
  161. /* Initialize GART (initialize after TTM so we can allocate
  162. * memory through TTM but finalize after TTM) */
  163. if (rdev->flags & RADEON_IS_PCIE) {
  164. r = rv370_pcie_gart_enable(rdev);
  165. if (r)
  166. return r;
  167. }
  168. if (rdev->flags & RADEON_IS_PCI) {
  169. r = r100_pci_gart_enable(rdev);
  170. if (r)
  171. return r;
  172. }
  173. r420_pipes_init(rdev);
  174. /* Enable IRQ */
  175. r100_irq_set(rdev);
  176. /* 1M ring buffer */
  177. r = r100_cp_init(rdev, 1024 * 1024);
  178. if (r) {
  179. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  180. return r;
  181. }
  182. r = r100_wb_init(rdev);
  183. if (r) {
  184. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  185. }
  186. r = r100_ib_init(rdev);
  187. if (r) {
  188. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  189. return r;
  190. }
  191. return 0;
  192. }
  193. int r420_resume(struct radeon_device *rdev)
  194. {
  195. /* Make sur GART are not working */
  196. if (rdev->flags & RADEON_IS_PCIE)
  197. rv370_pcie_gart_disable(rdev);
  198. if (rdev->flags & RADEON_IS_PCI)
  199. r100_pci_gart_disable(rdev);
  200. /* Resume clock before doing reset */
  201. r420_clock_resume(rdev);
  202. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  203. if (radeon_gpu_reset(rdev)) {
  204. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  205. RREG32(R_000E40_RBBM_STATUS),
  206. RREG32(R_0007C0_CP_STAT));
  207. }
  208. /* check if cards are posted or not */
  209. if (rdev->is_atom_bios) {
  210. atom_asic_init(rdev->mode_info.atom_context);
  211. } else {
  212. radeon_combios_asic_init(rdev->ddev);
  213. }
  214. /* Resume clock after posting */
  215. r420_clock_resume(rdev);
  216. /* Initialize surface registers */
  217. radeon_surface_init(rdev);
  218. return r420_startup(rdev);
  219. }
  220. int r420_suspend(struct radeon_device *rdev)
  221. {
  222. r100_cp_disable(rdev);
  223. r100_wb_disable(rdev);
  224. r100_irq_disable(rdev);
  225. if (rdev->flags & RADEON_IS_PCIE)
  226. rv370_pcie_gart_disable(rdev);
  227. if (rdev->flags & RADEON_IS_PCI)
  228. r100_pci_gart_disable(rdev);
  229. return 0;
  230. }
  231. void r420_fini(struct radeon_device *rdev)
  232. {
  233. r100_cp_fini(rdev);
  234. r100_wb_fini(rdev);
  235. r100_ib_fini(rdev);
  236. radeon_gem_fini(rdev);
  237. if (rdev->flags & RADEON_IS_PCIE)
  238. rv370_pcie_gart_fini(rdev);
  239. if (rdev->flags & RADEON_IS_PCI)
  240. r100_pci_gart_fini(rdev);
  241. radeon_agp_fini(rdev);
  242. radeon_irq_kms_fini(rdev);
  243. radeon_fence_driver_fini(rdev);
  244. radeon_bo_fini(rdev);
  245. if (rdev->is_atom_bios) {
  246. radeon_atombios_fini(rdev);
  247. } else {
  248. radeon_combios_fini(rdev);
  249. }
  250. kfree(rdev->bios);
  251. rdev->bios = NULL;
  252. }
  253. int r420_init(struct radeon_device *rdev)
  254. {
  255. int r;
  256. /* Initialize scratch registers */
  257. radeon_scratch_init(rdev);
  258. /* Initialize surface registers */
  259. radeon_surface_init(rdev);
  260. /* TODO: disable VGA need to use VGA request */
  261. /* BIOS*/
  262. if (!radeon_get_bios(rdev)) {
  263. if (ASIC_IS_AVIVO(rdev))
  264. return -EINVAL;
  265. }
  266. if (rdev->is_atom_bios) {
  267. r = radeon_atombios_init(rdev);
  268. if (r) {
  269. return r;
  270. }
  271. } else {
  272. r = radeon_combios_init(rdev);
  273. if (r) {
  274. return r;
  275. }
  276. }
  277. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  278. if (radeon_gpu_reset(rdev)) {
  279. dev_warn(rdev->dev,
  280. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  281. RREG32(R_000E40_RBBM_STATUS),
  282. RREG32(R_0007C0_CP_STAT));
  283. }
  284. /* check if cards are posted or not */
  285. if (radeon_boot_test_post_card(rdev) == false)
  286. return -EINVAL;
  287. /* Initialize clocks */
  288. radeon_get_clock_info(rdev->ddev);
  289. /* Initialize power management */
  290. radeon_pm_init(rdev);
  291. /* Get vram informations */
  292. r300_vram_info(rdev);
  293. /* Initialize memory controller (also test AGP) */
  294. r = r420_mc_init(rdev);
  295. if (r) {
  296. return r;
  297. }
  298. r420_debugfs(rdev);
  299. /* Fence driver */
  300. r = radeon_fence_driver_init(rdev);
  301. if (r) {
  302. return r;
  303. }
  304. r = radeon_irq_kms_init(rdev);
  305. if (r) {
  306. return r;
  307. }
  308. /* Memory manager */
  309. r = radeon_bo_init(rdev);
  310. if (r) {
  311. return r;
  312. }
  313. if (rdev->family == CHIP_R420)
  314. r100_enable_bm(rdev);
  315. if (rdev->flags & RADEON_IS_PCIE) {
  316. r = rv370_pcie_gart_init(rdev);
  317. if (r)
  318. return r;
  319. }
  320. if (rdev->flags & RADEON_IS_PCI) {
  321. r = r100_pci_gart_init(rdev);
  322. if (r)
  323. return r;
  324. }
  325. r300_set_reg_safe(rdev);
  326. rdev->accel_working = true;
  327. r = r420_startup(rdev);
  328. if (r) {
  329. /* Somethings want wront with the accel init stop accel */
  330. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  331. r420_suspend(rdev);
  332. r100_cp_fini(rdev);
  333. r100_wb_fini(rdev);
  334. r100_ib_fini(rdev);
  335. if (rdev->flags & RADEON_IS_PCIE)
  336. rv370_pcie_gart_fini(rdev);
  337. if (rdev->flags & RADEON_IS_PCI)
  338. r100_pci_gart_fini(rdev);
  339. radeon_agp_fini(rdev);
  340. radeon_irq_kms_fini(rdev);
  341. rdev->accel_working = false;
  342. }
  343. return 0;
  344. }
  345. /*
  346. * Debugfs info
  347. */
  348. #if defined(CONFIG_DEBUG_FS)
  349. static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
  350. {
  351. struct drm_info_node *node = (struct drm_info_node *) m->private;
  352. struct drm_device *dev = node->minor->dev;
  353. struct radeon_device *rdev = dev->dev_private;
  354. uint32_t tmp;
  355. tmp = RREG32(R400_GB_PIPE_SELECT);
  356. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  357. tmp = RREG32(R300_GB_TILE_CONFIG);
  358. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  359. tmp = RREG32(R300_DST_PIPE_CONFIG);
  360. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  361. return 0;
  362. }
  363. static struct drm_info_list r420_pipes_info_list[] = {
  364. {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
  365. };
  366. #endif
  367. int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
  368. {
  369. #if defined(CONFIG_DEBUG_FS)
  370. return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
  371. #else
  372. return 0;
  373. #endif
  374. }