r100_track.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. #define R100_TRACK_MAX_TEXTURE 3
  2. #define R200_TRACK_MAX_TEXTURE 6
  3. #define R300_TRACK_MAX_TEXTURE 16
  4. #define R100_MAX_CB 1
  5. #define R300_MAX_CB 4
  6. /*
  7. * CS functions
  8. */
  9. struct r100_cs_track_cb {
  10. struct radeon_bo *robj;
  11. unsigned pitch;
  12. unsigned cpp;
  13. unsigned offset;
  14. };
  15. struct r100_cs_track_array {
  16. struct radeon_bo *robj;
  17. unsigned esize;
  18. };
  19. struct r100_cs_cube_info {
  20. struct radeon_bo *robj;
  21. unsigned offset;
  22. unsigned width;
  23. unsigned height;
  24. };
  25. struct r100_cs_track_texture {
  26. struct radeon_bo *robj;
  27. struct r100_cs_cube_info cube_info[5]; /* info for 5 non-primary faces */
  28. unsigned pitch;
  29. unsigned width;
  30. unsigned height;
  31. unsigned num_levels;
  32. unsigned cpp;
  33. unsigned tex_coord_type;
  34. unsigned txdepth;
  35. unsigned width_11;
  36. unsigned height_11;
  37. bool use_pitch;
  38. bool enabled;
  39. bool roundup_w;
  40. bool roundup_h;
  41. };
  42. struct r100_cs_track_limits {
  43. unsigned num_cb;
  44. unsigned num_texture;
  45. unsigned max_levels;
  46. };
  47. struct r100_cs_track {
  48. struct radeon_device *rdev;
  49. unsigned num_cb;
  50. unsigned num_texture;
  51. unsigned maxy;
  52. unsigned vtx_size;
  53. unsigned vap_vf_cntl;
  54. unsigned immd_dwords;
  55. unsigned num_arrays;
  56. unsigned max_indx;
  57. struct r100_cs_track_array arrays[11];
  58. struct r100_cs_track_cb cb[R300_MAX_CB];
  59. struct r100_cs_track_cb zb;
  60. struct r100_cs_track_texture textures[R300_TRACK_MAX_TEXTURE];
  61. bool z_enabled;
  62. bool separate_cube;
  63. };
  64. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track);
  65. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track);
  66. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  67. struct radeon_cs_reloc **cs_reloc);
  68. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  69. struct radeon_cs_packet *pkt);
  70. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p);
  71. int r200_packet0_check(struct radeon_cs_parser *p,
  72. struct radeon_cs_packet *pkt,
  73. unsigned idx, unsigned reg);
  74. static inline int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  75. struct radeon_cs_packet *pkt,
  76. unsigned idx,
  77. unsigned reg)
  78. {
  79. int r;
  80. u32 tile_flags = 0;
  81. u32 tmp;
  82. struct radeon_cs_reloc *reloc;
  83. u32 value;
  84. r = r100_cs_packet_next_reloc(p, &reloc);
  85. if (r) {
  86. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  87. idx, reg);
  88. r100_cs_dump_packet(p, pkt);
  89. return r;
  90. }
  91. value = radeon_get_ib_value(p, idx);
  92. tmp = value & 0x003fffff;
  93. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  94. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  95. tile_flags |= RADEON_DST_TILE_MACRO;
  96. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  97. if (reg == RADEON_SRC_PITCH_OFFSET) {
  98. DRM_ERROR("Cannot src blit from microtiled surface\n");
  99. r100_cs_dump_packet(p, pkt);
  100. return -EINVAL;
  101. }
  102. tile_flags |= RADEON_DST_TILE_MICRO;
  103. }
  104. tmp |= tile_flags;
  105. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  106. return 0;
  107. }
  108. static inline int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  109. struct radeon_cs_packet *pkt,
  110. int idx)
  111. {
  112. unsigned c, i;
  113. struct radeon_cs_reloc *reloc;
  114. struct r100_cs_track *track;
  115. int r = 0;
  116. volatile uint32_t *ib;
  117. u32 idx_value;
  118. ib = p->ib->ptr;
  119. track = (struct r100_cs_track *)p->track;
  120. c = radeon_get_ib_value(p, idx++) & 0x1F;
  121. track->num_arrays = c;
  122. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  123. r = r100_cs_packet_next_reloc(p, &reloc);
  124. if (r) {
  125. DRM_ERROR("No reloc for packet3 %d\n",
  126. pkt->opcode);
  127. r100_cs_dump_packet(p, pkt);
  128. return r;
  129. }
  130. idx_value = radeon_get_ib_value(p, idx);
  131. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  132. track->arrays[i + 0].esize = idx_value >> 8;
  133. track->arrays[i + 0].robj = reloc->robj;
  134. track->arrays[i + 0].esize &= 0x7F;
  135. r = r100_cs_packet_next_reloc(p, &reloc);
  136. if (r) {
  137. DRM_ERROR("No reloc for packet3 %d\n",
  138. pkt->opcode);
  139. r100_cs_dump_packet(p, pkt);
  140. return r;
  141. }
  142. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  143. track->arrays[i + 1].robj = reloc->robj;
  144. track->arrays[i + 1].esize = idx_value >> 24;
  145. track->arrays[i + 1].esize &= 0x7F;
  146. }
  147. if (c & 1) {
  148. r = r100_cs_packet_next_reloc(p, &reloc);
  149. if (r) {
  150. DRM_ERROR("No reloc for packet3 %d\n",
  151. pkt->opcode);
  152. r100_cs_dump_packet(p, pkt);
  153. return r;
  154. }
  155. idx_value = radeon_get_ib_value(p, idx);
  156. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  157. track->arrays[i + 0].robj = reloc->robj;
  158. track->arrays[i + 0].esize = idx_value >> 8;
  159. track->arrays[i + 0].esize &= 0x7F;
  160. }
  161. return r;
  162. }