r100.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /* hpd for digital panel detect/disconnect */
  62. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  63. {
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  68. connected = true;
  69. break;
  70. case RADEON_HPD_2:
  71. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  72. connected = true;
  73. break;
  74. default:
  75. break;
  76. }
  77. return connected;
  78. }
  79. void r100_hpd_set_polarity(struct radeon_device *rdev,
  80. enum radeon_hpd_id hpd)
  81. {
  82. u32 tmp;
  83. bool connected = r100_hpd_sense(rdev, hpd);
  84. switch (hpd) {
  85. case RADEON_HPD_1:
  86. tmp = RREG32(RADEON_FP_GEN_CNTL);
  87. if (connected)
  88. tmp &= ~RADEON_FP_DETECT_INT_POL;
  89. else
  90. tmp |= RADEON_FP_DETECT_INT_POL;
  91. WREG32(RADEON_FP_GEN_CNTL, tmp);
  92. break;
  93. case RADEON_HPD_2:
  94. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  95. if (connected)
  96. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  97. else
  98. tmp |= RADEON_FP2_DETECT_INT_POL;
  99. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. void r100_hpd_init(struct radeon_device *rdev)
  106. {
  107. struct drm_device *dev = rdev->ddev;
  108. struct drm_connector *connector;
  109. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  111. switch (radeon_connector->hpd.hpd) {
  112. case RADEON_HPD_1:
  113. rdev->irq.hpd[0] = true;
  114. break;
  115. case RADEON_HPD_2:
  116. rdev->irq.hpd[1] = true;
  117. break;
  118. default:
  119. break;
  120. }
  121. }
  122. r100_irq_set(rdev);
  123. }
  124. void r100_hpd_fini(struct radeon_device *rdev)
  125. {
  126. struct drm_device *dev = rdev->ddev;
  127. struct drm_connector *connector;
  128. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  129. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  130. switch (radeon_connector->hpd.hpd) {
  131. case RADEON_HPD_1:
  132. rdev->irq.hpd[0] = false;
  133. break;
  134. case RADEON_HPD_2:
  135. rdev->irq.hpd[1] = false;
  136. break;
  137. default:
  138. break;
  139. }
  140. }
  141. }
  142. /*
  143. * PCI GART
  144. */
  145. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  146. {
  147. /* TODO: can we do somethings here ? */
  148. /* It seems hw only cache one entry so we should discard this
  149. * entry otherwise if first GPU GART read hit this entry it
  150. * could end up in wrong address. */
  151. }
  152. int r100_pci_gart_init(struct radeon_device *rdev)
  153. {
  154. int r;
  155. if (rdev->gart.table.ram.ptr) {
  156. WARN(1, "R100 PCI GART already initialized.\n");
  157. return 0;
  158. }
  159. /* Initialize common gart structure */
  160. r = radeon_gart_init(rdev);
  161. if (r)
  162. return r;
  163. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  164. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  165. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  166. return radeon_gart_table_ram_alloc(rdev);
  167. }
  168. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  169. void r100_enable_bm(struct radeon_device *rdev)
  170. {
  171. uint32_t tmp;
  172. /* Enable bus mastering */
  173. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  174. WREG32(RADEON_BUS_CNTL, tmp);
  175. }
  176. int r100_pci_gart_enable(struct radeon_device *rdev)
  177. {
  178. uint32_t tmp;
  179. /* discard memory request outside of configured range */
  180. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  181. WREG32(RADEON_AIC_CNTL, tmp);
  182. /* set address range for PCI address translate */
  183. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  184. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  185. WREG32(RADEON_AIC_HI_ADDR, tmp);
  186. /* set PCI GART page-table base address */
  187. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  188. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  189. WREG32(RADEON_AIC_CNTL, tmp);
  190. r100_pci_gart_tlb_flush(rdev);
  191. rdev->gart.ready = true;
  192. return 0;
  193. }
  194. void r100_pci_gart_disable(struct radeon_device *rdev)
  195. {
  196. uint32_t tmp;
  197. /* discard memory request outside of configured range */
  198. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  199. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  200. WREG32(RADEON_AIC_LO_ADDR, 0);
  201. WREG32(RADEON_AIC_HI_ADDR, 0);
  202. }
  203. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  204. {
  205. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  206. return -EINVAL;
  207. }
  208. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  209. return 0;
  210. }
  211. void r100_pci_gart_fini(struct radeon_device *rdev)
  212. {
  213. r100_pci_gart_disable(rdev);
  214. radeon_gart_table_ram_free(rdev);
  215. radeon_gart_fini(rdev);
  216. }
  217. int r100_irq_set(struct radeon_device *rdev)
  218. {
  219. uint32_t tmp = 0;
  220. if (rdev->irq.sw_int) {
  221. tmp |= RADEON_SW_INT_ENABLE;
  222. }
  223. if (rdev->irq.crtc_vblank_int[0]) {
  224. tmp |= RADEON_CRTC_VBLANK_MASK;
  225. }
  226. if (rdev->irq.crtc_vblank_int[1]) {
  227. tmp |= RADEON_CRTC2_VBLANK_MASK;
  228. }
  229. if (rdev->irq.hpd[0]) {
  230. tmp |= RADEON_FP_DETECT_MASK;
  231. }
  232. if (rdev->irq.hpd[1]) {
  233. tmp |= RADEON_FP2_DETECT_MASK;
  234. }
  235. WREG32(RADEON_GEN_INT_CNTL, tmp);
  236. return 0;
  237. }
  238. void r100_irq_disable(struct radeon_device *rdev)
  239. {
  240. u32 tmp;
  241. WREG32(R_000040_GEN_INT_CNTL, 0);
  242. /* Wait and acknowledge irq */
  243. mdelay(1);
  244. tmp = RREG32(R_000044_GEN_INT_STATUS);
  245. WREG32(R_000044_GEN_INT_STATUS, tmp);
  246. }
  247. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  248. {
  249. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  250. uint32_t irq_mask = RADEON_SW_INT_TEST |
  251. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  252. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  253. if (irqs) {
  254. WREG32(RADEON_GEN_INT_STATUS, irqs);
  255. }
  256. return irqs & irq_mask;
  257. }
  258. int r100_irq_process(struct radeon_device *rdev)
  259. {
  260. uint32_t status, msi_rearm;
  261. bool queue_hotplug = false;
  262. status = r100_irq_ack(rdev);
  263. if (!status) {
  264. return IRQ_NONE;
  265. }
  266. if (rdev->shutdown) {
  267. return IRQ_NONE;
  268. }
  269. while (status) {
  270. /* SW interrupt */
  271. if (status & RADEON_SW_INT_TEST) {
  272. radeon_fence_process(rdev);
  273. }
  274. /* Vertical blank interrupts */
  275. if (status & RADEON_CRTC_VBLANK_STAT) {
  276. drm_handle_vblank(rdev->ddev, 0);
  277. }
  278. if (status & RADEON_CRTC2_VBLANK_STAT) {
  279. drm_handle_vblank(rdev->ddev, 1);
  280. }
  281. if (status & RADEON_FP_DETECT_STAT) {
  282. queue_hotplug = true;
  283. DRM_DEBUG("HPD1\n");
  284. }
  285. if (status & RADEON_FP2_DETECT_STAT) {
  286. queue_hotplug = true;
  287. DRM_DEBUG("HPD2\n");
  288. }
  289. status = r100_irq_ack(rdev);
  290. }
  291. if (queue_hotplug)
  292. queue_work(rdev->wq, &rdev->hotplug_work);
  293. if (rdev->msi_enabled) {
  294. switch (rdev->family) {
  295. case CHIP_RS400:
  296. case CHIP_RS480:
  297. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  298. WREG32(RADEON_AIC_CNTL, msi_rearm);
  299. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  300. break;
  301. default:
  302. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  303. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  304. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  305. break;
  306. }
  307. }
  308. return IRQ_HANDLED;
  309. }
  310. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  311. {
  312. if (crtc == 0)
  313. return RREG32(RADEON_CRTC_CRNT_FRAME);
  314. else
  315. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  316. }
  317. void r100_fence_ring_emit(struct radeon_device *rdev,
  318. struct radeon_fence *fence)
  319. {
  320. /* Who ever call radeon_fence_emit should call ring_lock and ask
  321. * for enough space (today caller are ib schedule and buffer move) */
  322. /* Wait until IDLE & CLEAN */
  323. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  324. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  325. /* Emit fence sequence & fire IRQ */
  326. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  327. radeon_ring_write(rdev, fence->seq);
  328. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  329. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  330. }
  331. int r100_wb_init(struct radeon_device *rdev)
  332. {
  333. int r;
  334. if (rdev->wb.wb_obj == NULL) {
  335. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  336. RADEON_GEM_DOMAIN_GTT,
  337. &rdev->wb.wb_obj);
  338. if (r) {
  339. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  340. return r;
  341. }
  342. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  343. if (unlikely(r != 0))
  344. return r;
  345. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  346. &rdev->wb.gpu_addr);
  347. if (r) {
  348. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  349. radeon_bo_unreserve(rdev->wb.wb_obj);
  350. return r;
  351. }
  352. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  353. radeon_bo_unreserve(rdev->wb.wb_obj);
  354. if (r) {
  355. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  356. return r;
  357. }
  358. }
  359. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  360. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  361. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  362. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  363. return 0;
  364. }
  365. void r100_wb_disable(struct radeon_device *rdev)
  366. {
  367. WREG32(R_000770_SCRATCH_UMSK, 0);
  368. }
  369. void r100_wb_fini(struct radeon_device *rdev)
  370. {
  371. int r;
  372. r100_wb_disable(rdev);
  373. if (rdev->wb.wb_obj) {
  374. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  375. if (unlikely(r != 0)) {
  376. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  377. return;
  378. }
  379. radeon_bo_kunmap(rdev->wb.wb_obj);
  380. radeon_bo_unpin(rdev->wb.wb_obj);
  381. radeon_bo_unreserve(rdev->wb.wb_obj);
  382. radeon_bo_unref(&rdev->wb.wb_obj);
  383. rdev->wb.wb = NULL;
  384. rdev->wb.wb_obj = NULL;
  385. }
  386. }
  387. int r100_copy_blit(struct radeon_device *rdev,
  388. uint64_t src_offset,
  389. uint64_t dst_offset,
  390. unsigned num_pages,
  391. struct radeon_fence *fence)
  392. {
  393. uint32_t cur_pages;
  394. uint32_t stride_bytes = PAGE_SIZE;
  395. uint32_t pitch;
  396. uint32_t stride_pixels;
  397. unsigned ndw;
  398. int num_loops;
  399. int r = 0;
  400. /* radeon limited to 16k stride */
  401. stride_bytes &= 0x3fff;
  402. /* radeon pitch is /64 */
  403. pitch = stride_bytes / 64;
  404. stride_pixels = stride_bytes / 4;
  405. num_loops = DIV_ROUND_UP(num_pages, 8191);
  406. /* Ask for enough room for blit + flush + fence */
  407. ndw = 64 + (10 * num_loops);
  408. r = radeon_ring_lock(rdev, ndw);
  409. if (r) {
  410. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  411. return -EINVAL;
  412. }
  413. while (num_pages > 0) {
  414. cur_pages = num_pages;
  415. if (cur_pages > 8191) {
  416. cur_pages = 8191;
  417. }
  418. num_pages -= cur_pages;
  419. /* pages are in Y direction - height
  420. page width in X direction - width */
  421. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  422. radeon_ring_write(rdev,
  423. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  424. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  425. RADEON_GMC_SRC_CLIPPING |
  426. RADEON_GMC_DST_CLIPPING |
  427. RADEON_GMC_BRUSH_NONE |
  428. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  429. RADEON_GMC_SRC_DATATYPE_COLOR |
  430. RADEON_ROP3_S |
  431. RADEON_DP_SRC_SOURCE_MEMORY |
  432. RADEON_GMC_CLR_CMP_CNTL_DIS |
  433. RADEON_GMC_WR_MSK_DIS);
  434. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  435. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  436. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  437. radeon_ring_write(rdev, 0);
  438. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  439. radeon_ring_write(rdev, num_pages);
  440. radeon_ring_write(rdev, num_pages);
  441. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  442. }
  443. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  444. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  445. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  446. radeon_ring_write(rdev,
  447. RADEON_WAIT_2D_IDLECLEAN |
  448. RADEON_WAIT_HOST_IDLECLEAN |
  449. RADEON_WAIT_DMA_GUI_IDLE);
  450. if (fence) {
  451. r = radeon_fence_emit(rdev, fence);
  452. }
  453. radeon_ring_unlock_commit(rdev);
  454. return r;
  455. }
  456. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  457. {
  458. unsigned i;
  459. u32 tmp;
  460. for (i = 0; i < rdev->usec_timeout; i++) {
  461. tmp = RREG32(R_000E40_RBBM_STATUS);
  462. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  463. return 0;
  464. }
  465. udelay(1);
  466. }
  467. return -1;
  468. }
  469. void r100_ring_start(struct radeon_device *rdev)
  470. {
  471. int r;
  472. r = radeon_ring_lock(rdev, 2);
  473. if (r) {
  474. return;
  475. }
  476. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  477. radeon_ring_write(rdev,
  478. RADEON_ISYNC_ANY2D_IDLE3D |
  479. RADEON_ISYNC_ANY3D_IDLE2D |
  480. RADEON_ISYNC_WAIT_IDLEGUI |
  481. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  482. radeon_ring_unlock_commit(rdev);
  483. }
  484. /* Load the microcode for the CP */
  485. static int r100_cp_init_microcode(struct radeon_device *rdev)
  486. {
  487. struct platform_device *pdev;
  488. const char *fw_name = NULL;
  489. int err;
  490. DRM_DEBUG("\n");
  491. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  492. err = IS_ERR(pdev);
  493. if (err) {
  494. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  495. return -EINVAL;
  496. }
  497. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  498. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  499. (rdev->family == CHIP_RS200)) {
  500. DRM_INFO("Loading R100 Microcode\n");
  501. fw_name = FIRMWARE_R100;
  502. } else if ((rdev->family == CHIP_R200) ||
  503. (rdev->family == CHIP_RV250) ||
  504. (rdev->family == CHIP_RV280) ||
  505. (rdev->family == CHIP_RS300)) {
  506. DRM_INFO("Loading R200 Microcode\n");
  507. fw_name = FIRMWARE_R200;
  508. } else if ((rdev->family == CHIP_R300) ||
  509. (rdev->family == CHIP_R350) ||
  510. (rdev->family == CHIP_RV350) ||
  511. (rdev->family == CHIP_RV380) ||
  512. (rdev->family == CHIP_RS400) ||
  513. (rdev->family == CHIP_RS480)) {
  514. DRM_INFO("Loading R300 Microcode\n");
  515. fw_name = FIRMWARE_R300;
  516. } else if ((rdev->family == CHIP_R420) ||
  517. (rdev->family == CHIP_R423) ||
  518. (rdev->family == CHIP_RV410)) {
  519. DRM_INFO("Loading R400 Microcode\n");
  520. fw_name = FIRMWARE_R420;
  521. } else if ((rdev->family == CHIP_RS690) ||
  522. (rdev->family == CHIP_RS740)) {
  523. DRM_INFO("Loading RS690/RS740 Microcode\n");
  524. fw_name = FIRMWARE_RS690;
  525. } else if (rdev->family == CHIP_RS600) {
  526. DRM_INFO("Loading RS600 Microcode\n");
  527. fw_name = FIRMWARE_RS600;
  528. } else if ((rdev->family == CHIP_RV515) ||
  529. (rdev->family == CHIP_R520) ||
  530. (rdev->family == CHIP_RV530) ||
  531. (rdev->family == CHIP_R580) ||
  532. (rdev->family == CHIP_RV560) ||
  533. (rdev->family == CHIP_RV570)) {
  534. DRM_INFO("Loading R500 Microcode\n");
  535. fw_name = FIRMWARE_R520;
  536. }
  537. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  538. platform_device_unregister(pdev);
  539. if (err) {
  540. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  541. fw_name);
  542. } else if (rdev->me_fw->size % 8) {
  543. printk(KERN_ERR
  544. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  545. rdev->me_fw->size, fw_name);
  546. err = -EINVAL;
  547. release_firmware(rdev->me_fw);
  548. rdev->me_fw = NULL;
  549. }
  550. return err;
  551. }
  552. static void r100_cp_load_microcode(struct radeon_device *rdev)
  553. {
  554. const __be32 *fw_data;
  555. int i, size;
  556. if (r100_gui_wait_for_idle(rdev)) {
  557. printk(KERN_WARNING "Failed to wait GUI idle while "
  558. "programming pipes. Bad things might happen.\n");
  559. }
  560. if (rdev->me_fw) {
  561. size = rdev->me_fw->size / 4;
  562. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  563. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  564. for (i = 0; i < size; i += 2) {
  565. WREG32(RADEON_CP_ME_RAM_DATAH,
  566. be32_to_cpup(&fw_data[i]));
  567. WREG32(RADEON_CP_ME_RAM_DATAL,
  568. be32_to_cpup(&fw_data[i + 1]));
  569. }
  570. }
  571. }
  572. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  573. {
  574. unsigned rb_bufsz;
  575. unsigned rb_blksz;
  576. unsigned max_fetch;
  577. unsigned pre_write_timer;
  578. unsigned pre_write_limit;
  579. unsigned indirect2_start;
  580. unsigned indirect1_start;
  581. uint32_t tmp;
  582. int r;
  583. if (r100_debugfs_cp_init(rdev)) {
  584. DRM_ERROR("Failed to register debugfs file for CP !\n");
  585. }
  586. /* Reset CP */
  587. tmp = RREG32(RADEON_CP_CSQ_STAT);
  588. if ((tmp & (1 << 31))) {
  589. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  590. WREG32(RADEON_CP_CSQ_MODE, 0);
  591. WREG32(RADEON_CP_CSQ_CNTL, 0);
  592. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  593. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  594. mdelay(2);
  595. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  596. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  597. mdelay(2);
  598. tmp = RREG32(RADEON_CP_CSQ_STAT);
  599. if ((tmp & (1 << 31))) {
  600. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  601. }
  602. } else {
  603. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  604. }
  605. if (!rdev->me_fw) {
  606. r = r100_cp_init_microcode(rdev);
  607. if (r) {
  608. DRM_ERROR("Failed to load firmware!\n");
  609. return r;
  610. }
  611. }
  612. /* Align ring size */
  613. rb_bufsz = drm_order(ring_size / 8);
  614. ring_size = (1 << (rb_bufsz + 1)) * 4;
  615. r100_cp_load_microcode(rdev);
  616. r = radeon_ring_init(rdev, ring_size);
  617. if (r) {
  618. return r;
  619. }
  620. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  621. * the rptr copy in system ram */
  622. rb_blksz = 9;
  623. /* cp will read 128bytes at a time (4 dwords) */
  624. max_fetch = 1;
  625. rdev->cp.align_mask = 16 - 1;
  626. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  627. pre_write_timer = 64;
  628. /* Force CP_RB_WPTR write if written more than one time before the
  629. * delay expire
  630. */
  631. pre_write_limit = 0;
  632. /* Setup the cp cache like this (cache size is 96 dwords) :
  633. * RING 0 to 15
  634. * INDIRECT1 16 to 79
  635. * INDIRECT2 80 to 95
  636. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  637. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  638. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  639. * Idea being that most of the gpu cmd will be through indirect1 buffer
  640. * so it gets the bigger cache.
  641. */
  642. indirect2_start = 80;
  643. indirect1_start = 16;
  644. /* cp setup */
  645. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  646. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  647. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  648. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  649. RADEON_RB_NO_UPDATE);
  650. #ifdef __BIG_ENDIAN
  651. tmp |= RADEON_BUF_SWAP_32BIT;
  652. #endif
  653. WREG32(RADEON_CP_RB_CNTL, tmp);
  654. /* Set ring address */
  655. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  656. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  657. /* Force read & write ptr to 0 */
  658. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  659. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  660. WREG32(RADEON_CP_RB_WPTR, 0);
  661. WREG32(RADEON_CP_RB_CNTL, tmp);
  662. udelay(10);
  663. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  664. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  665. /* Set cp mode to bus mastering & enable cp*/
  666. WREG32(RADEON_CP_CSQ_MODE,
  667. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  668. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  669. WREG32(0x718, 0);
  670. WREG32(0x744, 0x00004D4D);
  671. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  672. radeon_ring_start(rdev);
  673. r = radeon_ring_test(rdev);
  674. if (r) {
  675. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  676. return r;
  677. }
  678. rdev->cp.ready = true;
  679. return 0;
  680. }
  681. void r100_cp_fini(struct radeon_device *rdev)
  682. {
  683. if (r100_cp_wait_for_idle(rdev)) {
  684. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  685. }
  686. /* Disable ring */
  687. r100_cp_disable(rdev);
  688. radeon_ring_fini(rdev);
  689. DRM_INFO("radeon: cp finalized\n");
  690. }
  691. void r100_cp_disable(struct radeon_device *rdev)
  692. {
  693. /* Disable ring */
  694. rdev->cp.ready = false;
  695. WREG32(RADEON_CP_CSQ_MODE, 0);
  696. WREG32(RADEON_CP_CSQ_CNTL, 0);
  697. if (r100_gui_wait_for_idle(rdev)) {
  698. printk(KERN_WARNING "Failed to wait GUI idle while "
  699. "programming pipes. Bad things might happen.\n");
  700. }
  701. }
  702. int r100_cp_reset(struct radeon_device *rdev)
  703. {
  704. uint32_t tmp;
  705. bool reinit_cp;
  706. int i;
  707. reinit_cp = rdev->cp.ready;
  708. rdev->cp.ready = false;
  709. WREG32(RADEON_CP_CSQ_MODE, 0);
  710. WREG32(RADEON_CP_CSQ_CNTL, 0);
  711. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  712. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  713. udelay(200);
  714. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  715. /* Wait to prevent race in RBBM_STATUS */
  716. mdelay(1);
  717. for (i = 0; i < rdev->usec_timeout; i++) {
  718. tmp = RREG32(RADEON_RBBM_STATUS);
  719. if (!(tmp & (1 << 16))) {
  720. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  721. tmp);
  722. if (reinit_cp) {
  723. return r100_cp_init(rdev, rdev->cp.ring_size);
  724. }
  725. return 0;
  726. }
  727. DRM_UDELAY(1);
  728. }
  729. tmp = RREG32(RADEON_RBBM_STATUS);
  730. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  731. return -1;
  732. }
  733. void r100_cp_commit(struct radeon_device *rdev)
  734. {
  735. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  736. (void)RREG32(RADEON_CP_RB_WPTR);
  737. }
  738. /*
  739. * CS functions
  740. */
  741. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  742. struct radeon_cs_packet *pkt,
  743. const unsigned *auth, unsigned n,
  744. radeon_packet0_check_t check)
  745. {
  746. unsigned reg;
  747. unsigned i, j, m;
  748. unsigned idx;
  749. int r;
  750. idx = pkt->idx + 1;
  751. reg = pkt->reg;
  752. /* Check that register fall into register range
  753. * determined by the number of entry (n) in the
  754. * safe register bitmap.
  755. */
  756. if (pkt->one_reg_wr) {
  757. if ((reg >> 7) > n) {
  758. return -EINVAL;
  759. }
  760. } else {
  761. if (((reg + (pkt->count << 2)) >> 7) > n) {
  762. return -EINVAL;
  763. }
  764. }
  765. for (i = 0; i <= pkt->count; i++, idx++) {
  766. j = (reg >> 7);
  767. m = 1 << ((reg >> 2) & 31);
  768. if (auth[j] & m) {
  769. r = check(p, pkt, idx, reg);
  770. if (r) {
  771. return r;
  772. }
  773. }
  774. if (pkt->one_reg_wr) {
  775. if (!(auth[j] & m)) {
  776. break;
  777. }
  778. } else {
  779. reg += 4;
  780. }
  781. }
  782. return 0;
  783. }
  784. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  785. struct radeon_cs_packet *pkt)
  786. {
  787. volatile uint32_t *ib;
  788. unsigned i;
  789. unsigned idx;
  790. ib = p->ib->ptr;
  791. idx = pkt->idx;
  792. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  793. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  794. }
  795. }
  796. /**
  797. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  798. * @parser: parser structure holding parsing context.
  799. * @pkt: where to store packet informations
  800. *
  801. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  802. * if packet is bigger than remaining ib size. or if packets is unknown.
  803. **/
  804. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  805. struct radeon_cs_packet *pkt,
  806. unsigned idx)
  807. {
  808. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  809. uint32_t header;
  810. if (idx >= ib_chunk->length_dw) {
  811. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  812. idx, ib_chunk->length_dw);
  813. return -EINVAL;
  814. }
  815. header = radeon_get_ib_value(p, idx);
  816. pkt->idx = idx;
  817. pkt->type = CP_PACKET_GET_TYPE(header);
  818. pkt->count = CP_PACKET_GET_COUNT(header);
  819. switch (pkt->type) {
  820. case PACKET_TYPE0:
  821. pkt->reg = CP_PACKET0_GET_REG(header);
  822. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  823. break;
  824. case PACKET_TYPE3:
  825. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  826. break;
  827. case PACKET_TYPE2:
  828. pkt->count = -1;
  829. break;
  830. default:
  831. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  832. return -EINVAL;
  833. }
  834. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  835. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  836. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  837. return -EINVAL;
  838. }
  839. return 0;
  840. }
  841. /**
  842. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  843. * @parser: parser structure holding parsing context.
  844. *
  845. * Userspace sends a special sequence for VLINE waits.
  846. * PACKET0 - VLINE_START_END + value
  847. * PACKET0 - WAIT_UNTIL +_value
  848. * RELOC (P3) - crtc_id in reloc.
  849. *
  850. * This function parses this and relocates the VLINE START END
  851. * and WAIT UNTIL packets to the correct crtc.
  852. * It also detects a switched off crtc and nulls out the
  853. * wait in that case.
  854. */
  855. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  856. {
  857. struct drm_mode_object *obj;
  858. struct drm_crtc *crtc;
  859. struct radeon_crtc *radeon_crtc;
  860. struct radeon_cs_packet p3reloc, waitreloc;
  861. int crtc_id;
  862. int r;
  863. uint32_t header, h_idx, reg;
  864. volatile uint32_t *ib;
  865. ib = p->ib->ptr;
  866. /* parse the wait until */
  867. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  868. if (r)
  869. return r;
  870. /* check its a wait until and only 1 count */
  871. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  872. waitreloc.count != 0) {
  873. DRM_ERROR("vline wait had illegal wait until segment\n");
  874. r = -EINVAL;
  875. return r;
  876. }
  877. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  878. DRM_ERROR("vline wait had illegal wait until\n");
  879. r = -EINVAL;
  880. return r;
  881. }
  882. /* jump over the NOP */
  883. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  884. if (r)
  885. return r;
  886. h_idx = p->idx - 2;
  887. p->idx += waitreloc.count + 2;
  888. p->idx += p3reloc.count + 2;
  889. header = radeon_get_ib_value(p, h_idx);
  890. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  891. reg = CP_PACKET0_GET_REG(header);
  892. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  893. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  894. if (!obj) {
  895. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  896. r = -EINVAL;
  897. goto out;
  898. }
  899. crtc = obj_to_crtc(obj);
  900. radeon_crtc = to_radeon_crtc(crtc);
  901. crtc_id = radeon_crtc->crtc_id;
  902. if (!crtc->enabled) {
  903. /* if the CRTC isn't enabled - we need to nop out the wait until */
  904. ib[h_idx + 2] = PACKET2(0);
  905. ib[h_idx + 3] = PACKET2(0);
  906. } else if (crtc_id == 1) {
  907. switch (reg) {
  908. case AVIVO_D1MODE_VLINE_START_END:
  909. header &= ~R300_CP_PACKET0_REG_MASK;
  910. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  911. break;
  912. case RADEON_CRTC_GUI_TRIG_VLINE:
  913. header &= ~R300_CP_PACKET0_REG_MASK;
  914. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  915. break;
  916. default:
  917. DRM_ERROR("unknown crtc reloc\n");
  918. r = -EINVAL;
  919. goto out;
  920. }
  921. ib[h_idx] = header;
  922. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  923. }
  924. out:
  925. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  926. return r;
  927. }
  928. /**
  929. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  930. * @parser: parser structure holding parsing context.
  931. * @data: pointer to relocation data
  932. * @offset_start: starting offset
  933. * @offset_mask: offset mask (to align start offset on)
  934. * @reloc: reloc informations
  935. *
  936. * Check next packet is relocation packet3, do bo validation and compute
  937. * GPU offset using the provided start.
  938. **/
  939. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  940. struct radeon_cs_reloc **cs_reloc)
  941. {
  942. struct radeon_cs_chunk *relocs_chunk;
  943. struct radeon_cs_packet p3reloc;
  944. unsigned idx;
  945. int r;
  946. if (p->chunk_relocs_idx == -1) {
  947. DRM_ERROR("No relocation chunk !\n");
  948. return -EINVAL;
  949. }
  950. *cs_reloc = NULL;
  951. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  952. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  953. if (r) {
  954. return r;
  955. }
  956. p->idx += p3reloc.count + 2;
  957. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  958. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  959. p3reloc.idx);
  960. r100_cs_dump_packet(p, &p3reloc);
  961. return -EINVAL;
  962. }
  963. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  964. if (idx >= relocs_chunk->length_dw) {
  965. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  966. idx, relocs_chunk->length_dw);
  967. r100_cs_dump_packet(p, &p3reloc);
  968. return -EINVAL;
  969. }
  970. /* FIXME: we assume reloc size is 4 dwords */
  971. *cs_reloc = p->relocs_ptr[(idx / 4)];
  972. return 0;
  973. }
  974. static int r100_get_vtx_size(uint32_t vtx_fmt)
  975. {
  976. int vtx_size;
  977. vtx_size = 2;
  978. /* ordered according to bits in spec */
  979. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  980. vtx_size++;
  981. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  982. vtx_size += 3;
  983. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  984. vtx_size++;
  985. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  986. vtx_size++;
  987. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  988. vtx_size += 3;
  989. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  990. vtx_size++;
  991. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  992. vtx_size++;
  993. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  994. vtx_size += 2;
  995. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  996. vtx_size += 2;
  997. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  998. vtx_size++;
  999. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1000. vtx_size += 2;
  1001. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1002. vtx_size++;
  1003. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1004. vtx_size += 2;
  1005. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1006. vtx_size++;
  1007. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1008. vtx_size++;
  1009. /* blend weight */
  1010. if (vtx_fmt & (0x7 << 15))
  1011. vtx_size += (vtx_fmt >> 15) & 0x7;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1013. vtx_size += 3;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1015. vtx_size += 2;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1019. vtx_size++;
  1020. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1021. vtx_size++;
  1022. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1023. vtx_size++;
  1024. return vtx_size;
  1025. }
  1026. static int r100_packet0_check(struct radeon_cs_parser *p,
  1027. struct radeon_cs_packet *pkt,
  1028. unsigned idx, unsigned reg)
  1029. {
  1030. struct radeon_cs_reloc *reloc;
  1031. struct r100_cs_track *track;
  1032. volatile uint32_t *ib;
  1033. uint32_t tmp;
  1034. int r;
  1035. int i, face;
  1036. u32 tile_flags = 0;
  1037. u32 idx_value;
  1038. ib = p->ib->ptr;
  1039. track = (struct r100_cs_track *)p->track;
  1040. idx_value = radeon_get_ib_value(p, idx);
  1041. switch (reg) {
  1042. case RADEON_CRTC_GUI_TRIG_VLINE:
  1043. r = r100_cs_packet_parse_vline(p);
  1044. if (r) {
  1045. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1046. idx, reg);
  1047. r100_cs_dump_packet(p, pkt);
  1048. return r;
  1049. }
  1050. break;
  1051. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1052. * range access */
  1053. case RADEON_DST_PITCH_OFFSET:
  1054. case RADEON_SRC_PITCH_OFFSET:
  1055. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1056. if (r)
  1057. return r;
  1058. break;
  1059. case RADEON_RB3D_DEPTHOFFSET:
  1060. r = r100_cs_packet_next_reloc(p, &reloc);
  1061. if (r) {
  1062. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1063. idx, reg);
  1064. r100_cs_dump_packet(p, pkt);
  1065. return r;
  1066. }
  1067. track->zb.robj = reloc->robj;
  1068. track->zb.offset = idx_value;
  1069. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1070. break;
  1071. case RADEON_RB3D_COLOROFFSET:
  1072. r = r100_cs_packet_next_reloc(p, &reloc);
  1073. if (r) {
  1074. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1075. idx, reg);
  1076. r100_cs_dump_packet(p, pkt);
  1077. return r;
  1078. }
  1079. track->cb[0].robj = reloc->robj;
  1080. track->cb[0].offset = idx_value;
  1081. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1082. break;
  1083. case RADEON_PP_TXOFFSET_0:
  1084. case RADEON_PP_TXOFFSET_1:
  1085. case RADEON_PP_TXOFFSET_2:
  1086. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1087. r = r100_cs_packet_next_reloc(p, &reloc);
  1088. if (r) {
  1089. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1090. idx, reg);
  1091. r100_cs_dump_packet(p, pkt);
  1092. return r;
  1093. }
  1094. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1095. track->textures[i].robj = reloc->robj;
  1096. break;
  1097. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1098. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1099. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1100. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1101. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1102. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1103. r = r100_cs_packet_next_reloc(p, &reloc);
  1104. if (r) {
  1105. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1106. idx, reg);
  1107. r100_cs_dump_packet(p, pkt);
  1108. return r;
  1109. }
  1110. track->textures[0].cube_info[i].offset = idx_value;
  1111. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1112. track->textures[0].cube_info[i].robj = reloc->robj;
  1113. break;
  1114. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1115. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1116. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1117. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1118. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1119. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1120. r = r100_cs_packet_next_reloc(p, &reloc);
  1121. if (r) {
  1122. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1123. idx, reg);
  1124. r100_cs_dump_packet(p, pkt);
  1125. return r;
  1126. }
  1127. track->textures[1].cube_info[i].offset = idx_value;
  1128. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1129. track->textures[1].cube_info[i].robj = reloc->robj;
  1130. break;
  1131. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1132. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1133. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1134. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1135. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1136. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1137. r = r100_cs_packet_next_reloc(p, &reloc);
  1138. if (r) {
  1139. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1140. idx, reg);
  1141. r100_cs_dump_packet(p, pkt);
  1142. return r;
  1143. }
  1144. track->textures[2].cube_info[i].offset = idx_value;
  1145. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1146. track->textures[2].cube_info[i].robj = reloc->robj;
  1147. break;
  1148. case RADEON_RE_WIDTH_HEIGHT:
  1149. track->maxy = ((idx_value >> 16) & 0x7FF);
  1150. break;
  1151. case RADEON_RB3D_COLORPITCH:
  1152. r = r100_cs_packet_next_reloc(p, &reloc);
  1153. if (r) {
  1154. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1155. idx, reg);
  1156. r100_cs_dump_packet(p, pkt);
  1157. return r;
  1158. }
  1159. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1160. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1161. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1162. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1163. tmp = idx_value & ~(0x7 << 16);
  1164. tmp |= tile_flags;
  1165. ib[idx] = tmp;
  1166. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1167. break;
  1168. case RADEON_RB3D_DEPTHPITCH:
  1169. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1170. break;
  1171. case RADEON_RB3D_CNTL:
  1172. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1173. case 7:
  1174. case 8:
  1175. case 9:
  1176. case 11:
  1177. case 12:
  1178. track->cb[0].cpp = 1;
  1179. break;
  1180. case 3:
  1181. case 4:
  1182. case 15:
  1183. track->cb[0].cpp = 2;
  1184. break;
  1185. case 6:
  1186. track->cb[0].cpp = 4;
  1187. break;
  1188. default:
  1189. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1190. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1191. return -EINVAL;
  1192. }
  1193. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1194. break;
  1195. case RADEON_RB3D_ZSTENCILCNTL:
  1196. switch (idx_value & 0xf) {
  1197. case 0:
  1198. track->zb.cpp = 2;
  1199. break;
  1200. case 2:
  1201. case 3:
  1202. case 4:
  1203. case 5:
  1204. case 9:
  1205. case 11:
  1206. track->zb.cpp = 4;
  1207. break;
  1208. default:
  1209. break;
  1210. }
  1211. break;
  1212. case RADEON_RB3D_ZPASS_ADDR:
  1213. r = r100_cs_packet_next_reloc(p, &reloc);
  1214. if (r) {
  1215. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1216. idx, reg);
  1217. r100_cs_dump_packet(p, pkt);
  1218. return r;
  1219. }
  1220. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1221. break;
  1222. case RADEON_PP_CNTL:
  1223. {
  1224. uint32_t temp = idx_value >> 4;
  1225. for (i = 0; i < track->num_texture; i++)
  1226. track->textures[i].enabled = !!(temp & (1 << i));
  1227. }
  1228. break;
  1229. case RADEON_SE_VF_CNTL:
  1230. track->vap_vf_cntl = idx_value;
  1231. break;
  1232. case RADEON_SE_VTX_FMT:
  1233. track->vtx_size = r100_get_vtx_size(idx_value);
  1234. break;
  1235. case RADEON_PP_TEX_SIZE_0:
  1236. case RADEON_PP_TEX_SIZE_1:
  1237. case RADEON_PP_TEX_SIZE_2:
  1238. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1239. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1240. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1241. break;
  1242. case RADEON_PP_TEX_PITCH_0:
  1243. case RADEON_PP_TEX_PITCH_1:
  1244. case RADEON_PP_TEX_PITCH_2:
  1245. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1246. track->textures[i].pitch = idx_value + 32;
  1247. break;
  1248. case RADEON_PP_TXFILTER_0:
  1249. case RADEON_PP_TXFILTER_1:
  1250. case RADEON_PP_TXFILTER_2:
  1251. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1252. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1253. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1254. tmp = (idx_value >> 23) & 0x7;
  1255. if (tmp == 2 || tmp == 6)
  1256. track->textures[i].roundup_w = false;
  1257. tmp = (idx_value >> 27) & 0x7;
  1258. if (tmp == 2 || tmp == 6)
  1259. track->textures[i].roundup_h = false;
  1260. break;
  1261. case RADEON_PP_TXFORMAT_0:
  1262. case RADEON_PP_TXFORMAT_1:
  1263. case RADEON_PP_TXFORMAT_2:
  1264. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1265. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1266. track->textures[i].use_pitch = 1;
  1267. } else {
  1268. track->textures[i].use_pitch = 0;
  1269. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1270. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1271. }
  1272. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1273. track->textures[i].tex_coord_type = 2;
  1274. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1275. case RADEON_TXFORMAT_I8:
  1276. case RADEON_TXFORMAT_RGB332:
  1277. case RADEON_TXFORMAT_Y8:
  1278. track->textures[i].cpp = 1;
  1279. break;
  1280. case RADEON_TXFORMAT_AI88:
  1281. case RADEON_TXFORMAT_ARGB1555:
  1282. case RADEON_TXFORMAT_RGB565:
  1283. case RADEON_TXFORMAT_ARGB4444:
  1284. case RADEON_TXFORMAT_VYUY422:
  1285. case RADEON_TXFORMAT_YVYU422:
  1286. case RADEON_TXFORMAT_DXT1:
  1287. case RADEON_TXFORMAT_SHADOW16:
  1288. case RADEON_TXFORMAT_LDUDV655:
  1289. case RADEON_TXFORMAT_DUDV88:
  1290. track->textures[i].cpp = 2;
  1291. break;
  1292. case RADEON_TXFORMAT_ARGB8888:
  1293. case RADEON_TXFORMAT_RGBA8888:
  1294. case RADEON_TXFORMAT_DXT23:
  1295. case RADEON_TXFORMAT_DXT45:
  1296. case RADEON_TXFORMAT_SHADOW32:
  1297. case RADEON_TXFORMAT_LDUDUV8888:
  1298. track->textures[i].cpp = 4;
  1299. break;
  1300. }
  1301. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1302. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1303. break;
  1304. case RADEON_PP_CUBIC_FACES_0:
  1305. case RADEON_PP_CUBIC_FACES_1:
  1306. case RADEON_PP_CUBIC_FACES_2:
  1307. tmp = idx_value;
  1308. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1309. for (face = 0; face < 4; face++) {
  1310. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1311. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1312. }
  1313. break;
  1314. default:
  1315. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1316. reg, idx);
  1317. return -EINVAL;
  1318. }
  1319. return 0;
  1320. }
  1321. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1322. struct radeon_cs_packet *pkt,
  1323. struct radeon_bo *robj)
  1324. {
  1325. unsigned idx;
  1326. u32 value;
  1327. idx = pkt->idx + 1;
  1328. value = radeon_get_ib_value(p, idx + 2);
  1329. if ((value + 1) > radeon_bo_size(robj)) {
  1330. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1331. "(need %u have %lu) !\n",
  1332. value + 1,
  1333. radeon_bo_size(robj));
  1334. return -EINVAL;
  1335. }
  1336. return 0;
  1337. }
  1338. static int r100_packet3_check(struct radeon_cs_parser *p,
  1339. struct radeon_cs_packet *pkt)
  1340. {
  1341. struct radeon_cs_reloc *reloc;
  1342. struct r100_cs_track *track;
  1343. unsigned idx;
  1344. volatile uint32_t *ib;
  1345. int r;
  1346. ib = p->ib->ptr;
  1347. idx = pkt->idx + 1;
  1348. track = (struct r100_cs_track *)p->track;
  1349. switch (pkt->opcode) {
  1350. case PACKET3_3D_LOAD_VBPNTR:
  1351. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1352. if (r)
  1353. return r;
  1354. break;
  1355. case PACKET3_INDX_BUFFER:
  1356. r = r100_cs_packet_next_reloc(p, &reloc);
  1357. if (r) {
  1358. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1359. r100_cs_dump_packet(p, pkt);
  1360. return r;
  1361. }
  1362. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1363. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1364. if (r) {
  1365. return r;
  1366. }
  1367. break;
  1368. case 0x23:
  1369. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1370. r = r100_cs_packet_next_reloc(p, &reloc);
  1371. if (r) {
  1372. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1373. r100_cs_dump_packet(p, pkt);
  1374. return r;
  1375. }
  1376. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1377. track->num_arrays = 1;
  1378. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1379. track->arrays[0].robj = reloc->robj;
  1380. track->arrays[0].esize = track->vtx_size;
  1381. track->max_indx = radeon_get_ib_value(p, idx+1);
  1382. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1383. track->immd_dwords = pkt->count - 1;
  1384. r = r100_cs_track_check(p->rdev, track);
  1385. if (r)
  1386. return r;
  1387. break;
  1388. case PACKET3_3D_DRAW_IMMD:
  1389. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1390. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1391. return -EINVAL;
  1392. }
  1393. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1394. track->immd_dwords = pkt->count - 1;
  1395. r = r100_cs_track_check(p->rdev, track);
  1396. if (r)
  1397. return r;
  1398. break;
  1399. /* triggers drawing using in-packet vertex data */
  1400. case PACKET3_3D_DRAW_IMMD_2:
  1401. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1402. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1403. return -EINVAL;
  1404. }
  1405. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1406. track->immd_dwords = pkt->count;
  1407. r = r100_cs_track_check(p->rdev, track);
  1408. if (r)
  1409. return r;
  1410. break;
  1411. /* triggers drawing using in-packet vertex data */
  1412. case PACKET3_3D_DRAW_VBUF_2:
  1413. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1414. r = r100_cs_track_check(p->rdev, track);
  1415. if (r)
  1416. return r;
  1417. break;
  1418. /* triggers drawing of vertex buffers setup elsewhere */
  1419. case PACKET3_3D_DRAW_INDX_2:
  1420. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1421. r = r100_cs_track_check(p->rdev, track);
  1422. if (r)
  1423. return r;
  1424. break;
  1425. /* triggers drawing using indices to vertex buffer */
  1426. case PACKET3_3D_DRAW_VBUF:
  1427. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1428. r = r100_cs_track_check(p->rdev, track);
  1429. if (r)
  1430. return r;
  1431. break;
  1432. /* triggers drawing of vertex buffers setup elsewhere */
  1433. case PACKET3_3D_DRAW_INDX:
  1434. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1435. r = r100_cs_track_check(p->rdev, track);
  1436. if (r)
  1437. return r;
  1438. break;
  1439. /* triggers drawing using indices to vertex buffer */
  1440. case PACKET3_NOP:
  1441. break;
  1442. default:
  1443. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1444. return -EINVAL;
  1445. }
  1446. return 0;
  1447. }
  1448. int r100_cs_parse(struct radeon_cs_parser *p)
  1449. {
  1450. struct radeon_cs_packet pkt;
  1451. struct r100_cs_track *track;
  1452. int r;
  1453. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1454. r100_cs_track_clear(p->rdev, track);
  1455. p->track = track;
  1456. do {
  1457. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1458. if (r) {
  1459. return r;
  1460. }
  1461. p->idx += pkt.count + 2;
  1462. switch (pkt.type) {
  1463. case PACKET_TYPE0:
  1464. if (p->rdev->family >= CHIP_R200)
  1465. r = r100_cs_parse_packet0(p, &pkt,
  1466. p->rdev->config.r100.reg_safe_bm,
  1467. p->rdev->config.r100.reg_safe_bm_size,
  1468. &r200_packet0_check);
  1469. else
  1470. r = r100_cs_parse_packet0(p, &pkt,
  1471. p->rdev->config.r100.reg_safe_bm,
  1472. p->rdev->config.r100.reg_safe_bm_size,
  1473. &r100_packet0_check);
  1474. break;
  1475. case PACKET_TYPE2:
  1476. break;
  1477. case PACKET_TYPE3:
  1478. r = r100_packet3_check(p, &pkt);
  1479. break;
  1480. default:
  1481. DRM_ERROR("Unknown packet type %d !\n",
  1482. pkt.type);
  1483. return -EINVAL;
  1484. }
  1485. if (r) {
  1486. return r;
  1487. }
  1488. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1489. return 0;
  1490. }
  1491. /*
  1492. * Global GPU functions
  1493. */
  1494. void r100_errata(struct radeon_device *rdev)
  1495. {
  1496. rdev->pll_errata = 0;
  1497. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1498. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1499. }
  1500. if (rdev->family == CHIP_RV100 ||
  1501. rdev->family == CHIP_RS100 ||
  1502. rdev->family == CHIP_RS200) {
  1503. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1504. }
  1505. }
  1506. /* Wait for vertical sync on primary CRTC */
  1507. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1508. {
  1509. uint32_t crtc_gen_cntl, tmp;
  1510. int i;
  1511. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1512. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1513. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1514. return;
  1515. }
  1516. /* Clear the CRTC_VBLANK_SAVE bit */
  1517. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1518. for (i = 0; i < rdev->usec_timeout; i++) {
  1519. tmp = RREG32(RADEON_CRTC_STATUS);
  1520. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1521. return;
  1522. }
  1523. DRM_UDELAY(1);
  1524. }
  1525. }
  1526. /* Wait for vertical sync on secondary CRTC */
  1527. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1528. {
  1529. uint32_t crtc2_gen_cntl, tmp;
  1530. int i;
  1531. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1532. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1533. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1534. return;
  1535. /* Clear the CRTC_VBLANK_SAVE bit */
  1536. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1537. for (i = 0; i < rdev->usec_timeout; i++) {
  1538. tmp = RREG32(RADEON_CRTC2_STATUS);
  1539. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1540. return;
  1541. }
  1542. DRM_UDELAY(1);
  1543. }
  1544. }
  1545. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1546. {
  1547. unsigned i;
  1548. uint32_t tmp;
  1549. for (i = 0; i < rdev->usec_timeout; i++) {
  1550. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1551. if (tmp >= n) {
  1552. return 0;
  1553. }
  1554. DRM_UDELAY(1);
  1555. }
  1556. return -1;
  1557. }
  1558. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1559. {
  1560. unsigned i;
  1561. uint32_t tmp;
  1562. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1563. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1564. " Bad things might happen.\n");
  1565. }
  1566. for (i = 0; i < rdev->usec_timeout; i++) {
  1567. tmp = RREG32(RADEON_RBBM_STATUS);
  1568. if (!(tmp & (1 << 31))) {
  1569. return 0;
  1570. }
  1571. DRM_UDELAY(1);
  1572. }
  1573. return -1;
  1574. }
  1575. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1576. {
  1577. unsigned i;
  1578. uint32_t tmp;
  1579. for (i = 0; i < rdev->usec_timeout; i++) {
  1580. /* read MC_STATUS */
  1581. tmp = RREG32(0x0150);
  1582. if (tmp & (1 << 2)) {
  1583. return 0;
  1584. }
  1585. DRM_UDELAY(1);
  1586. }
  1587. return -1;
  1588. }
  1589. void r100_gpu_init(struct radeon_device *rdev)
  1590. {
  1591. /* TODO: anythings to do here ? pipes ? */
  1592. r100_hdp_reset(rdev);
  1593. }
  1594. void r100_hdp_flush(struct radeon_device *rdev)
  1595. {
  1596. u32 tmp;
  1597. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1598. tmp |= RADEON_HDP_READ_BUFFER_INVALIDATE;
  1599. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1600. }
  1601. void r100_hdp_reset(struct radeon_device *rdev)
  1602. {
  1603. uint32_t tmp;
  1604. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1605. tmp |= (7 << 28);
  1606. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1607. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1608. udelay(200);
  1609. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1610. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1611. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1612. }
  1613. int r100_rb2d_reset(struct radeon_device *rdev)
  1614. {
  1615. uint32_t tmp;
  1616. int i;
  1617. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1618. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1619. udelay(200);
  1620. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1621. /* Wait to prevent race in RBBM_STATUS */
  1622. mdelay(1);
  1623. for (i = 0; i < rdev->usec_timeout; i++) {
  1624. tmp = RREG32(RADEON_RBBM_STATUS);
  1625. if (!(tmp & (1 << 26))) {
  1626. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1627. tmp);
  1628. return 0;
  1629. }
  1630. DRM_UDELAY(1);
  1631. }
  1632. tmp = RREG32(RADEON_RBBM_STATUS);
  1633. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1634. return -1;
  1635. }
  1636. int r100_gpu_reset(struct radeon_device *rdev)
  1637. {
  1638. uint32_t status;
  1639. /* reset order likely matter */
  1640. status = RREG32(RADEON_RBBM_STATUS);
  1641. /* reset HDP */
  1642. r100_hdp_reset(rdev);
  1643. /* reset rb2d */
  1644. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1645. r100_rb2d_reset(rdev);
  1646. }
  1647. /* TODO: reset 3D engine */
  1648. /* reset CP */
  1649. status = RREG32(RADEON_RBBM_STATUS);
  1650. if (status & (1 << 16)) {
  1651. r100_cp_reset(rdev);
  1652. }
  1653. /* Check if GPU is idle */
  1654. status = RREG32(RADEON_RBBM_STATUS);
  1655. if (status & (1 << 31)) {
  1656. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1657. return -1;
  1658. }
  1659. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1660. return 0;
  1661. }
  1662. void r100_set_common_regs(struct radeon_device *rdev)
  1663. {
  1664. /* set these so they don't interfere with anything */
  1665. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1666. WREG32(RADEON_SUBPIC_CNTL, 0);
  1667. WREG32(RADEON_VIPH_CONTROL, 0);
  1668. WREG32(RADEON_I2C_CNTL_1, 0);
  1669. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1670. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1671. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1672. }
  1673. /*
  1674. * VRAM info
  1675. */
  1676. static void r100_vram_get_type(struct radeon_device *rdev)
  1677. {
  1678. uint32_t tmp;
  1679. rdev->mc.vram_is_ddr = false;
  1680. if (rdev->flags & RADEON_IS_IGP)
  1681. rdev->mc.vram_is_ddr = true;
  1682. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1683. rdev->mc.vram_is_ddr = true;
  1684. if ((rdev->family == CHIP_RV100) ||
  1685. (rdev->family == CHIP_RS100) ||
  1686. (rdev->family == CHIP_RS200)) {
  1687. tmp = RREG32(RADEON_MEM_CNTL);
  1688. if (tmp & RV100_HALF_MODE) {
  1689. rdev->mc.vram_width = 32;
  1690. } else {
  1691. rdev->mc.vram_width = 64;
  1692. }
  1693. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1694. rdev->mc.vram_width /= 4;
  1695. rdev->mc.vram_is_ddr = true;
  1696. }
  1697. } else if (rdev->family <= CHIP_RV280) {
  1698. tmp = RREG32(RADEON_MEM_CNTL);
  1699. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1700. rdev->mc.vram_width = 128;
  1701. } else {
  1702. rdev->mc.vram_width = 64;
  1703. }
  1704. } else {
  1705. /* newer IGPs */
  1706. rdev->mc.vram_width = 128;
  1707. }
  1708. }
  1709. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1710. {
  1711. u32 aper_size;
  1712. u8 byte;
  1713. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1714. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1715. * that is has the 2nd generation multifunction PCI interface
  1716. */
  1717. if (rdev->family == CHIP_RV280 ||
  1718. rdev->family >= CHIP_RV350) {
  1719. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1720. ~RADEON_HDP_APER_CNTL);
  1721. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1722. return aper_size * 2;
  1723. }
  1724. /* Older cards have all sorts of funny issues to deal with. First
  1725. * check if it's a multifunction card by reading the PCI config
  1726. * header type... Limit those to one aperture size
  1727. */
  1728. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1729. if (byte & 0x80) {
  1730. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1731. DRM_INFO("Limiting VRAM to one aperture\n");
  1732. return aper_size;
  1733. }
  1734. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1735. * have set it up. We don't write this as it's broken on some ASICs but
  1736. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1737. */
  1738. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1739. return aper_size * 2;
  1740. return aper_size;
  1741. }
  1742. void r100_vram_init_sizes(struct radeon_device *rdev)
  1743. {
  1744. u64 config_aper_size;
  1745. u32 accessible;
  1746. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1747. if (rdev->flags & RADEON_IS_IGP) {
  1748. uint32_t tom;
  1749. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1750. tom = RREG32(RADEON_NB_TOM);
  1751. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1752. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1753. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1754. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1755. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1756. } else {
  1757. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1758. /* Some production boards of m6 will report 0
  1759. * if it's 8 MB
  1760. */
  1761. if (rdev->mc.real_vram_size == 0) {
  1762. rdev->mc.real_vram_size = 8192 * 1024;
  1763. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1764. }
  1765. /* let driver place VRAM */
  1766. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1767. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1768. * Novell bug 204882 + along with lots of ubuntu ones */
  1769. if (config_aper_size > rdev->mc.real_vram_size)
  1770. rdev->mc.mc_vram_size = config_aper_size;
  1771. else
  1772. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1773. }
  1774. /* work out accessible VRAM */
  1775. accessible = r100_get_accessible_vram(rdev);
  1776. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1777. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1778. if (accessible > rdev->mc.aper_size)
  1779. accessible = rdev->mc.aper_size;
  1780. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1781. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1782. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1783. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1784. }
  1785. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1786. {
  1787. uint32_t temp;
  1788. temp = RREG32(RADEON_CONFIG_CNTL);
  1789. if (state == false) {
  1790. temp &= ~(1<<8);
  1791. temp |= (1<<9);
  1792. } else {
  1793. temp &= ~(1<<9);
  1794. }
  1795. WREG32(RADEON_CONFIG_CNTL, temp);
  1796. }
  1797. void r100_vram_info(struct radeon_device *rdev)
  1798. {
  1799. r100_vram_get_type(rdev);
  1800. r100_vram_init_sizes(rdev);
  1801. }
  1802. /*
  1803. * Indirect registers accessor
  1804. */
  1805. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1806. {
  1807. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1808. return;
  1809. }
  1810. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1811. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1812. }
  1813. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1814. {
  1815. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1816. * or the chip could hang on a subsequent access
  1817. */
  1818. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1819. udelay(5000);
  1820. }
  1821. /* This function is required to workaround a hardware bug in some (all?)
  1822. * revisions of the R300. This workaround should be called after every
  1823. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1824. * may not be correct.
  1825. */
  1826. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1827. uint32_t save, tmp;
  1828. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1829. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1830. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1831. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1832. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1833. }
  1834. }
  1835. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1836. {
  1837. uint32_t data;
  1838. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1839. r100_pll_errata_after_index(rdev);
  1840. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1841. r100_pll_errata_after_data(rdev);
  1842. return data;
  1843. }
  1844. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1845. {
  1846. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1847. r100_pll_errata_after_index(rdev);
  1848. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1849. r100_pll_errata_after_data(rdev);
  1850. }
  1851. void r100_set_safe_registers(struct radeon_device *rdev)
  1852. {
  1853. if (ASIC_IS_RN50(rdev)) {
  1854. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1855. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1856. } else if (rdev->family < CHIP_R200) {
  1857. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1858. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1859. } else {
  1860. r200_set_safe_registers(rdev);
  1861. }
  1862. }
  1863. /*
  1864. * Debugfs info
  1865. */
  1866. #if defined(CONFIG_DEBUG_FS)
  1867. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1868. {
  1869. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1870. struct drm_device *dev = node->minor->dev;
  1871. struct radeon_device *rdev = dev->dev_private;
  1872. uint32_t reg, value;
  1873. unsigned i;
  1874. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1875. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1876. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1877. for (i = 0; i < 64; i++) {
  1878. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1879. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1880. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1881. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1882. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1883. }
  1884. return 0;
  1885. }
  1886. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1887. {
  1888. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1889. struct drm_device *dev = node->minor->dev;
  1890. struct radeon_device *rdev = dev->dev_private;
  1891. uint32_t rdp, wdp;
  1892. unsigned count, i, j;
  1893. radeon_ring_free_size(rdev);
  1894. rdp = RREG32(RADEON_CP_RB_RPTR);
  1895. wdp = RREG32(RADEON_CP_RB_WPTR);
  1896. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1897. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1898. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1899. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1900. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1901. seq_printf(m, "%u dwords in ring\n", count);
  1902. for (j = 0; j <= count; j++) {
  1903. i = (rdp + j) & rdev->cp.ptr_mask;
  1904. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1905. }
  1906. return 0;
  1907. }
  1908. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1909. {
  1910. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1911. struct drm_device *dev = node->minor->dev;
  1912. struct radeon_device *rdev = dev->dev_private;
  1913. uint32_t csq_stat, csq2_stat, tmp;
  1914. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1915. unsigned i;
  1916. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1917. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1918. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1919. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1920. r_rptr = (csq_stat >> 0) & 0x3ff;
  1921. r_wptr = (csq_stat >> 10) & 0x3ff;
  1922. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1923. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1924. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1925. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1926. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1927. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1928. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1929. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1930. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1931. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1932. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1933. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1934. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1935. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1936. seq_printf(m, "Ring fifo:\n");
  1937. for (i = 0; i < 256; i++) {
  1938. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1939. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1940. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1941. }
  1942. seq_printf(m, "Indirect1 fifo:\n");
  1943. for (i = 256; i <= 512; i++) {
  1944. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1945. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1946. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1947. }
  1948. seq_printf(m, "Indirect2 fifo:\n");
  1949. for (i = 640; i < ib1_wptr; i++) {
  1950. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1951. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1952. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1953. }
  1954. return 0;
  1955. }
  1956. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1957. {
  1958. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1959. struct drm_device *dev = node->minor->dev;
  1960. struct radeon_device *rdev = dev->dev_private;
  1961. uint32_t tmp;
  1962. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1963. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1964. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1965. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1966. tmp = RREG32(RADEON_BUS_CNTL);
  1967. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1968. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1969. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1970. tmp = RREG32(RADEON_AGP_BASE);
  1971. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1972. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1973. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1974. tmp = RREG32(0x01D0);
  1975. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1976. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1977. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1978. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1979. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1980. tmp = RREG32(0x01E4);
  1981. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1982. return 0;
  1983. }
  1984. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1985. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1986. };
  1987. static struct drm_info_list r100_debugfs_cp_list[] = {
  1988. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1989. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1990. };
  1991. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1992. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1993. };
  1994. #endif
  1995. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1996. {
  1997. #if defined(CONFIG_DEBUG_FS)
  1998. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1999. #else
  2000. return 0;
  2001. #endif
  2002. }
  2003. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2004. {
  2005. #if defined(CONFIG_DEBUG_FS)
  2006. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2007. #else
  2008. return 0;
  2009. #endif
  2010. }
  2011. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2012. {
  2013. #if defined(CONFIG_DEBUG_FS)
  2014. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2015. #else
  2016. return 0;
  2017. #endif
  2018. }
  2019. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2020. uint32_t tiling_flags, uint32_t pitch,
  2021. uint32_t offset, uint32_t obj_size)
  2022. {
  2023. int surf_index = reg * 16;
  2024. int flags = 0;
  2025. /* r100/r200 divide by 16 */
  2026. if (rdev->family < CHIP_R300)
  2027. flags = pitch / 16;
  2028. else
  2029. flags = pitch / 8;
  2030. if (rdev->family <= CHIP_RS200) {
  2031. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2032. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2033. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2034. if (tiling_flags & RADEON_TILING_MACRO)
  2035. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2036. } else if (rdev->family <= CHIP_RV280) {
  2037. if (tiling_flags & (RADEON_TILING_MACRO))
  2038. flags |= R200_SURF_TILE_COLOR_MACRO;
  2039. if (tiling_flags & RADEON_TILING_MICRO)
  2040. flags |= R200_SURF_TILE_COLOR_MICRO;
  2041. } else {
  2042. if (tiling_flags & RADEON_TILING_MACRO)
  2043. flags |= R300_SURF_TILE_MACRO;
  2044. if (tiling_flags & RADEON_TILING_MICRO)
  2045. flags |= R300_SURF_TILE_MICRO;
  2046. }
  2047. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2048. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2049. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2050. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2051. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2052. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2053. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2054. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2055. return 0;
  2056. }
  2057. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2058. {
  2059. int surf_index = reg * 16;
  2060. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2061. }
  2062. void r100_bandwidth_update(struct radeon_device *rdev)
  2063. {
  2064. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2065. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2066. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2067. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2068. fixed20_12 memtcas_ff[8] = {
  2069. fixed_init(1),
  2070. fixed_init(2),
  2071. fixed_init(3),
  2072. fixed_init(0),
  2073. fixed_init_half(1),
  2074. fixed_init_half(2),
  2075. fixed_init(0),
  2076. };
  2077. fixed20_12 memtcas_rs480_ff[8] = {
  2078. fixed_init(0),
  2079. fixed_init(1),
  2080. fixed_init(2),
  2081. fixed_init(3),
  2082. fixed_init(0),
  2083. fixed_init_half(1),
  2084. fixed_init_half(2),
  2085. fixed_init_half(3),
  2086. };
  2087. fixed20_12 memtcas2_ff[8] = {
  2088. fixed_init(0),
  2089. fixed_init(1),
  2090. fixed_init(2),
  2091. fixed_init(3),
  2092. fixed_init(4),
  2093. fixed_init(5),
  2094. fixed_init(6),
  2095. fixed_init(7),
  2096. };
  2097. fixed20_12 memtrbs[8] = {
  2098. fixed_init(1),
  2099. fixed_init_half(1),
  2100. fixed_init(2),
  2101. fixed_init_half(2),
  2102. fixed_init(3),
  2103. fixed_init_half(3),
  2104. fixed_init(4),
  2105. fixed_init_half(4)
  2106. };
  2107. fixed20_12 memtrbs_r4xx[8] = {
  2108. fixed_init(4),
  2109. fixed_init(5),
  2110. fixed_init(6),
  2111. fixed_init(7),
  2112. fixed_init(8),
  2113. fixed_init(9),
  2114. fixed_init(10),
  2115. fixed_init(11)
  2116. };
  2117. fixed20_12 min_mem_eff;
  2118. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2119. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2120. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2121. disp_drain_rate2, read_return_rate;
  2122. fixed20_12 time_disp1_drop_priority;
  2123. int c;
  2124. int cur_size = 16; /* in octawords */
  2125. int critical_point = 0, critical_point2;
  2126. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2127. int stop_req, max_stop_req;
  2128. struct drm_display_mode *mode1 = NULL;
  2129. struct drm_display_mode *mode2 = NULL;
  2130. uint32_t pixel_bytes1 = 0;
  2131. uint32_t pixel_bytes2 = 0;
  2132. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2133. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2134. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2135. }
  2136. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2137. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2138. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2139. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2140. }
  2141. }
  2142. min_mem_eff.full = rfixed_const_8(0);
  2143. /* get modes */
  2144. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2145. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2146. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2147. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2148. /* check crtc enables */
  2149. if (mode2)
  2150. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2151. if (mode1)
  2152. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2153. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2154. }
  2155. /*
  2156. * determine is there is enough bw for current mode
  2157. */
  2158. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2159. temp_ff.full = rfixed_const(100);
  2160. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2161. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2162. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2163. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2164. temp_ff.full = rfixed_const(temp);
  2165. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2166. pix_clk.full = 0;
  2167. pix_clk2.full = 0;
  2168. peak_disp_bw.full = 0;
  2169. if (mode1) {
  2170. temp_ff.full = rfixed_const(1000);
  2171. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2172. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2173. temp_ff.full = rfixed_const(pixel_bytes1);
  2174. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2175. }
  2176. if (mode2) {
  2177. temp_ff.full = rfixed_const(1000);
  2178. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2179. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2180. temp_ff.full = rfixed_const(pixel_bytes2);
  2181. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2182. }
  2183. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2184. if (peak_disp_bw.full >= mem_bw.full) {
  2185. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2186. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2187. }
  2188. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2189. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2190. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2191. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2192. mem_trp = ((temp & 0x3)) + 1;
  2193. mem_tras = ((temp & 0x70) >> 4) + 1;
  2194. } else if (rdev->family == CHIP_R300 ||
  2195. rdev->family == CHIP_R350) { /* r300, r350 */
  2196. mem_trcd = (temp & 0x7) + 1;
  2197. mem_trp = ((temp >> 8) & 0x7) + 1;
  2198. mem_tras = ((temp >> 11) & 0xf) + 4;
  2199. } else if (rdev->family == CHIP_RV350 ||
  2200. rdev->family <= CHIP_RV380) {
  2201. /* rv3x0 */
  2202. mem_trcd = (temp & 0x7) + 3;
  2203. mem_trp = ((temp >> 8) & 0x7) + 3;
  2204. mem_tras = ((temp >> 11) & 0xf) + 6;
  2205. } else if (rdev->family == CHIP_R420 ||
  2206. rdev->family == CHIP_R423 ||
  2207. rdev->family == CHIP_RV410) {
  2208. /* r4xx */
  2209. mem_trcd = (temp & 0xf) + 3;
  2210. if (mem_trcd > 15)
  2211. mem_trcd = 15;
  2212. mem_trp = ((temp >> 8) & 0xf) + 3;
  2213. if (mem_trp > 15)
  2214. mem_trp = 15;
  2215. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2216. if (mem_tras > 31)
  2217. mem_tras = 31;
  2218. } else { /* RV200, R200 */
  2219. mem_trcd = (temp & 0x7) + 1;
  2220. mem_trp = ((temp >> 8) & 0x7) + 1;
  2221. mem_tras = ((temp >> 12) & 0xf) + 4;
  2222. }
  2223. /* convert to FF */
  2224. trcd_ff.full = rfixed_const(mem_trcd);
  2225. trp_ff.full = rfixed_const(mem_trp);
  2226. tras_ff.full = rfixed_const(mem_tras);
  2227. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2228. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2229. data = (temp & (7 << 20)) >> 20;
  2230. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2231. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2232. tcas_ff = memtcas_rs480_ff[data];
  2233. else
  2234. tcas_ff = memtcas_ff[data];
  2235. } else
  2236. tcas_ff = memtcas2_ff[data];
  2237. if (rdev->family == CHIP_RS400 ||
  2238. rdev->family == CHIP_RS480) {
  2239. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2240. data = (temp >> 23) & 0x7;
  2241. if (data < 5)
  2242. tcas_ff.full += rfixed_const(data);
  2243. }
  2244. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2245. /* on the R300, Tcas is included in Trbs.
  2246. */
  2247. temp = RREG32(RADEON_MEM_CNTL);
  2248. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2249. if (data == 1) {
  2250. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2251. temp = RREG32(R300_MC_IND_INDEX);
  2252. temp &= ~R300_MC_IND_ADDR_MASK;
  2253. temp |= R300_MC_READ_CNTL_CD_mcind;
  2254. WREG32(R300_MC_IND_INDEX, temp);
  2255. temp = RREG32(R300_MC_IND_DATA);
  2256. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2257. } else {
  2258. temp = RREG32(R300_MC_READ_CNTL_AB);
  2259. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2260. }
  2261. } else {
  2262. temp = RREG32(R300_MC_READ_CNTL_AB);
  2263. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2264. }
  2265. if (rdev->family == CHIP_RV410 ||
  2266. rdev->family == CHIP_R420 ||
  2267. rdev->family == CHIP_R423)
  2268. trbs_ff = memtrbs_r4xx[data];
  2269. else
  2270. trbs_ff = memtrbs[data];
  2271. tcas_ff.full += trbs_ff.full;
  2272. }
  2273. sclk_eff_ff.full = sclk_ff.full;
  2274. if (rdev->flags & RADEON_IS_AGP) {
  2275. fixed20_12 agpmode_ff;
  2276. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2277. temp_ff.full = rfixed_const_666(16);
  2278. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2279. }
  2280. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2281. if (ASIC_IS_R300(rdev)) {
  2282. sclk_delay_ff.full = rfixed_const(250);
  2283. } else {
  2284. if ((rdev->family == CHIP_RV100) ||
  2285. rdev->flags & RADEON_IS_IGP) {
  2286. if (rdev->mc.vram_is_ddr)
  2287. sclk_delay_ff.full = rfixed_const(41);
  2288. else
  2289. sclk_delay_ff.full = rfixed_const(33);
  2290. } else {
  2291. if (rdev->mc.vram_width == 128)
  2292. sclk_delay_ff.full = rfixed_const(57);
  2293. else
  2294. sclk_delay_ff.full = rfixed_const(41);
  2295. }
  2296. }
  2297. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2298. if (rdev->mc.vram_is_ddr) {
  2299. if (rdev->mc.vram_width == 32) {
  2300. k1.full = rfixed_const(40);
  2301. c = 3;
  2302. } else {
  2303. k1.full = rfixed_const(20);
  2304. c = 1;
  2305. }
  2306. } else {
  2307. k1.full = rfixed_const(40);
  2308. c = 3;
  2309. }
  2310. temp_ff.full = rfixed_const(2);
  2311. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2312. temp_ff.full = rfixed_const(c);
  2313. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2314. temp_ff.full = rfixed_const(4);
  2315. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2316. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2317. mc_latency_mclk.full += k1.full;
  2318. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2319. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2320. /*
  2321. HW cursor time assuming worst case of full size colour cursor.
  2322. */
  2323. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2324. temp_ff.full += trcd_ff.full;
  2325. if (temp_ff.full < tras_ff.full)
  2326. temp_ff.full = tras_ff.full;
  2327. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2328. temp_ff.full = rfixed_const(cur_size);
  2329. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2330. /*
  2331. Find the total latency for the display data.
  2332. */
  2333. disp_latency_overhead.full = rfixed_const(8);
  2334. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2335. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2336. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2337. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2338. disp_latency.full = mc_latency_mclk.full;
  2339. else
  2340. disp_latency.full = mc_latency_sclk.full;
  2341. /* setup Max GRPH_STOP_REQ default value */
  2342. if (ASIC_IS_RV100(rdev))
  2343. max_stop_req = 0x5c;
  2344. else
  2345. max_stop_req = 0x7c;
  2346. if (mode1) {
  2347. /* CRTC1
  2348. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2349. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2350. */
  2351. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2352. if (stop_req > max_stop_req)
  2353. stop_req = max_stop_req;
  2354. /*
  2355. Find the drain rate of the display buffer.
  2356. */
  2357. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2358. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2359. /*
  2360. Find the critical point of the display buffer.
  2361. */
  2362. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2363. crit_point_ff.full += rfixed_const_half(0);
  2364. critical_point = rfixed_trunc(crit_point_ff);
  2365. if (rdev->disp_priority == 2) {
  2366. critical_point = 0;
  2367. }
  2368. /*
  2369. The critical point should never be above max_stop_req-4. Setting
  2370. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2371. */
  2372. if (max_stop_req - critical_point < 4)
  2373. critical_point = 0;
  2374. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2375. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2376. critical_point = 0x10;
  2377. }
  2378. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2379. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2380. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2381. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2382. if ((rdev->family == CHIP_R350) &&
  2383. (stop_req > 0x15)) {
  2384. stop_req -= 0x10;
  2385. }
  2386. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2387. temp |= RADEON_GRPH_BUFFER_SIZE;
  2388. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2389. RADEON_GRPH_CRITICAL_AT_SOF |
  2390. RADEON_GRPH_STOP_CNTL);
  2391. /*
  2392. Write the result into the register.
  2393. */
  2394. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2395. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2396. #if 0
  2397. if ((rdev->family == CHIP_RS400) ||
  2398. (rdev->family == CHIP_RS480)) {
  2399. /* attempt to program RS400 disp regs correctly ??? */
  2400. temp = RREG32(RS400_DISP1_REG_CNTL);
  2401. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2402. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2403. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2404. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2405. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2406. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2407. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2408. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2409. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2410. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2411. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2412. }
  2413. #endif
  2414. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2415. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2416. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2417. }
  2418. if (mode2) {
  2419. u32 grph2_cntl;
  2420. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2421. if (stop_req > max_stop_req)
  2422. stop_req = max_stop_req;
  2423. /*
  2424. Find the drain rate of the display buffer.
  2425. */
  2426. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2427. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2428. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2429. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2430. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2431. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2432. if ((rdev->family == CHIP_R350) &&
  2433. (stop_req > 0x15)) {
  2434. stop_req -= 0x10;
  2435. }
  2436. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2437. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2438. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2439. RADEON_GRPH_CRITICAL_AT_SOF |
  2440. RADEON_GRPH_STOP_CNTL);
  2441. if ((rdev->family == CHIP_RS100) ||
  2442. (rdev->family == CHIP_RS200))
  2443. critical_point2 = 0;
  2444. else {
  2445. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2446. temp_ff.full = rfixed_const(temp);
  2447. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2448. if (sclk_ff.full < temp_ff.full)
  2449. temp_ff.full = sclk_ff.full;
  2450. read_return_rate.full = temp_ff.full;
  2451. if (mode1) {
  2452. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2453. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2454. } else {
  2455. time_disp1_drop_priority.full = 0;
  2456. }
  2457. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2458. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2459. crit_point_ff.full += rfixed_const_half(0);
  2460. critical_point2 = rfixed_trunc(crit_point_ff);
  2461. if (rdev->disp_priority == 2) {
  2462. critical_point2 = 0;
  2463. }
  2464. if (max_stop_req - critical_point2 < 4)
  2465. critical_point2 = 0;
  2466. }
  2467. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2468. /* some R300 cards have problem with this set to 0 */
  2469. critical_point2 = 0x10;
  2470. }
  2471. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2472. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2473. if ((rdev->family == CHIP_RS400) ||
  2474. (rdev->family == CHIP_RS480)) {
  2475. #if 0
  2476. /* attempt to program RS400 disp2 regs correctly ??? */
  2477. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2478. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2479. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2480. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2481. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2482. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2483. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2484. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2485. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2486. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2487. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2488. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2489. #endif
  2490. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2491. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2492. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2493. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2494. }
  2495. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2496. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2497. }
  2498. }
  2499. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2500. {
  2501. DRM_ERROR("pitch %d\n", t->pitch);
  2502. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2503. DRM_ERROR("width %d\n", t->width);
  2504. DRM_ERROR("width_11 %d\n", t->width_11);
  2505. DRM_ERROR("height %d\n", t->height);
  2506. DRM_ERROR("height_11 %d\n", t->height_11);
  2507. DRM_ERROR("num levels %d\n", t->num_levels);
  2508. DRM_ERROR("depth %d\n", t->txdepth);
  2509. DRM_ERROR("bpp %d\n", t->cpp);
  2510. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2511. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2512. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2513. }
  2514. static int r100_cs_track_cube(struct radeon_device *rdev,
  2515. struct r100_cs_track *track, unsigned idx)
  2516. {
  2517. unsigned face, w, h;
  2518. struct radeon_bo *cube_robj;
  2519. unsigned long size;
  2520. for (face = 0; face < 5; face++) {
  2521. cube_robj = track->textures[idx].cube_info[face].robj;
  2522. w = track->textures[idx].cube_info[face].width;
  2523. h = track->textures[idx].cube_info[face].height;
  2524. size = w * h;
  2525. size *= track->textures[idx].cpp;
  2526. size += track->textures[idx].cube_info[face].offset;
  2527. if (size > radeon_bo_size(cube_robj)) {
  2528. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2529. size, radeon_bo_size(cube_robj));
  2530. r100_cs_track_texture_print(&track->textures[idx]);
  2531. return -1;
  2532. }
  2533. }
  2534. return 0;
  2535. }
  2536. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2537. struct r100_cs_track *track)
  2538. {
  2539. struct radeon_bo *robj;
  2540. unsigned long size;
  2541. unsigned u, i, w, h;
  2542. int ret;
  2543. for (u = 0; u < track->num_texture; u++) {
  2544. if (!track->textures[u].enabled)
  2545. continue;
  2546. robj = track->textures[u].robj;
  2547. if (robj == NULL) {
  2548. DRM_ERROR("No texture bound to unit %u\n", u);
  2549. return -EINVAL;
  2550. }
  2551. size = 0;
  2552. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2553. if (track->textures[u].use_pitch) {
  2554. if (rdev->family < CHIP_R300)
  2555. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2556. else
  2557. w = track->textures[u].pitch / (1 << i);
  2558. } else {
  2559. w = track->textures[u].width;
  2560. if (rdev->family >= CHIP_RV515)
  2561. w |= track->textures[u].width_11;
  2562. w = w / (1 << i);
  2563. if (track->textures[u].roundup_w)
  2564. w = roundup_pow_of_two(w);
  2565. }
  2566. h = track->textures[u].height;
  2567. if (rdev->family >= CHIP_RV515)
  2568. h |= track->textures[u].height_11;
  2569. h = h / (1 << i);
  2570. if (track->textures[u].roundup_h)
  2571. h = roundup_pow_of_two(h);
  2572. size += w * h;
  2573. }
  2574. size *= track->textures[u].cpp;
  2575. switch (track->textures[u].tex_coord_type) {
  2576. case 0:
  2577. break;
  2578. case 1:
  2579. size *= (1 << track->textures[u].txdepth);
  2580. break;
  2581. case 2:
  2582. if (track->separate_cube) {
  2583. ret = r100_cs_track_cube(rdev, track, u);
  2584. if (ret)
  2585. return ret;
  2586. } else
  2587. size *= 6;
  2588. break;
  2589. default:
  2590. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2591. "%u\n", track->textures[u].tex_coord_type, u);
  2592. return -EINVAL;
  2593. }
  2594. if (size > radeon_bo_size(robj)) {
  2595. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2596. "%lu\n", u, size, radeon_bo_size(robj));
  2597. r100_cs_track_texture_print(&track->textures[u]);
  2598. return -EINVAL;
  2599. }
  2600. }
  2601. return 0;
  2602. }
  2603. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2604. {
  2605. unsigned i;
  2606. unsigned long size;
  2607. unsigned prim_walk;
  2608. unsigned nverts;
  2609. for (i = 0; i < track->num_cb; i++) {
  2610. if (track->cb[i].robj == NULL) {
  2611. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2612. return -EINVAL;
  2613. }
  2614. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2615. size += track->cb[i].offset;
  2616. if (size > radeon_bo_size(track->cb[i].robj)) {
  2617. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2618. "(need %lu have %lu) !\n", i, size,
  2619. radeon_bo_size(track->cb[i].robj));
  2620. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2621. i, track->cb[i].pitch, track->cb[i].cpp,
  2622. track->cb[i].offset, track->maxy);
  2623. return -EINVAL;
  2624. }
  2625. }
  2626. if (track->z_enabled) {
  2627. if (track->zb.robj == NULL) {
  2628. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2629. return -EINVAL;
  2630. }
  2631. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2632. size += track->zb.offset;
  2633. if (size > radeon_bo_size(track->zb.robj)) {
  2634. DRM_ERROR("[drm] Buffer too small for z buffer "
  2635. "(need %lu have %lu) !\n", size,
  2636. radeon_bo_size(track->zb.robj));
  2637. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2638. track->zb.pitch, track->zb.cpp,
  2639. track->zb.offset, track->maxy);
  2640. return -EINVAL;
  2641. }
  2642. }
  2643. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2644. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2645. switch (prim_walk) {
  2646. case 1:
  2647. for (i = 0; i < track->num_arrays; i++) {
  2648. size = track->arrays[i].esize * track->max_indx * 4;
  2649. if (track->arrays[i].robj == NULL) {
  2650. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2651. "bound\n", prim_walk, i);
  2652. return -EINVAL;
  2653. }
  2654. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2655. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2656. "need %lu dwords have %lu dwords\n",
  2657. prim_walk, i, size >> 2,
  2658. radeon_bo_size(track->arrays[i].robj)
  2659. >> 2);
  2660. DRM_ERROR("Max indices %u\n", track->max_indx);
  2661. return -EINVAL;
  2662. }
  2663. }
  2664. break;
  2665. case 2:
  2666. for (i = 0; i < track->num_arrays; i++) {
  2667. size = track->arrays[i].esize * (nverts - 1) * 4;
  2668. if (track->arrays[i].robj == NULL) {
  2669. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2670. "bound\n", prim_walk, i);
  2671. return -EINVAL;
  2672. }
  2673. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2674. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2675. "need %lu dwords have %lu dwords\n",
  2676. prim_walk, i, size >> 2,
  2677. radeon_bo_size(track->arrays[i].robj)
  2678. >> 2);
  2679. return -EINVAL;
  2680. }
  2681. }
  2682. break;
  2683. case 3:
  2684. size = track->vtx_size * nverts;
  2685. if (size != track->immd_dwords) {
  2686. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2687. track->immd_dwords, size);
  2688. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2689. nverts, track->vtx_size);
  2690. return -EINVAL;
  2691. }
  2692. break;
  2693. default:
  2694. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2695. prim_walk);
  2696. return -EINVAL;
  2697. }
  2698. return r100_cs_track_texture_check(rdev, track);
  2699. }
  2700. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2701. {
  2702. unsigned i, face;
  2703. if (rdev->family < CHIP_R300) {
  2704. track->num_cb = 1;
  2705. if (rdev->family <= CHIP_RS200)
  2706. track->num_texture = 3;
  2707. else
  2708. track->num_texture = 6;
  2709. track->maxy = 2048;
  2710. track->separate_cube = 1;
  2711. } else {
  2712. track->num_cb = 4;
  2713. track->num_texture = 16;
  2714. track->maxy = 4096;
  2715. track->separate_cube = 0;
  2716. }
  2717. for (i = 0; i < track->num_cb; i++) {
  2718. track->cb[i].robj = NULL;
  2719. track->cb[i].pitch = 8192;
  2720. track->cb[i].cpp = 16;
  2721. track->cb[i].offset = 0;
  2722. }
  2723. track->z_enabled = true;
  2724. track->zb.robj = NULL;
  2725. track->zb.pitch = 8192;
  2726. track->zb.cpp = 4;
  2727. track->zb.offset = 0;
  2728. track->vtx_size = 0x7F;
  2729. track->immd_dwords = 0xFFFFFFFFUL;
  2730. track->num_arrays = 11;
  2731. track->max_indx = 0x00FFFFFFUL;
  2732. for (i = 0; i < track->num_arrays; i++) {
  2733. track->arrays[i].robj = NULL;
  2734. track->arrays[i].esize = 0x7F;
  2735. }
  2736. for (i = 0; i < track->num_texture; i++) {
  2737. track->textures[i].pitch = 16536;
  2738. track->textures[i].width = 16536;
  2739. track->textures[i].height = 16536;
  2740. track->textures[i].width_11 = 1 << 11;
  2741. track->textures[i].height_11 = 1 << 11;
  2742. track->textures[i].num_levels = 12;
  2743. if (rdev->family <= CHIP_RS200) {
  2744. track->textures[i].tex_coord_type = 0;
  2745. track->textures[i].txdepth = 0;
  2746. } else {
  2747. track->textures[i].txdepth = 16;
  2748. track->textures[i].tex_coord_type = 1;
  2749. }
  2750. track->textures[i].cpp = 64;
  2751. track->textures[i].robj = NULL;
  2752. /* CS IB emission code makes sure texture unit are disabled */
  2753. track->textures[i].enabled = false;
  2754. track->textures[i].roundup_w = true;
  2755. track->textures[i].roundup_h = true;
  2756. if (track->separate_cube)
  2757. for (face = 0; face < 5; face++) {
  2758. track->textures[i].cube_info[face].robj = NULL;
  2759. track->textures[i].cube_info[face].width = 16536;
  2760. track->textures[i].cube_info[face].height = 16536;
  2761. track->textures[i].cube_info[face].offset = 0;
  2762. }
  2763. }
  2764. }
  2765. int r100_ring_test(struct radeon_device *rdev)
  2766. {
  2767. uint32_t scratch;
  2768. uint32_t tmp = 0;
  2769. unsigned i;
  2770. int r;
  2771. r = radeon_scratch_get(rdev, &scratch);
  2772. if (r) {
  2773. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2774. return r;
  2775. }
  2776. WREG32(scratch, 0xCAFEDEAD);
  2777. r = radeon_ring_lock(rdev, 2);
  2778. if (r) {
  2779. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2780. radeon_scratch_free(rdev, scratch);
  2781. return r;
  2782. }
  2783. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2784. radeon_ring_write(rdev, 0xDEADBEEF);
  2785. radeon_ring_unlock_commit(rdev);
  2786. for (i = 0; i < rdev->usec_timeout; i++) {
  2787. tmp = RREG32(scratch);
  2788. if (tmp == 0xDEADBEEF) {
  2789. break;
  2790. }
  2791. DRM_UDELAY(1);
  2792. }
  2793. if (i < rdev->usec_timeout) {
  2794. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2795. } else {
  2796. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2797. scratch, tmp);
  2798. r = -EINVAL;
  2799. }
  2800. radeon_scratch_free(rdev, scratch);
  2801. return r;
  2802. }
  2803. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2804. {
  2805. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2806. radeon_ring_write(rdev, ib->gpu_addr);
  2807. radeon_ring_write(rdev, ib->length_dw);
  2808. }
  2809. int r100_ib_test(struct radeon_device *rdev)
  2810. {
  2811. struct radeon_ib *ib;
  2812. uint32_t scratch;
  2813. uint32_t tmp = 0;
  2814. unsigned i;
  2815. int r;
  2816. r = radeon_scratch_get(rdev, &scratch);
  2817. if (r) {
  2818. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2819. return r;
  2820. }
  2821. WREG32(scratch, 0xCAFEDEAD);
  2822. r = radeon_ib_get(rdev, &ib);
  2823. if (r) {
  2824. return r;
  2825. }
  2826. ib->ptr[0] = PACKET0(scratch, 0);
  2827. ib->ptr[1] = 0xDEADBEEF;
  2828. ib->ptr[2] = PACKET2(0);
  2829. ib->ptr[3] = PACKET2(0);
  2830. ib->ptr[4] = PACKET2(0);
  2831. ib->ptr[5] = PACKET2(0);
  2832. ib->ptr[6] = PACKET2(0);
  2833. ib->ptr[7] = PACKET2(0);
  2834. ib->length_dw = 8;
  2835. r = radeon_ib_schedule(rdev, ib);
  2836. if (r) {
  2837. radeon_scratch_free(rdev, scratch);
  2838. radeon_ib_free(rdev, &ib);
  2839. return r;
  2840. }
  2841. r = radeon_fence_wait(ib->fence, false);
  2842. if (r) {
  2843. return r;
  2844. }
  2845. for (i = 0; i < rdev->usec_timeout; i++) {
  2846. tmp = RREG32(scratch);
  2847. if (tmp == 0xDEADBEEF) {
  2848. break;
  2849. }
  2850. DRM_UDELAY(1);
  2851. }
  2852. if (i < rdev->usec_timeout) {
  2853. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2854. } else {
  2855. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2856. scratch, tmp);
  2857. r = -EINVAL;
  2858. }
  2859. radeon_scratch_free(rdev, scratch);
  2860. radeon_ib_free(rdev, &ib);
  2861. return r;
  2862. }
  2863. void r100_ib_fini(struct radeon_device *rdev)
  2864. {
  2865. radeon_ib_pool_fini(rdev);
  2866. }
  2867. int r100_ib_init(struct radeon_device *rdev)
  2868. {
  2869. int r;
  2870. r = radeon_ib_pool_init(rdev);
  2871. if (r) {
  2872. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2873. r100_ib_fini(rdev);
  2874. return r;
  2875. }
  2876. r = r100_ib_test(rdev);
  2877. if (r) {
  2878. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2879. r100_ib_fini(rdev);
  2880. return r;
  2881. }
  2882. return 0;
  2883. }
  2884. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2885. {
  2886. /* Shutdown CP we shouldn't need to do that but better be safe than
  2887. * sorry
  2888. */
  2889. rdev->cp.ready = false;
  2890. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2891. /* Save few CRTC registers */
  2892. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2893. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2894. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2895. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2896. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2897. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2898. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2899. }
  2900. /* Disable VGA aperture access */
  2901. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2902. /* Disable cursor, overlay, crtc */
  2903. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2904. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2905. S_000054_CRTC_DISPLAY_DIS(1));
  2906. WREG32(R_000050_CRTC_GEN_CNTL,
  2907. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2908. S_000050_CRTC_DISP_REQ_EN_B(1));
  2909. WREG32(R_000420_OV0_SCALE_CNTL,
  2910. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2911. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2912. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2913. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2914. S_000360_CUR2_LOCK(1));
  2915. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2916. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2917. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2918. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2919. WREG32(R_000360_CUR2_OFFSET,
  2920. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2921. }
  2922. }
  2923. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2924. {
  2925. /* Update base address for crtc */
  2926. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2927. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2928. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2929. rdev->mc.vram_location);
  2930. }
  2931. /* Restore CRTC registers */
  2932. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2933. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2934. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2935. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2936. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2937. }
  2938. }
  2939. void r100_vga_render_disable(struct radeon_device *rdev)
  2940. {
  2941. u32 tmp;
  2942. tmp = RREG8(R_0003C2_GENMO_WT);
  2943. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2944. }
  2945. static void r100_debugfs(struct radeon_device *rdev)
  2946. {
  2947. int r;
  2948. r = r100_debugfs_mc_info_init(rdev);
  2949. if (r)
  2950. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  2951. }
  2952. static void r100_mc_program(struct radeon_device *rdev)
  2953. {
  2954. struct r100_mc_save save;
  2955. /* Stops all mc clients */
  2956. r100_mc_stop(rdev, &save);
  2957. if (rdev->flags & RADEON_IS_AGP) {
  2958. WREG32(R_00014C_MC_AGP_LOCATION,
  2959. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  2960. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  2961. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  2962. if (rdev->family > CHIP_RV200)
  2963. WREG32(R_00015C_AGP_BASE_2,
  2964. upper_32_bits(rdev->mc.agp_base) & 0xff);
  2965. } else {
  2966. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  2967. WREG32(R_000170_AGP_BASE, 0);
  2968. if (rdev->family > CHIP_RV200)
  2969. WREG32(R_00015C_AGP_BASE_2, 0);
  2970. }
  2971. /* Wait for mc idle */
  2972. if (r100_mc_wait_for_idle(rdev))
  2973. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  2974. /* Program MC, should be a 32bits limited address space */
  2975. WREG32(R_000148_MC_FB_LOCATION,
  2976. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  2977. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  2978. r100_mc_resume(rdev, &save);
  2979. }
  2980. void r100_clock_startup(struct radeon_device *rdev)
  2981. {
  2982. u32 tmp;
  2983. if (radeon_dynclks != -1 && radeon_dynclks)
  2984. radeon_legacy_set_clock_gating(rdev, 1);
  2985. /* We need to force on some of the block */
  2986. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  2987. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  2988. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  2989. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  2990. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  2991. }
  2992. static int r100_startup(struct radeon_device *rdev)
  2993. {
  2994. int r;
  2995. /* set common regs */
  2996. r100_set_common_regs(rdev);
  2997. /* program mc */
  2998. r100_mc_program(rdev);
  2999. /* Resume clock */
  3000. r100_clock_startup(rdev);
  3001. /* Initialize GPU configuration (# pipes, ...) */
  3002. r100_gpu_init(rdev);
  3003. /* Initialize GART (initialize after TTM so we can allocate
  3004. * memory through TTM but finalize after TTM) */
  3005. r100_enable_bm(rdev);
  3006. if (rdev->flags & RADEON_IS_PCI) {
  3007. r = r100_pci_gart_enable(rdev);
  3008. if (r)
  3009. return r;
  3010. }
  3011. /* Enable IRQ */
  3012. r100_irq_set(rdev);
  3013. /* 1M ring buffer */
  3014. r = r100_cp_init(rdev, 1024 * 1024);
  3015. if (r) {
  3016. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3017. return r;
  3018. }
  3019. r = r100_wb_init(rdev);
  3020. if (r)
  3021. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3022. r = r100_ib_init(rdev);
  3023. if (r) {
  3024. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3025. return r;
  3026. }
  3027. return 0;
  3028. }
  3029. int r100_resume(struct radeon_device *rdev)
  3030. {
  3031. /* Make sur GART are not working */
  3032. if (rdev->flags & RADEON_IS_PCI)
  3033. r100_pci_gart_disable(rdev);
  3034. /* Resume clock before doing reset */
  3035. r100_clock_startup(rdev);
  3036. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3037. if (radeon_gpu_reset(rdev)) {
  3038. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3039. RREG32(R_000E40_RBBM_STATUS),
  3040. RREG32(R_0007C0_CP_STAT));
  3041. }
  3042. /* post */
  3043. radeon_combios_asic_init(rdev->ddev);
  3044. /* Resume clock after posting */
  3045. r100_clock_startup(rdev);
  3046. /* Initialize surface registers */
  3047. radeon_surface_init(rdev);
  3048. return r100_startup(rdev);
  3049. }
  3050. int r100_suspend(struct radeon_device *rdev)
  3051. {
  3052. r100_cp_disable(rdev);
  3053. r100_wb_disable(rdev);
  3054. r100_irq_disable(rdev);
  3055. if (rdev->flags & RADEON_IS_PCI)
  3056. r100_pci_gart_disable(rdev);
  3057. return 0;
  3058. }
  3059. void r100_fini(struct radeon_device *rdev)
  3060. {
  3061. r100_suspend(rdev);
  3062. r100_cp_fini(rdev);
  3063. r100_wb_fini(rdev);
  3064. r100_ib_fini(rdev);
  3065. radeon_gem_fini(rdev);
  3066. if (rdev->flags & RADEON_IS_PCI)
  3067. r100_pci_gart_fini(rdev);
  3068. radeon_irq_kms_fini(rdev);
  3069. radeon_fence_driver_fini(rdev);
  3070. radeon_bo_fini(rdev);
  3071. radeon_atombios_fini(rdev);
  3072. kfree(rdev->bios);
  3073. rdev->bios = NULL;
  3074. }
  3075. int r100_mc_init(struct radeon_device *rdev)
  3076. {
  3077. int r;
  3078. u32 tmp;
  3079. /* Setup GPU memory space */
  3080. rdev->mc.vram_location = 0xFFFFFFFFUL;
  3081. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  3082. if (rdev->flags & RADEON_IS_IGP) {
  3083. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  3084. rdev->mc.vram_location = tmp << 16;
  3085. }
  3086. if (rdev->flags & RADEON_IS_AGP) {
  3087. r = radeon_agp_init(rdev);
  3088. if (r) {
  3089. printk(KERN_WARNING "[drm] Disabling AGP\n");
  3090. rdev->flags &= ~RADEON_IS_AGP;
  3091. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  3092. } else {
  3093. rdev->mc.gtt_location = rdev->mc.agp_base;
  3094. }
  3095. }
  3096. r = radeon_mc_setup(rdev);
  3097. if (r)
  3098. return r;
  3099. return 0;
  3100. }
  3101. int r100_init(struct radeon_device *rdev)
  3102. {
  3103. int r;
  3104. /* Register debugfs file specific to this group of asics */
  3105. r100_debugfs(rdev);
  3106. /* Disable VGA */
  3107. r100_vga_render_disable(rdev);
  3108. /* Initialize scratch registers */
  3109. radeon_scratch_init(rdev);
  3110. /* Initialize surface registers */
  3111. radeon_surface_init(rdev);
  3112. /* TODO: disable VGA need to use VGA request */
  3113. /* BIOS*/
  3114. if (!radeon_get_bios(rdev)) {
  3115. if (ASIC_IS_AVIVO(rdev))
  3116. return -EINVAL;
  3117. }
  3118. if (rdev->is_atom_bios) {
  3119. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3120. return -EINVAL;
  3121. } else {
  3122. r = radeon_combios_init(rdev);
  3123. if (r)
  3124. return r;
  3125. }
  3126. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3127. if (radeon_gpu_reset(rdev)) {
  3128. dev_warn(rdev->dev,
  3129. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3130. RREG32(R_000E40_RBBM_STATUS),
  3131. RREG32(R_0007C0_CP_STAT));
  3132. }
  3133. /* check if cards are posted or not */
  3134. if (radeon_boot_test_post_card(rdev) == false)
  3135. return -EINVAL;
  3136. /* Set asic errata */
  3137. r100_errata(rdev);
  3138. /* Initialize clocks */
  3139. radeon_get_clock_info(rdev->ddev);
  3140. /* Get vram informations */
  3141. r100_vram_info(rdev);
  3142. /* Initialize memory controller (also test AGP) */
  3143. r = r100_mc_init(rdev);
  3144. if (r)
  3145. return r;
  3146. /* Fence driver */
  3147. r = radeon_fence_driver_init(rdev);
  3148. if (r)
  3149. return r;
  3150. r = radeon_irq_kms_init(rdev);
  3151. if (r)
  3152. return r;
  3153. /* Memory manager */
  3154. r = radeon_bo_init(rdev);
  3155. if (r)
  3156. return r;
  3157. if (rdev->flags & RADEON_IS_PCI) {
  3158. r = r100_pci_gart_init(rdev);
  3159. if (r)
  3160. return r;
  3161. }
  3162. r100_set_safe_registers(rdev);
  3163. rdev->accel_working = true;
  3164. r = r100_startup(rdev);
  3165. if (r) {
  3166. /* Somethings want wront with the accel init stop accel */
  3167. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3168. r100_suspend(rdev);
  3169. r100_cp_fini(rdev);
  3170. r100_wb_fini(rdev);
  3171. r100_ib_fini(rdev);
  3172. if (rdev->flags & RADEON_IS_PCI)
  3173. r100_pci_gart_fini(rdev);
  3174. radeon_irq_kms_fini(rdev);
  3175. rdev->accel_working = false;
  3176. }
  3177. return 0;
  3178. }