nouveau_state.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "drm_sarea.h"
  29. #include "drm_crtc_helper.h"
  30. #include <linux/vgaarb.h>
  31. #include "nouveau_drv.h"
  32. #include "nouveau_drm.h"
  33. #include "nv50_display.h"
  34. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  35. static void nouveau_stub_takedown(struct drm_device *dev) {}
  36. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  37. {
  38. struct drm_nouveau_private *dev_priv = dev->dev_private;
  39. struct nouveau_engine *engine = &dev_priv->engine;
  40. switch (dev_priv->chipset & 0xf0) {
  41. case 0x00:
  42. engine->instmem.init = nv04_instmem_init;
  43. engine->instmem.takedown = nv04_instmem_takedown;
  44. engine->instmem.suspend = nv04_instmem_suspend;
  45. engine->instmem.resume = nv04_instmem_resume;
  46. engine->instmem.populate = nv04_instmem_populate;
  47. engine->instmem.clear = nv04_instmem_clear;
  48. engine->instmem.bind = nv04_instmem_bind;
  49. engine->instmem.unbind = nv04_instmem_unbind;
  50. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  51. engine->instmem.finish_access = nv04_instmem_finish_access;
  52. engine->mc.init = nv04_mc_init;
  53. engine->mc.takedown = nv04_mc_takedown;
  54. engine->timer.init = nv04_timer_init;
  55. engine->timer.read = nv04_timer_read;
  56. engine->timer.takedown = nv04_timer_takedown;
  57. engine->fb.init = nv04_fb_init;
  58. engine->fb.takedown = nv04_fb_takedown;
  59. engine->graph.grclass = nv04_graph_grclass;
  60. engine->graph.init = nv04_graph_init;
  61. engine->graph.takedown = nv04_graph_takedown;
  62. engine->graph.fifo_access = nv04_graph_fifo_access;
  63. engine->graph.channel = nv04_graph_channel;
  64. engine->graph.create_context = nv04_graph_create_context;
  65. engine->graph.destroy_context = nv04_graph_destroy_context;
  66. engine->graph.load_context = nv04_graph_load_context;
  67. engine->graph.unload_context = nv04_graph_unload_context;
  68. engine->fifo.channels = 16;
  69. engine->fifo.init = nv04_fifo_init;
  70. engine->fifo.takedown = nouveau_stub_takedown;
  71. engine->fifo.disable = nv04_fifo_disable;
  72. engine->fifo.enable = nv04_fifo_enable;
  73. engine->fifo.reassign = nv04_fifo_reassign;
  74. engine->fifo.channel_id = nv04_fifo_channel_id;
  75. engine->fifo.create_context = nv04_fifo_create_context;
  76. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  77. engine->fifo.load_context = nv04_fifo_load_context;
  78. engine->fifo.unload_context = nv04_fifo_unload_context;
  79. break;
  80. case 0x10:
  81. engine->instmem.init = nv04_instmem_init;
  82. engine->instmem.takedown = nv04_instmem_takedown;
  83. engine->instmem.suspend = nv04_instmem_suspend;
  84. engine->instmem.resume = nv04_instmem_resume;
  85. engine->instmem.populate = nv04_instmem_populate;
  86. engine->instmem.clear = nv04_instmem_clear;
  87. engine->instmem.bind = nv04_instmem_bind;
  88. engine->instmem.unbind = nv04_instmem_unbind;
  89. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  90. engine->instmem.finish_access = nv04_instmem_finish_access;
  91. engine->mc.init = nv04_mc_init;
  92. engine->mc.takedown = nv04_mc_takedown;
  93. engine->timer.init = nv04_timer_init;
  94. engine->timer.read = nv04_timer_read;
  95. engine->timer.takedown = nv04_timer_takedown;
  96. engine->fb.init = nv10_fb_init;
  97. engine->fb.takedown = nv10_fb_takedown;
  98. engine->graph.grclass = nv10_graph_grclass;
  99. engine->graph.init = nv10_graph_init;
  100. engine->graph.takedown = nv10_graph_takedown;
  101. engine->graph.channel = nv10_graph_channel;
  102. engine->graph.create_context = nv10_graph_create_context;
  103. engine->graph.destroy_context = nv10_graph_destroy_context;
  104. engine->graph.fifo_access = nv04_graph_fifo_access;
  105. engine->graph.load_context = nv10_graph_load_context;
  106. engine->graph.unload_context = nv10_graph_unload_context;
  107. engine->fifo.channels = 32;
  108. engine->fifo.init = nv10_fifo_init;
  109. engine->fifo.takedown = nouveau_stub_takedown;
  110. engine->fifo.disable = nv04_fifo_disable;
  111. engine->fifo.enable = nv04_fifo_enable;
  112. engine->fifo.reassign = nv04_fifo_reassign;
  113. engine->fifo.channel_id = nv10_fifo_channel_id;
  114. engine->fifo.create_context = nv10_fifo_create_context;
  115. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  116. engine->fifo.load_context = nv10_fifo_load_context;
  117. engine->fifo.unload_context = nv10_fifo_unload_context;
  118. break;
  119. case 0x20:
  120. engine->instmem.init = nv04_instmem_init;
  121. engine->instmem.takedown = nv04_instmem_takedown;
  122. engine->instmem.suspend = nv04_instmem_suspend;
  123. engine->instmem.resume = nv04_instmem_resume;
  124. engine->instmem.populate = nv04_instmem_populate;
  125. engine->instmem.clear = nv04_instmem_clear;
  126. engine->instmem.bind = nv04_instmem_bind;
  127. engine->instmem.unbind = nv04_instmem_unbind;
  128. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  129. engine->instmem.finish_access = nv04_instmem_finish_access;
  130. engine->mc.init = nv04_mc_init;
  131. engine->mc.takedown = nv04_mc_takedown;
  132. engine->timer.init = nv04_timer_init;
  133. engine->timer.read = nv04_timer_read;
  134. engine->timer.takedown = nv04_timer_takedown;
  135. engine->fb.init = nv10_fb_init;
  136. engine->fb.takedown = nv10_fb_takedown;
  137. engine->graph.grclass = nv20_graph_grclass;
  138. engine->graph.init = nv20_graph_init;
  139. engine->graph.takedown = nv20_graph_takedown;
  140. engine->graph.channel = nv10_graph_channel;
  141. engine->graph.create_context = nv20_graph_create_context;
  142. engine->graph.destroy_context = nv20_graph_destroy_context;
  143. engine->graph.fifo_access = nv04_graph_fifo_access;
  144. engine->graph.load_context = nv20_graph_load_context;
  145. engine->graph.unload_context = nv20_graph_unload_context;
  146. engine->fifo.channels = 32;
  147. engine->fifo.init = nv10_fifo_init;
  148. engine->fifo.takedown = nouveau_stub_takedown;
  149. engine->fifo.disable = nv04_fifo_disable;
  150. engine->fifo.enable = nv04_fifo_enable;
  151. engine->fifo.reassign = nv04_fifo_reassign;
  152. engine->fifo.channel_id = nv10_fifo_channel_id;
  153. engine->fifo.create_context = nv10_fifo_create_context;
  154. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  155. engine->fifo.load_context = nv10_fifo_load_context;
  156. engine->fifo.unload_context = nv10_fifo_unload_context;
  157. break;
  158. case 0x30:
  159. engine->instmem.init = nv04_instmem_init;
  160. engine->instmem.takedown = nv04_instmem_takedown;
  161. engine->instmem.suspend = nv04_instmem_suspend;
  162. engine->instmem.resume = nv04_instmem_resume;
  163. engine->instmem.populate = nv04_instmem_populate;
  164. engine->instmem.clear = nv04_instmem_clear;
  165. engine->instmem.bind = nv04_instmem_bind;
  166. engine->instmem.unbind = nv04_instmem_unbind;
  167. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  168. engine->instmem.finish_access = nv04_instmem_finish_access;
  169. engine->mc.init = nv04_mc_init;
  170. engine->mc.takedown = nv04_mc_takedown;
  171. engine->timer.init = nv04_timer_init;
  172. engine->timer.read = nv04_timer_read;
  173. engine->timer.takedown = nv04_timer_takedown;
  174. engine->fb.init = nv10_fb_init;
  175. engine->fb.takedown = nv10_fb_takedown;
  176. engine->graph.grclass = nv30_graph_grclass;
  177. engine->graph.init = nv30_graph_init;
  178. engine->graph.takedown = nv20_graph_takedown;
  179. engine->graph.fifo_access = nv04_graph_fifo_access;
  180. engine->graph.channel = nv10_graph_channel;
  181. engine->graph.create_context = nv20_graph_create_context;
  182. engine->graph.destroy_context = nv20_graph_destroy_context;
  183. engine->graph.load_context = nv20_graph_load_context;
  184. engine->graph.unload_context = nv20_graph_unload_context;
  185. engine->fifo.channels = 32;
  186. engine->fifo.init = nv10_fifo_init;
  187. engine->fifo.takedown = nouveau_stub_takedown;
  188. engine->fifo.disable = nv04_fifo_disable;
  189. engine->fifo.enable = nv04_fifo_enable;
  190. engine->fifo.reassign = nv04_fifo_reassign;
  191. engine->fifo.channel_id = nv10_fifo_channel_id;
  192. engine->fifo.create_context = nv10_fifo_create_context;
  193. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  194. engine->fifo.load_context = nv10_fifo_load_context;
  195. engine->fifo.unload_context = nv10_fifo_unload_context;
  196. break;
  197. case 0x40:
  198. case 0x60:
  199. engine->instmem.init = nv04_instmem_init;
  200. engine->instmem.takedown = nv04_instmem_takedown;
  201. engine->instmem.suspend = nv04_instmem_suspend;
  202. engine->instmem.resume = nv04_instmem_resume;
  203. engine->instmem.populate = nv04_instmem_populate;
  204. engine->instmem.clear = nv04_instmem_clear;
  205. engine->instmem.bind = nv04_instmem_bind;
  206. engine->instmem.unbind = nv04_instmem_unbind;
  207. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  208. engine->instmem.finish_access = nv04_instmem_finish_access;
  209. engine->mc.init = nv40_mc_init;
  210. engine->mc.takedown = nv40_mc_takedown;
  211. engine->timer.init = nv04_timer_init;
  212. engine->timer.read = nv04_timer_read;
  213. engine->timer.takedown = nv04_timer_takedown;
  214. engine->fb.init = nv40_fb_init;
  215. engine->fb.takedown = nv40_fb_takedown;
  216. engine->graph.grclass = nv40_graph_grclass;
  217. engine->graph.init = nv40_graph_init;
  218. engine->graph.takedown = nv40_graph_takedown;
  219. engine->graph.fifo_access = nv04_graph_fifo_access;
  220. engine->graph.channel = nv40_graph_channel;
  221. engine->graph.create_context = nv40_graph_create_context;
  222. engine->graph.destroy_context = nv40_graph_destroy_context;
  223. engine->graph.load_context = nv40_graph_load_context;
  224. engine->graph.unload_context = nv40_graph_unload_context;
  225. engine->fifo.channels = 32;
  226. engine->fifo.init = nv40_fifo_init;
  227. engine->fifo.takedown = nouveau_stub_takedown;
  228. engine->fifo.disable = nv04_fifo_disable;
  229. engine->fifo.enable = nv04_fifo_enable;
  230. engine->fifo.reassign = nv04_fifo_reassign;
  231. engine->fifo.channel_id = nv10_fifo_channel_id;
  232. engine->fifo.create_context = nv40_fifo_create_context;
  233. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  234. engine->fifo.load_context = nv40_fifo_load_context;
  235. engine->fifo.unload_context = nv40_fifo_unload_context;
  236. break;
  237. case 0x50:
  238. case 0x80: /* gotta love NVIDIA's consistency.. */
  239. case 0x90:
  240. case 0xA0:
  241. engine->instmem.init = nv50_instmem_init;
  242. engine->instmem.takedown = nv50_instmem_takedown;
  243. engine->instmem.suspend = nv50_instmem_suspend;
  244. engine->instmem.resume = nv50_instmem_resume;
  245. engine->instmem.populate = nv50_instmem_populate;
  246. engine->instmem.clear = nv50_instmem_clear;
  247. engine->instmem.bind = nv50_instmem_bind;
  248. engine->instmem.unbind = nv50_instmem_unbind;
  249. engine->instmem.prepare_access = nv50_instmem_prepare_access;
  250. engine->instmem.finish_access = nv50_instmem_finish_access;
  251. engine->mc.init = nv50_mc_init;
  252. engine->mc.takedown = nv50_mc_takedown;
  253. engine->timer.init = nv04_timer_init;
  254. engine->timer.read = nv04_timer_read;
  255. engine->timer.takedown = nv04_timer_takedown;
  256. engine->fb.init = nouveau_stub_init;
  257. engine->fb.takedown = nouveau_stub_takedown;
  258. engine->graph.grclass = nv50_graph_grclass;
  259. engine->graph.init = nv50_graph_init;
  260. engine->graph.takedown = nv50_graph_takedown;
  261. engine->graph.fifo_access = nv50_graph_fifo_access;
  262. engine->graph.channel = nv50_graph_channel;
  263. engine->graph.create_context = nv50_graph_create_context;
  264. engine->graph.destroy_context = nv50_graph_destroy_context;
  265. engine->graph.load_context = nv50_graph_load_context;
  266. engine->graph.unload_context = nv50_graph_unload_context;
  267. engine->fifo.channels = 128;
  268. engine->fifo.init = nv50_fifo_init;
  269. engine->fifo.takedown = nv50_fifo_takedown;
  270. engine->fifo.disable = nv04_fifo_disable;
  271. engine->fifo.enable = nv04_fifo_enable;
  272. engine->fifo.reassign = nv04_fifo_reassign;
  273. engine->fifo.channel_id = nv50_fifo_channel_id;
  274. engine->fifo.create_context = nv50_fifo_create_context;
  275. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  276. engine->fifo.load_context = nv50_fifo_load_context;
  277. engine->fifo.unload_context = nv50_fifo_unload_context;
  278. break;
  279. default:
  280. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  281. return 1;
  282. }
  283. return 0;
  284. }
  285. static unsigned int
  286. nouveau_vga_set_decode(void *priv, bool state)
  287. {
  288. if (state)
  289. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  290. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  291. else
  292. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  293. }
  294. int
  295. nouveau_card_init(struct drm_device *dev)
  296. {
  297. struct drm_nouveau_private *dev_priv = dev->dev_private;
  298. struct nouveau_engine *engine;
  299. struct nouveau_gpuobj *gpuobj;
  300. int ret;
  301. NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
  302. if (dev_priv->init_state == NOUVEAU_CARD_INIT_DONE)
  303. return 0;
  304. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  305. /* Initialise internal driver API hooks */
  306. ret = nouveau_init_engine_ptrs(dev);
  307. if (ret)
  308. return ret;
  309. engine = &dev_priv->engine;
  310. dev_priv->init_state = NOUVEAU_CARD_INIT_FAILED;
  311. /* Parse BIOS tables / Run init tables if card not POSTed */
  312. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  313. ret = nouveau_bios_init(dev);
  314. if (ret)
  315. return ret;
  316. }
  317. ret = nouveau_gpuobj_early_init(dev);
  318. if (ret)
  319. return ret;
  320. /* Initialise instance memory, must happen before mem_init so we
  321. * know exactly how much VRAM we're able to use for "normal"
  322. * purposes.
  323. */
  324. ret = engine->instmem.init(dev);
  325. if (ret)
  326. return ret;
  327. /* Setup the memory manager */
  328. ret = nouveau_mem_init(dev);
  329. if (ret)
  330. return ret;
  331. ret = nouveau_gpuobj_init(dev);
  332. if (ret)
  333. return ret;
  334. /* PMC */
  335. ret = engine->mc.init(dev);
  336. if (ret)
  337. return ret;
  338. /* PTIMER */
  339. ret = engine->timer.init(dev);
  340. if (ret)
  341. return ret;
  342. /* PFB */
  343. ret = engine->fb.init(dev);
  344. if (ret)
  345. return ret;
  346. /* PGRAPH */
  347. ret = engine->graph.init(dev);
  348. if (ret)
  349. return ret;
  350. /* PFIFO */
  351. ret = engine->fifo.init(dev);
  352. if (ret)
  353. return ret;
  354. /* this call irq_preinstall, register irq handler and
  355. * call irq_postinstall
  356. */
  357. ret = drm_irq_install(dev);
  358. if (ret)
  359. return ret;
  360. ret = drm_vblank_init(dev, 0);
  361. if (ret)
  362. return ret;
  363. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  364. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  365. (struct drm_file *)-2,
  366. NvDmaFB, NvDmaTT);
  367. if (ret)
  368. return ret;
  369. gpuobj = NULL;
  370. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  371. 0, nouveau_mem_fb_amount(dev),
  372. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  373. &gpuobj);
  374. if (ret)
  375. return ret;
  376. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
  377. gpuobj, NULL);
  378. if (ret) {
  379. nouveau_gpuobj_del(dev, &gpuobj);
  380. return ret;
  381. }
  382. gpuobj = NULL;
  383. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  384. dev_priv->gart_info.aper_size,
  385. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  386. if (ret)
  387. return ret;
  388. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
  389. gpuobj, NULL);
  390. if (ret) {
  391. nouveau_gpuobj_del(dev, &gpuobj);
  392. return ret;
  393. }
  394. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  395. if (dev_priv->card_type >= NV_50) {
  396. ret = nv50_display_create(dev);
  397. if (ret)
  398. return ret;
  399. } else {
  400. ret = nv04_display_create(dev);
  401. if (ret)
  402. return ret;
  403. }
  404. }
  405. ret = nouveau_backlight_init(dev);
  406. if (ret)
  407. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  408. dev_priv->init_state = NOUVEAU_CARD_INIT_DONE;
  409. if (drm_core_check_feature(dev, DRIVER_MODESET))
  410. drm_helper_initial_config(dev);
  411. return 0;
  412. }
  413. static void nouveau_card_takedown(struct drm_device *dev)
  414. {
  415. struct drm_nouveau_private *dev_priv = dev->dev_private;
  416. struct nouveau_engine *engine = &dev_priv->engine;
  417. NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
  418. if (dev_priv->init_state != NOUVEAU_CARD_INIT_DOWN) {
  419. nouveau_backlight_exit(dev);
  420. if (dev_priv->channel) {
  421. nouveau_channel_free(dev_priv->channel);
  422. dev_priv->channel = NULL;
  423. }
  424. engine->fifo.takedown(dev);
  425. engine->graph.takedown(dev);
  426. engine->fb.takedown(dev);
  427. engine->timer.takedown(dev);
  428. engine->mc.takedown(dev);
  429. mutex_lock(&dev->struct_mutex);
  430. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  431. mutex_unlock(&dev->struct_mutex);
  432. nouveau_sgdma_takedown(dev);
  433. nouveau_gpuobj_takedown(dev);
  434. nouveau_mem_close(dev);
  435. engine->instmem.takedown(dev);
  436. if (drm_core_check_feature(dev, DRIVER_MODESET))
  437. drm_irq_uninstall(dev);
  438. nouveau_gpuobj_late_takedown(dev);
  439. nouveau_bios_takedown(dev);
  440. vga_client_register(dev->pdev, NULL, NULL, NULL);
  441. dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
  442. }
  443. }
  444. /* here a client dies, release the stuff that was allocated for its
  445. * file_priv */
  446. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  447. {
  448. nouveau_channel_cleanup(dev, file_priv);
  449. }
  450. /* first module load, setup the mmio/fb mapping */
  451. /* KMS: we need mmio at load time, not when the first drm client opens. */
  452. int nouveau_firstopen(struct drm_device *dev)
  453. {
  454. return 0;
  455. }
  456. /* if we have an OF card, copy vbios to RAMIN */
  457. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  458. {
  459. #if defined(__powerpc__)
  460. int size, i;
  461. const uint32_t *bios;
  462. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  463. if (!dn) {
  464. NV_INFO(dev, "Unable to get the OF node\n");
  465. return;
  466. }
  467. bios = of_get_property(dn, "NVDA,BMP", &size);
  468. if (bios) {
  469. for (i = 0; i < size; i += 4)
  470. nv_wi32(dev, i, bios[i/4]);
  471. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  472. } else {
  473. NV_INFO(dev, "Unable to get the OF bios\n");
  474. }
  475. #endif
  476. }
  477. int nouveau_load(struct drm_device *dev, unsigned long flags)
  478. {
  479. struct drm_nouveau_private *dev_priv;
  480. uint32_t reg0;
  481. resource_size_t mmio_start_offs;
  482. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  483. if (!dev_priv)
  484. return -ENOMEM;
  485. dev->dev_private = dev_priv;
  486. dev_priv->dev = dev;
  487. dev_priv->flags = flags & NOUVEAU_FLAGS;
  488. dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
  489. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  490. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  491. dev_priv->acpi_dsm = nouveau_dsm_probe(dev);
  492. if (dev_priv->acpi_dsm)
  493. nouveau_hybrid_setup(dev);
  494. dev_priv->wq = create_workqueue("nouveau");
  495. if (!dev_priv->wq)
  496. return -EINVAL;
  497. /* resource 0 is mmio regs */
  498. /* resource 1 is linear FB */
  499. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  500. /* resource 6 is bios */
  501. /* map the mmio regs */
  502. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  503. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  504. if (!dev_priv->mmio) {
  505. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  506. "Please report your setup to " DRIVER_EMAIL "\n");
  507. return -EINVAL;
  508. }
  509. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  510. (unsigned long long)mmio_start_offs);
  511. #ifdef __BIG_ENDIAN
  512. /* Put the card in BE mode if it's not */
  513. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  514. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  515. DRM_MEMORYBARRIER();
  516. #endif
  517. /* Time to determine the card architecture */
  518. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  519. /* We're dealing with >=NV10 */
  520. if ((reg0 & 0x0f000000) > 0) {
  521. /* Bit 27-20 contain the architecture in hex */
  522. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  523. /* NV04 or NV05 */
  524. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  525. dev_priv->chipset = 0x04;
  526. } else
  527. dev_priv->chipset = 0xff;
  528. switch (dev_priv->chipset & 0xf0) {
  529. case 0x00:
  530. case 0x10:
  531. case 0x20:
  532. case 0x30:
  533. dev_priv->card_type = dev_priv->chipset & 0xf0;
  534. break;
  535. case 0x40:
  536. case 0x60:
  537. dev_priv->card_type = NV_40;
  538. break;
  539. case 0x50:
  540. case 0x80:
  541. case 0x90:
  542. case 0xa0:
  543. dev_priv->card_type = NV_50;
  544. break;
  545. default:
  546. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  547. return -EINVAL;
  548. }
  549. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  550. dev_priv->card_type, reg0);
  551. /* map larger RAMIN aperture on NV40 cards */
  552. dev_priv->ramin = NULL;
  553. if (dev_priv->card_type >= NV_40) {
  554. int ramin_bar = 2;
  555. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  556. ramin_bar = 3;
  557. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  558. dev_priv->ramin = ioremap(
  559. pci_resource_start(dev->pdev, ramin_bar),
  560. dev_priv->ramin_size);
  561. if (!dev_priv->ramin) {
  562. NV_ERROR(dev, "Failed to init RAMIN mapping, "
  563. "limited instance memory available\n");
  564. }
  565. }
  566. /* On older cards (or if the above failed), create a map covering
  567. * the BAR0 PRAMIN aperture */
  568. if (!dev_priv->ramin) {
  569. dev_priv->ramin_size = 1 * 1024 * 1024;
  570. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  571. dev_priv->ramin_size);
  572. if (!dev_priv->ramin) {
  573. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  574. return -ENOMEM;
  575. }
  576. }
  577. nouveau_OF_copy_vbios_to_ramin(dev);
  578. /* Special flags */
  579. if (dev->pci_device == 0x01a0)
  580. dev_priv->flags |= NV_NFORCE;
  581. else if (dev->pci_device == 0x01f0)
  582. dev_priv->flags |= NV_NFORCE2;
  583. /* For kernel modesetting, init card now and bring up fbcon */
  584. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  585. int ret = nouveau_card_init(dev);
  586. if (ret)
  587. return ret;
  588. }
  589. return 0;
  590. }
  591. static void nouveau_close(struct drm_device *dev)
  592. {
  593. struct drm_nouveau_private *dev_priv = dev->dev_private;
  594. /* In the case of an error dev_priv may not be be allocated yet */
  595. if (dev_priv && dev_priv->card_type)
  596. nouveau_card_takedown(dev);
  597. }
  598. /* KMS: we need mmio at load time, not when the first drm client opens. */
  599. void nouveau_lastclose(struct drm_device *dev)
  600. {
  601. if (drm_core_check_feature(dev, DRIVER_MODESET))
  602. return;
  603. nouveau_close(dev);
  604. }
  605. int nouveau_unload(struct drm_device *dev)
  606. {
  607. struct drm_nouveau_private *dev_priv = dev->dev_private;
  608. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  609. if (dev_priv->card_type >= NV_50)
  610. nv50_display_destroy(dev);
  611. else
  612. nv04_display_destroy(dev);
  613. nouveau_close(dev);
  614. }
  615. iounmap(dev_priv->mmio);
  616. iounmap(dev_priv->ramin);
  617. kfree(dev_priv);
  618. dev->dev_private = NULL;
  619. return 0;
  620. }
  621. int
  622. nouveau_ioctl_card_init(struct drm_device *dev, void *data,
  623. struct drm_file *file_priv)
  624. {
  625. return nouveau_card_init(dev);
  626. }
  627. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  628. struct drm_file *file_priv)
  629. {
  630. struct drm_nouveau_private *dev_priv = dev->dev_private;
  631. struct drm_nouveau_getparam *getparam = data;
  632. NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
  633. switch (getparam->param) {
  634. case NOUVEAU_GETPARAM_CHIPSET_ID:
  635. getparam->value = dev_priv->chipset;
  636. break;
  637. case NOUVEAU_GETPARAM_PCI_VENDOR:
  638. getparam->value = dev->pci_vendor;
  639. break;
  640. case NOUVEAU_GETPARAM_PCI_DEVICE:
  641. getparam->value = dev->pci_device;
  642. break;
  643. case NOUVEAU_GETPARAM_BUS_TYPE:
  644. if (drm_device_is_agp(dev))
  645. getparam->value = NV_AGP;
  646. else if (drm_device_is_pcie(dev))
  647. getparam->value = NV_PCIE;
  648. else
  649. getparam->value = NV_PCI;
  650. break;
  651. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  652. getparam->value = dev_priv->fb_phys;
  653. break;
  654. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  655. getparam->value = dev_priv->gart_info.aper_base;
  656. break;
  657. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  658. if (dev->sg) {
  659. getparam->value = (unsigned long)dev->sg->virtual;
  660. } else {
  661. NV_ERROR(dev, "Requested PCIGART address, "
  662. "while no PCIGART was created\n");
  663. return -EINVAL;
  664. }
  665. break;
  666. case NOUVEAU_GETPARAM_FB_SIZE:
  667. getparam->value = dev_priv->fb_available_size;
  668. break;
  669. case NOUVEAU_GETPARAM_AGP_SIZE:
  670. getparam->value = dev_priv->gart_info.aper_size;
  671. break;
  672. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  673. getparam->value = dev_priv->vm_vram_base;
  674. break;
  675. default:
  676. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  677. return -EINVAL;
  678. }
  679. return 0;
  680. }
  681. int
  682. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  683. struct drm_file *file_priv)
  684. {
  685. struct drm_nouveau_setparam *setparam = data;
  686. NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
  687. switch (setparam->param) {
  688. default:
  689. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  690. return -EINVAL;
  691. }
  692. return 0;
  693. }
  694. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  695. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  696. uint32_t reg, uint32_t mask, uint32_t val)
  697. {
  698. struct drm_nouveau_private *dev_priv = dev->dev_private;
  699. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  700. uint64_t start = ptimer->read(dev);
  701. do {
  702. if ((nv_rd32(dev, reg) & mask) == val)
  703. return true;
  704. } while (ptimer->read(dev) - start < timeout);
  705. return false;
  706. }
  707. /* Waits for PGRAPH to go completely idle */
  708. bool nouveau_wait_for_idle(struct drm_device *dev)
  709. {
  710. if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  711. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  712. nv_rd32(dev, NV04_PGRAPH_STATUS));
  713. return false;
  714. }
  715. return true;
  716. }