i915_dma.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. /* Really want an OS-independent resettable timer. Would like to have
  38. * this loop run for (eg) 3 sec, but have the timer reset every time
  39. * the head pointer changes, so that EBUSY only happens if the ring
  40. * actually stalls for (eg) 3 seconds.
  41. */
  42. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  46. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  47. u32 last_acthd = I915_READ(acthd_reg);
  48. u32 acthd;
  49. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  50. int i;
  51. trace_i915_ring_wait_begin (dev);
  52. for (i = 0; i < 100000; i++) {
  53. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  54. acthd = I915_READ(acthd_reg);
  55. ring->space = ring->head - (ring->tail + 8);
  56. if (ring->space < 0)
  57. ring->space += ring->Size;
  58. if (ring->space >= n) {
  59. trace_i915_ring_wait_end (dev);
  60. return 0;
  61. }
  62. if (dev->primary->master) {
  63. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  64. if (master_priv->sarea_priv)
  65. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  66. }
  67. if (ring->head != last_head)
  68. i = 0;
  69. if (acthd != last_acthd)
  70. i = 0;
  71. last_head = ring->head;
  72. last_acthd = acthd;
  73. msleep_interruptible(10);
  74. }
  75. trace_i915_ring_wait_end (dev);
  76. return -EBUSY;
  77. }
  78. /* As a ringbuffer is only allowed to wrap between instructions, fill
  79. * the tail with NOOPs.
  80. */
  81. int i915_wrap_ring(struct drm_device *dev)
  82. {
  83. drm_i915_private_t *dev_priv = dev->dev_private;
  84. volatile unsigned int *virt;
  85. int rem;
  86. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  87. if (dev_priv->ring.space < rem) {
  88. int ret = i915_wait_ring(dev, rem, __func__);
  89. if (ret)
  90. return ret;
  91. }
  92. dev_priv->ring.space -= rem;
  93. virt = (unsigned int *)
  94. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  95. rem /= 4;
  96. while (rem--)
  97. *virt++ = MI_NOOP;
  98. dev_priv->ring.tail = 0;
  99. return 0;
  100. }
  101. /**
  102. * Sets up the hardware status page for devices that need a physical address
  103. * in the register.
  104. */
  105. static int i915_init_phys_hws(struct drm_device *dev)
  106. {
  107. drm_i915_private_t *dev_priv = dev->dev_private;
  108. /* Program Hardware Status Page */
  109. dev_priv->status_page_dmah =
  110. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  111. if (!dev_priv->status_page_dmah) {
  112. DRM_ERROR("Can not allocate hardware status page\n");
  113. return -ENOMEM;
  114. }
  115. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  116. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  117. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  118. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  119. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  120. return 0;
  121. }
  122. /**
  123. * Frees the hardware status page, whether it's a physical address or a virtual
  124. * address set up by the X Server.
  125. */
  126. static void i915_free_hws(struct drm_device *dev)
  127. {
  128. drm_i915_private_t *dev_priv = dev->dev_private;
  129. if (dev_priv->status_page_dmah) {
  130. drm_pci_free(dev, dev_priv->status_page_dmah);
  131. dev_priv->status_page_dmah = NULL;
  132. }
  133. if (dev_priv->status_gfx_addr) {
  134. dev_priv->status_gfx_addr = 0;
  135. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  136. }
  137. /* Need to rewrite hardware status page */
  138. I915_WRITE(HWS_PGA, 0x1ffff000);
  139. }
  140. void i915_kernel_lost_context(struct drm_device * dev)
  141. {
  142. drm_i915_private_t *dev_priv = dev->dev_private;
  143. struct drm_i915_master_private *master_priv;
  144. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  145. /*
  146. * We should never lose context on the ring with modesetting
  147. * as we don't expose it to userspace
  148. */
  149. if (drm_core_check_feature(dev, DRIVER_MODESET))
  150. return;
  151. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  152. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  153. ring->space = ring->head - (ring->tail + 8);
  154. if (ring->space < 0)
  155. ring->space += ring->Size;
  156. if (!dev->primary->master)
  157. return;
  158. master_priv = dev->primary->master->driver_priv;
  159. if (ring->head == ring->tail && master_priv->sarea_priv)
  160. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  161. }
  162. static int i915_dma_cleanup(struct drm_device * dev)
  163. {
  164. drm_i915_private_t *dev_priv = dev->dev_private;
  165. /* Make sure interrupts are disabled here because the uninstall ioctl
  166. * may not have been called from userspace and after dev_private
  167. * is freed, it's too late.
  168. */
  169. if (dev->irq_enabled)
  170. drm_irq_uninstall(dev);
  171. if (dev_priv->ring.virtual_start) {
  172. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  173. dev_priv->ring.virtual_start = NULL;
  174. dev_priv->ring.map.handle = NULL;
  175. dev_priv->ring.map.size = 0;
  176. }
  177. /* Clear the HWS virtual address at teardown */
  178. if (I915_NEED_GFX_HWS(dev))
  179. i915_free_hws(dev);
  180. return 0;
  181. }
  182. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  183. {
  184. drm_i915_private_t *dev_priv = dev->dev_private;
  185. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  186. master_priv->sarea = drm_getsarea(dev);
  187. if (master_priv->sarea) {
  188. master_priv->sarea_priv = (drm_i915_sarea_t *)
  189. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  190. } else {
  191. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  192. }
  193. if (init->ring_size != 0) {
  194. if (dev_priv->ring.ring_obj != NULL) {
  195. i915_dma_cleanup(dev);
  196. DRM_ERROR("Client tried to initialize ringbuffer in "
  197. "GEM mode\n");
  198. return -EINVAL;
  199. }
  200. dev_priv->ring.Size = init->ring_size;
  201. dev_priv->ring.map.offset = init->ring_start;
  202. dev_priv->ring.map.size = init->ring_size;
  203. dev_priv->ring.map.type = 0;
  204. dev_priv->ring.map.flags = 0;
  205. dev_priv->ring.map.mtrr = 0;
  206. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  207. if (dev_priv->ring.map.handle == NULL) {
  208. i915_dma_cleanup(dev);
  209. DRM_ERROR("can not ioremap virtual address for"
  210. " ring buffer\n");
  211. return -ENOMEM;
  212. }
  213. }
  214. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  215. dev_priv->cpp = init->cpp;
  216. dev_priv->back_offset = init->back_offset;
  217. dev_priv->front_offset = init->front_offset;
  218. dev_priv->current_page = 0;
  219. if (master_priv->sarea_priv)
  220. master_priv->sarea_priv->pf_current_page = 0;
  221. /* Allow hardware batchbuffers unless told otherwise.
  222. */
  223. dev_priv->allow_batchbuffer = 1;
  224. return 0;
  225. }
  226. static int i915_dma_resume(struct drm_device * dev)
  227. {
  228. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  229. DRM_DEBUG_DRIVER("%s\n", __func__);
  230. if (dev_priv->ring.map.handle == NULL) {
  231. DRM_ERROR("can not ioremap virtual address for"
  232. " ring buffer\n");
  233. return -ENOMEM;
  234. }
  235. /* Program Hardware Status Page */
  236. if (!dev_priv->hw_status_page) {
  237. DRM_ERROR("Can not find hardware status page\n");
  238. return -EINVAL;
  239. }
  240. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  241. dev_priv->hw_status_page);
  242. if (dev_priv->status_gfx_addr != 0)
  243. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  244. else
  245. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  246. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  247. return 0;
  248. }
  249. static int i915_dma_init(struct drm_device *dev, void *data,
  250. struct drm_file *file_priv)
  251. {
  252. drm_i915_init_t *init = data;
  253. int retcode = 0;
  254. switch (init->func) {
  255. case I915_INIT_DMA:
  256. retcode = i915_initialize(dev, init);
  257. break;
  258. case I915_CLEANUP_DMA:
  259. retcode = i915_dma_cleanup(dev);
  260. break;
  261. case I915_RESUME_DMA:
  262. retcode = i915_dma_resume(dev);
  263. break;
  264. default:
  265. retcode = -EINVAL;
  266. break;
  267. }
  268. return retcode;
  269. }
  270. /* Implement basically the same security restrictions as hardware does
  271. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  272. *
  273. * Most of the calculations below involve calculating the size of a
  274. * particular instruction. It's important to get the size right as
  275. * that tells us where the next instruction to check is. Any illegal
  276. * instruction detected will be given a size of zero, which is a
  277. * signal to abort the rest of the buffer.
  278. */
  279. static int do_validate_cmd(int cmd)
  280. {
  281. switch (((cmd >> 29) & 0x7)) {
  282. case 0x0:
  283. switch ((cmd >> 23) & 0x3f) {
  284. case 0x0:
  285. return 1; /* MI_NOOP */
  286. case 0x4:
  287. return 1; /* MI_FLUSH */
  288. default:
  289. return 0; /* disallow everything else */
  290. }
  291. break;
  292. case 0x1:
  293. return 0; /* reserved */
  294. case 0x2:
  295. return (cmd & 0xff) + 2; /* 2d commands */
  296. case 0x3:
  297. if (((cmd >> 24) & 0x1f) <= 0x18)
  298. return 1;
  299. switch ((cmd >> 24) & 0x1f) {
  300. case 0x1c:
  301. return 1;
  302. case 0x1d:
  303. switch ((cmd >> 16) & 0xff) {
  304. case 0x3:
  305. return (cmd & 0x1f) + 2;
  306. case 0x4:
  307. return (cmd & 0xf) + 2;
  308. default:
  309. return (cmd & 0xffff) + 2;
  310. }
  311. case 0x1e:
  312. if (cmd & (1 << 23))
  313. return (cmd & 0xffff) + 1;
  314. else
  315. return 1;
  316. case 0x1f:
  317. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  318. return (cmd & 0x1ffff) + 2;
  319. else if (cmd & (1 << 17)) /* indirect random */
  320. if ((cmd & 0xffff) == 0)
  321. return 0; /* unknown length, too hard */
  322. else
  323. return (((cmd & 0xffff) + 1) / 2) + 1;
  324. else
  325. return 2; /* indirect sequential */
  326. default:
  327. return 0;
  328. }
  329. default:
  330. return 0;
  331. }
  332. return 0;
  333. }
  334. static int validate_cmd(int cmd)
  335. {
  336. int ret = do_validate_cmd(cmd);
  337. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  338. return ret;
  339. }
  340. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  341. {
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. int i;
  344. RING_LOCALS;
  345. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  346. return -EINVAL;
  347. BEGIN_LP_RING((dwords+1)&~1);
  348. for (i = 0; i < dwords;) {
  349. int cmd, sz;
  350. cmd = buffer[i];
  351. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  352. return -EINVAL;
  353. OUT_RING(cmd);
  354. while (++i, --sz) {
  355. OUT_RING(buffer[i]);
  356. }
  357. }
  358. if (dwords & 1)
  359. OUT_RING(0);
  360. ADVANCE_LP_RING();
  361. return 0;
  362. }
  363. int
  364. i915_emit_box(struct drm_device *dev,
  365. struct drm_clip_rect *boxes,
  366. int i, int DR1, int DR4)
  367. {
  368. drm_i915_private_t *dev_priv = dev->dev_private;
  369. struct drm_clip_rect box = boxes[i];
  370. RING_LOCALS;
  371. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  372. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  373. box.x1, box.y1, box.x2, box.y2);
  374. return -EINVAL;
  375. }
  376. if (IS_I965G(dev)) {
  377. BEGIN_LP_RING(4);
  378. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  379. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  380. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  381. OUT_RING(DR4);
  382. ADVANCE_LP_RING();
  383. } else {
  384. BEGIN_LP_RING(6);
  385. OUT_RING(GFX_OP_DRAWRECT_INFO);
  386. OUT_RING(DR1);
  387. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  388. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  389. OUT_RING(DR4);
  390. OUT_RING(0);
  391. ADVANCE_LP_RING();
  392. }
  393. return 0;
  394. }
  395. /* XXX: Emitting the counter should really be moved to part of the IRQ
  396. * emit. For now, do it in both places:
  397. */
  398. static void i915_emit_breadcrumb(struct drm_device *dev)
  399. {
  400. drm_i915_private_t *dev_priv = dev->dev_private;
  401. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  402. RING_LOCALS;
  403. dev_priv->counter++;
  404. if (dev_priv->counter > 0x7FFFFFFFUL)
  405. dev_priv->counter = 0;
  406. if (master_priv->sarea_priv)
  407. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  408. BEGIN_LP_RING(4);
  409. OUT_RING(MI_STORE_DWORD_INDEX);
  410. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  411. OUT_RING(dev_priv->counter);
  412. OUT_RING(0);
  413. ADVANCE_LP_RING();
  414. }
  415. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  416. drm_i915_cmdbuffer_t *cmd,
  417. struct drm_clip_rect *cliprects,
  418. void *cmdbuf)
  419. {
  420. int nbox = cmd->num_cliprects;
  421. int i = 0, count, ret;
  422. if (cmd->sz & 0x3) {
  423. DRM_ERROR("alignment");
  424. return -EINVAL;
  425. }
  426. i915_kernel_lost_context(dev);
  427. count = nbox ? nbox : 1;
  428. for (i = 0; i < count; i++) {
  429. if (i < nbox) {
  430. ret = i915_emit_box(dev, cliprects, i,
  431. cmd->DR1, cmd->DR4);
  432. if (ret)
  433. return ret;
  434. }
  435. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  436. if (ret)
  437. return ret;
  438. }
  439. i915_emit_breadcrumb(dev);
  440. return 0;
  441. }
  442. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  443. drm_i915_batchbuffer_t * batch,
  444. struct drm_clip_rect *cliprects)
  445. {
  446. drm_i915_private_t *dev_priv = dev->dev_private;
  447. int nbox = batch->num_cliprects;
  448. int i = 0, count;
  449. RING_LOCALS;
  450. if ((batch->start | batch->used) & 0x7) {
  451. DRM_ERROR("alignment");
  452. return -EINVAL;
  453. }
  454. i915_kernel_lost_context(dev);
  455. count = nbox ? nbox : 1;
  456. for (i = 0; i < count; i++) {
  457. if (i < nbox) {
  458. int ret = i915_emit_box(dev, cliprects, i,
  459. batch->DR1, batch->DR4);
  460. if (ret)
  461. return ret;
  462. }
  463. if (!IS_I830(dev) && !IS_845G(dev)) {
  464. BEGIN_LP_RING(2);
  465. if (IS_I965G(dev)) {
  466. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  467. OUT_RING(batch->start);
  468. } else {
  469. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  470. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  471. }
  472. ADVANCE_LP_RING();
  473. } else {
  474. BEGIN_LP_RING(4);
  475. OUT_RING(MI_BATCH_BUFFER);
  476. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  477. OUT_RING(batch->start + batch->used - 4);
  478. OUT_RING(0);
  479. ADVANCE_LP_RING();
  480. }
  481. }
  482. i915_emit_breadcrumb(dev);
  483. return 0;
  484. }
  485. static int i915_dispatch_flip(struct drm_device * dev)
  486. {
  487. drm_i915_private_t *dev_priv = dev->dev_private;
  488. struct drm_i915_master_private *master_priv =
  489. dev->primary->master->driver_priv;
  490. RING_LOCALS;
  491. if (!master_priv->sarea_priv)
  492. return -EINVAL;
  493. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  494. __func__,
  495. dev_priv->current_page,
  496. master_priv->sarea_priv->pf_current_page);
  497. i915_kernel_lost_context(dev);
  498. BEGIN_LP_RING(2);
  499. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  500. OUT_RING(0);
  501. ADVANCE_LP_RING();
  502. BEGIN_LP_RING(6);
  503. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  504. OUT_RING(0);
  505. if (dev_priv->current_page == 0) {
  506. OUT_RING(dev_priv->back_offset);
  507. dev_priv->current_page = 1;
  508. } else {
  509. OUT_RING(dev_priv->front_offset);
  510. dev_priv->current_page = 0;
  511. }
  512. OUT_RING(0);
  513. ADVANCE_LP_RING();
  514. BEGIN_LP_RING(2);
  515. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  516. OUT_RING(0);
  517. ADVANCE_LP_RING();
  518. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  519. BEGIN_LP_RING(4);
  520. OUT_RING(MI_STORE_DWORD_INDEX);
  521. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  522. OUT_RING(dev_priv->counter);
  523. OUT_RING(0);
  524. ADVANCE_LP_RING();
  525. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  526. return 0;
  527. }
  528. static int i915_quiescent(struct drm_device * dev)
  529. {
  530. drm_i915_private_t *dev_priv = dev->dev_private;
  531. i915_kernel_lost_context(dev);
  532. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  533. }
  534. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  535. struct drm_file *file_priv)
  536. {
  537. int ret;
  538. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  539. mutex_lock(&dev->struct_mutex);
  540. ret = i915_quiescent(dev);
  541. mutex_unlock(&dev->struct_mutex);
  542. return ret;
  543. }
  544. static int i915_batchbuffer(struct drm_device *dev, void *data,
  545. struct drm_file *file_priv)
  546. {
  547. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  548. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  549. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  550. master_priv->sarea_priv;
  551. drm_i915_batchbuffer_t *batch = data;
  552. int ret;
  553. struct drm_clip_rect *cliprects = NULL;
  554. if (!dev_priv->allow_batchbuffer) {
  555. DRM_ERROR("Batchbuffer ioctl disabled\n");
  556. return -EINVAL;
  557. }
  558. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  559. batch->start, batch->used, batch->num_cliprects);
  560. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  561. if (batch->num_cliprects < 0)
  562. return -EINVAL;
  563. if (batch->num_cliprects) {
  564. cliprects = kcalloc(batch->num_cliprects,
  565. sizeof(struct drm_clip_rect),
  566. GFP_KERNEL);
  567. if (cliprects == NULL)
  568. return -ENOMEM;
  569. ret = copy_from_user(cliprects, batch->cliprects,
  570. batch->num_cliprects *
  571. sizeof(struct drm_clip_rect));
  572. if (ret != 0)
  573. goto fail_free;
  574. }
  575. mutex_lock(&dev->struct_mutex);
  576. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  577. mutex_unlock(&dev->struct_mutex);
  578. if (sarea_priv)
  579. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  580. fail_free:
  581. kfree(cliprects);
  582. return ret;
  583. }
  584. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  585. struct drm_file *file_priv)
  586. {
  587. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  588. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  589. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  590. master_priv->sarea_priv;
  591. drm_i915_cmdbuffer_t *cmdbuf = data;
  592. struct drm_clip_rect *cliprects = NULL;
  593. void *batch_data;
  594. int ret;
  595. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  596. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  597. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  598. if (cmdbuf->num_cliprects < 0)
  599. return -EINVAL;
  600. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  601. if (batch_data == NULL)
  602. return -ENOMEM;
  603. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  604. if (ret != 0)
  605. goto fail_batch_free;
  606. if (cmdbuf->num_cliprects) {
  607. cliprects = kcalloc(cmdbuf->num_cliprects,
  608. sizeof(struct drm_clip_rect), GFP_KERNEL);
  609. if (cliprects == NULL)
  610. goto fail_batch_free;
  611. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  612. cmdbuf->num_cliprects *
  613. sizeof(struct drm_clip_rect));
  614. if (ret != 0)
  615. goto fail_clip_free;
  616. }
  617. mutex_lock(&dev->struct_mutex);
  618. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  619. mutex_unlock(&dev->struct_mutex);
  620. if (ret) {
  621. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  622. goto fail_clip_free;
  623. }
  624. if (sarea_priv)
  625. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  626. fail_clip_free:
  627. kfree(cliprects);
  628. fail_batch_free:
  629. kfree(batch_data);
  630. return ret;
  631. }
  632. static int i915_flip_bufs(struct drm_device *dev, void *data,
  633. struct drm_file *file_priv)
  634. {
  635. int ret;
  636. DRM_DEBUG_DRIVER("%s\n", __func__);
  637. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  638. mutex_lock(&dev->struct_mutex);
  639. ret = i915_dispatch_flip(dev);
  640. mutex_unlock(&dev->struct_mutex);
  641. return ret;
  642. }
  643. static int i915_getparam(struct drm_device *dev, void *data,
  644. struct drm_file *file_priv)
  645. {
  646. drm_i915_private_t *dev_priv = dev->dev_private;
  647. drm_i915_getparam_t *param = data;
  648. int value;
  649. if (!dev_priv) {
  650. DRM_ERROR("called with no initialization\n");
  651. return -EINVAL;
  652. }
  653. switch (param->param) {
  654. case I915_PARAM_IRQ_ACTIVE:
  655. value = dev->pdev->irq ? 1 : 0;
  656. break;
  657. case I915_PARAM_ALLOW_BATCHBUFFER:
  658. value = dev_priv->allow_batchbuffer ? 1 : 0;
  659. break;
  660. case I915_PARAM_LAST_DISPATCH:
  661. value = READ_BREADCRUMB(dev_priv);
  662. break;
  663. case I915_PARAM_CHIPSET_ID:
  664. value = dev->pci_device;
  665. break;
  666. case I915_PARAM_HAS_GEM:
  667. value = dev_priv->has_gem;
  668. break;
  669. case I915_PARAM_NUM_FENCES_AVAIL:
  670. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  671. break;
  672. case I915_PARAM_HAS_OVERLAY:
  673. value = dev_priv->overlay ? 1 : 0;
  674. break;
  675. case I915_PARAM_HAS_PAGEFLIPPING:
  676. value = 1;
  677. break;
  678. default:
  679. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  680. param->param);
  681. return -EINVAL;
  682. }
  683. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  684. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  685. return -EFAULT;
  686. }
  687. return 0;
  688. }
  689. static int i915_setparam(struct drm_device *dev, void *data,
  690. struct drm_file *file_priv)
  691. {
  692. drm_i915_private_t *dev_priv = dev->dev_private;
  693. drm_i915_setparam_t *param = data;
  694. if (!dev_priv) {
  695. DRM_ERROR("called with no initialization\n");
  696. return -EINVAL;
  697. }
  698. switch (param->param) {
  699. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  700. break;
  701. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  702. dev_priv->tex_lru_log_granularity = param->value;
  703. break;
  704. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  705. dev_priv->allow_batchbuffer = param->value;
  706. break;
  707. case I915_SETPARAM_NUM_USED_FENCES:
  708. if (param->value > dev_priv->num_fence_regs ||
  709. param->value < 0)
  710. return -EINVAL;
  711. /* Userspace can use first N regs */
  712. dev_priv->fence_reg_start = param->value;
  713. break;
  714. default:
  715. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  716. param->param);
  717. return -EINVAL;
  718. }
  719. return 0;
  720. }
  721. static int i915_set_status_page(struct drm_device *dev, void *data,
  722. struct drm_file *file_priv)
  723. {
  724. drm_i915_private_t *dev_priv = dev->dev_private;
  725. drm_i915_hws_addr_t *hws = data;
  726. if (!I915_NEED_GFX_HWS(dev))
  727. return -EINVAL;
  728. if (!dev_priv) {
  729. DRM_ERROR("called with no initialization\n");
  730. return -EINVAL;
  731. }
  732. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  733. WARN(1, "tried to set status page when mode setting active\n");
  734. return 0;
  735. }
  736. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  737. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  738. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  739. dev_priv->hws_map.size = 4*1024;
  740. dev_priv->hws_map.type = 0;
  741. dev_priv->hws_map.flags = 0;
  742. dev_priv->hws_map.mtrr = 0;
  743. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  744. if (dev_priv->hws_map.handle == NULL) {
  745. i915_dma_cleanup(dev);
  746. dev_priv->status_gfx_addr = 0;
  747. DRM_ERROR("can not ioremap virtual address for"
  748. " G33 hw status page\n");
  749. return -ENOMEM;
  750. }
  751. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  752. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  753. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  754. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  755. dev_priv->status_gfx_addr);
  756. DRM_DEBUG_DRIVER("load hws at %p\n",
  757. dev_priv->hw_status_page);
  758. return 0;
  759. }
  760. static int i915_get_bridge_dev(struct drm_device *dev)
  761. {
  762. struct drm_i915_private *dev_priv = dev->dev_private;
  763. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  764. if (!dev_priv->bridge_dev) {
  765. DRM_ERROR("bridge device not found\n");
  766. return -1;
  767. }
  768. return 0;
  769. }
  770. /**
  771. * i915_probe_agp - get AGP bootup configuration
  772. * @pdev: PCI device
  773. * @aperture_size: returns AGP aperture configured size
  774. * @preallocated_size: returns size of BIOS preallocated AGP space
  775. *
  776. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  777. * some RAM for the framebuffer at early boot. This code figures out
  778. * how much was set aside so we can use it for our own purposes.
  779. */
  780. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  781. uint32_t *preallocated_size,
  782. uint32_t *start)
  783. {
  784. struct drm_i915_private *dev_priv = dev->dev_private;
  785. u16 tmp = 0;
  786. unsigned long overhead;
  787. unsigned long stolen;
  788. /* Get the fb aperture size and "stolen" memory amount. */
  789. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  790. *aperture_size = 1024 * 1024;
  791. *preallocated_size = 1024 * 1024;
  792. switch (dev->pdev->device) {
  793. case PCI_DEVICE_ID_INTEL_82830_CGC:
  794. case PCI_DEVICE_ID_INTEL_82845G_IG:
  795. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  796. case PCI_DEVICE_ID_INTEL_82865_IG:
  797. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  798. *aperture_size *= 64;
  799. else
  800. *aperture_size *= 128;
  801. break;
  802. default:
  803. /* 9xx supports large sizes, just look at the length */
  804. *aperture_size = pci_resource_len(dev->pdev, 2);
  805. break;
  806. }
  807. /*
  808. * Some of the preallocated space is taken by the GTT
  809. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  810. */
  811. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev))
  812. overhead = 4096;
  813. else
  814. overhead = (*aperture_size / 1024) + 4096;
  815. switch (tmp & INTEL_GMCH_GMS_MASK) {
  816. case INTEL_855_GMCH_GMS_DISABLED:
  817. DRM_ERROR("video memory is disabled\n");
  818. return -1;
  819. case INTEL_855_GMCH_GMS_STOLEN_1M:
  820. stolen = 1 * 1024 * 1024;
  821. break;
  822. case INTEL_855_GMCH_GMS_STOLEN_4M:
  823. stolen = 4 * 1024 * 1024;
  824. break;
  825. case INTEL_855_GMCH_GMS_STOLEN_8M:
  826. stolen = 8 * 1024 * 1024;
  827. break;
  828. case INTEL_855_GMCH_GMS_STOLEN_16M:
  829. stolen = 16 * 1024 * 1024;
  830. break;
  831. case INTEL_855_GMCH_GMS_STOLEN_32M:
  832. stolen = 32 * 1024 * 1024;
  833. break;
  834. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  835. stolen = 48 * 1024 * 1024;
  836. break;
  837. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  838. stolen = 64 * 1024 * 1024;
  839. break;
  840. case INTEL_GMCH_GMS_STOLEN_128M:
  841. stolen = 128 * 1024 * 1024;
  842. break;
  843. case INTEL_GMCH_GMS_STOLEN_256M:
  844. stolen = 256 * 1024 * 1024;
  845. break;
  846. case INTEL_GMCH_GMS_STOLEN_96M:
  847. stolen = 96 * 1024 * 1024;
  848. break;
  849. case INTEL_GMCH_GMS_STOLEN_160M:
  850. stolen = 160 * 1024 * 1024;
  851. break;
  852. case INTEL_GMCH_GMS_STOLEN_224M:
  853. stolen = 224 * 1024 * 1024;
  854. break;
  855. case INTEL_GMCH_GMS_STOLEN_352M:
  856. stolen = 352 * 1024 * 1024;
  857. break;
  858. default:
  859. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  860. tmp & INTEL_GMCH_GMS_MASK);
  861. return -1;
  862. }
  863. *preallocated_size = stolen - overhead;
  864. *start = overhead;
  865. return 0;
  866. }
  867. #define PTE_ADDRESS_MASK 0xfffff000
  868. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  869. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  870. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  871. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  872. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  873. #define PTE_VALID (1 << 0)
  874. /**
  875. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  876. * @dev: drm device
  877. * @gtt_addr: address to translate
  878. *
  879. * Some chip functions require allocations from stolen space but need the
  880. * physical address of the memory in question. We use this routine
  881. * to get a physical address suitable for register programming from a given
  882. * GTT address.
  883. */
  884. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  885. unsigned long gtt_addr)
  886. {
  887. unsigned long *gtt;
  888. unsigned long entry, phys;
  889. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  890. int gtt_offset, gtt_size;
  891. if (IS_I965G(dev)) {
  892. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  893. gtt_offset = 2*1024*1024;
  894. gtt_size = 2*1024*1024;
  895. } else {
  896. gtt_offset = 512*1024;
  897. gtt_size = 512*1024;
  898. }
  899. } else {
  900. gtt_bar = 3;
  901. gtt_offset = 0;
  902. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  903. }
  904. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  905. gtt_size);
  906. if (!gtt) {
  907. DRM_ERROR("ioremap of GTT failed\n");
  908. return 0;
  909. }
  910. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  911. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  912. /* Mask out these reserved bits on this hardware. */
  913. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  914. IS_I945G(dev) || IS_I945GM(dev)) {
  915. entry &= ~PTE_ADDRESS_MASK_HIGH;
  916. }
  917. /* If it's not a mapping type we know, then bail. */
  918. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  919. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  920. iounmap(gtt);
  921. return 0;
  922. }
  923. if (!(entry & PTE_VALID)) {
  924. DRM_ERROR("bad GTT entry in stolen space\n");
  925. iounmap(gtt);
  926. return 0;
  927. }
  928. iounmap(gtt);
  929. phys =(entry & PTE_ADDRESS_MASK) |
  930. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  931. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  932. return phys;
  933. }
  934. static void i915_warn_stolen(struct drm_device *dev)
  935. {
  936. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  937. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  938. }
  939. static void i915_setup_compression(struct drm_device *dev, int size)
  940. {
  941. struct drm_i915_private *dev_priv = dev->dev_private;
  942. struct drm_mm_node *compressed_fb, *compressed_llb;
  943. unsigned long cfb_base, ll_base;
  944. /* Leave 1M for line length buffer & misc. */
  945. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  946. if (!compressed_fb) {
  947. i915_warn_stolen(dev);
  948. return;
  949. }
  950. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  951. if (!compressed_fb) {
  952. i915_warn_stolen(dev);
  953. return;
  954. }
  955. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  956. if (!cfb_base) {
  957. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  958. drm_mm_put_block(compressed_fb);
  959. }
  960. if (!IS_GM45(dev)) {
  961. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  962. 4096, 0);
  963. if (!compressed_llb) {
  964. i915_warn_stolen(dev);
  965. return;
  966. }
  967. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  968. if (!compressed_llb) {
  969. i915_warn_stolen(dev);
  970. return;
  971. }
  972. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  973. if (!ll_base) {
  974. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  975. drm_mm_put_block(compressed_fb);
  976. drm_mm_put_block(compressed_llb);
  977. }
  978. }
  979. dev_priv->cfb_size = size;
  980. if (IS_GM45(dev)) {
  981. g4x_disable_fbc(dev);
  982. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  983. } else {
  984. i8xx_disable_fbc(dev);
  985. I915_WRITE(FBC_CFB_BASE, cfb_base);
  986. I915_WRITE(FBC_LL_BASE, ll_base);
  987. }
  988. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  989. ll_base, size >> 20);
  990. }
  991. /* true = enable decode, false = disable decoder */
  992. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  993. {
  994. struct drm_device *dev = cookie;
  995. intel_modeset_vga_set_state(dev, state);
  996. if (state)
  997. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  998. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  999. else
  1000. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1001. }
  1002. static int i915_load_modeset_init(struct drm_device *dev,
  1003. unsigned long prealloc_start,
  1004. unsigned long prealloc_size,
  1005. unsigned long agp_size)
  1006. {
  1007. struct drm_i915_private *dev_priv = dev->dev_private;
  1008. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1009. int ret = 0;
  1010. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1011. 0xff000000;
  1012. if (IS_MOBILE(dev) || IS_I9XX(dev))
  1013. dev_priv->cursor_needs_physical = true;
  1014. else
  1015. dev_priv->cursor_needs_physical = false;
  1016. if (IS_I965G(dev) || IS_G33(dev))
  1017. dev_priv->cursor_needs_physical = false;
  1018. /* Basic memrange allocator for stolen space (aka vram) */
  1019. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1020. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1021. /* We're off and running w/KMS */
  1022. dev_priv->mm.suspended = 0;
  1023. /* Let GEM Manage from end of prealloc space to end of aperture.
  1024. *
  1025. * However, leave one page at the end still bound to the scratch page.
  1026. * There are a number of places where the hardware apparently
  1027. * prefetches past the end of the object, and we've seen multiple
  1028. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1029. * at the last page of the aperture. One page should be enough to
  1030. * keep any prefetching inside of the aperture.
  1031. */
  1032. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1033. mutex_lock(&dev->struct_mutex);
  1034. ret = i915_gem_init_ringbuffer(dev);
  1035. mutex_unlock(&dev->struct_mutex);
  1036. if (ret)
  1037. goto out;
  1038. /* Try to set up FBC with a reasonable compressed buffer size */
  1039. if (I915_HAS_FBC(dev) && i915_powersave) {
  1040. int cfb_size;
  1041. /* Try to get an 8M buffer... */
  1042. if (prealloc_size > (9*1024*1024))
  1043. cfb_size = 8*1024*1024;
  1044. else /* fall back to 7/8 of the stolen space */
  1045. cfb_size = prealloc_size * 7 / 8;
  1046. i915_setup_compression(dev, cfb_size);
  1047. }
  1048. /* Allow hardware batchbuffers unless told otherwise.
  1049. */
  1050. dev_priv->allow_batchbuffer = 1;
  1051. ret = intel_init_bios(dev);
  1052. if (ret)
  1053. DRM_INFO("failed to find VBIOS tables\n");
  1054. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1055. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1056. if (ret)
  1057. goto destroy_ringbuffer;
  1058. ret = drm_irq_install(dev);
  1059. if (ret)
  1060. goto destroy_ringbuffer;
  1061. /* Always safe in the mode setting case. */
  1062. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1063. dev->vblank_disable_allowed = 1;
  1064. /*
  1065. * Initialize the hardware status page IRQ location.
  1066. */
  1067. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1068. intel_modeset_init(dev);
  1069. drm_helper_initial_config(dev);
  1070. return 0;
  1071. destroy_ringbuffer:
  1072. i915_gem_cleanup_ringbuffer(dev);
  1073. out:
  1074. return ret;
  1075. }
  1076. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1077. {
  1078. struct drm_i915_master_private *master_priv;
  1079. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1080. if (!master_priv)
  1081. return -ENOMEM;
  1082. master->driver_priv = master_priv;
  1083. return 0;
  1084. }
  1085. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1086. {
  1087. struct drm_i915_master_private *master_priv = master->driver_priv;
  1088. if (!master_priv)
  1089. return;
  1090. kfree(master_priv);
  1091. master->driver_priv = NULL;
  1092. }
  1093. static void i915_get_mem_freq(struct drm_device *dev)
  1094. {
  1095. drm_i915_private_t *dev_priv = dev->dev_private;
  1096. u32 tmp;
  1097. if (!IS_PINEVIEW(dev))
  1098. return;
  1099. tmp = I915_READ(CLKCFG);
  1100. switch (tmp & CLKCFG_FSB_MASK) {
  1101. case CLKCFG_FSB_533:
  1102. dev_priv->fsb_freq = 533; /* 133*4 */
  1103. break;
  1104. case CLKCFG_FSB_800:
  1105. dev_priv->fsb_freq = 800; /* 200*4 */
  1106. break;
  1107. case CLKCFG_FSB_667:
  1108. dev_priv->fsb_freq = 667; /* 167*4 */
  1109. break;
  1110. case CLKCFG_FSB_400:
  1111. dev_priv->fsb_freq = 400; /* 100*4 */
  1112. break;
  1113. }
  1114. switch (tmp & CLKCFG_MEM_MASK) {
  1115. case CLKCFG_MEM_533:
  1116. dev_priv->mem_freq = 533;
  1117. break;
  1118. case CLKCFG_MEM_667:
  1119. dev_priv->mem_freq = 667;
  1120. break;
  1121. case CLKCFG_MEM_800:
  1122. dev_priv->mem_freq = 800;
  1123. break;
  1124. }
  1125. }
  1126. /**
  1127. * i915_driver_load - setup chip and create an initial config
  1128. * @dev: DRM device
  1129. * @flags: startup flags
  1130. *
  1131. * The driver load routine has to do several things:
  1132. * - drive output discovery via intel_modeset_init()
  1133. * - initialize the memory manager
  1134. * - allocate initial config memory
  1135. * - setup the DRM framebuffer with the allocated memory
  1136. */
  1137. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1138. {
  1139. struct drm_i915_private *dev_priv = dev->dev_private;
  1140. resource_size_t base, size;
  1141. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1142. uint32_t agp_size, prealloc_size, prealloc_start;
  1143. /* i915 has 4 more counters */
  1144. dev->counters += 4;
  1145. dev->types[6] = _DRM_STAT_IRQ;
  1146. dev->types[7] = _DRM_STAT_PRIMARY;
  1147. dev->types[8] = _DRM_STAT_SECONDARY;
  1148. dev->types[9] = _DRM_STAT_DMA;
  1149. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1150. if (dev_priv == NULL)
  1151. return -ENOMEM;
  1152. dev->dev_private = (void *)dev_priv;
  1153. dev_priv->dev = dev;
  1154. /* Add register map (needed for suspend/resume) */
  1155. base = drm_get_resource_start(dev, mmio_bar);
  1156. size = drm_get_resource_len(dev, mmio_bar);
  1157. if (i915_get_bridge_dev(dev)) {
  1158. ret = -EIO;
  1159. goto free_priv;
  1160. }
  1161. dev_priv->regs = ioremap(base, size);
  1162. if (!dev_priv->regs) {
  1163. DRM_ERROR("failed to map registers\n");
  1164. ret = -EIO;
  1165. goto put_bridge;
  1166. }
  1167. dev_priv->mm.gtt_mapping =
  1168. io_mapping_create_wc(dev->agp->base,
  1169. dev->agp->agp_info.aper_size * 1024*1024);
  1170. if (dev_priv->mm.gtt_mapping == NULL) {
  1171. ret = -EIO;
  1172. goto out_rmmap;
  1173. }
  1174. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1175. * one would think, because the kernel disables PAT on first
  1176. * generation Core chips because WC PAT gets overridden by a UC
  1177. * MTRR if present. Even if a UC MTRR isn't present.
  1178. */
  1179. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1180. dev->agp->agp_info.aper_size *
  1181. 1024 * 1024,
  1182. MTRR_TYPE_WRCOMB, 1);
  1183. if (dev_priv->mm.gtt_mtrr < 0) {
  1184. DRM_INFO("MTRR allocation failed. Graphics "
  1185. "performance may suffer.\n");
  1186. }
  1187. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1188. if (ret)
  1189. goto out_iomapfree;
  1190. dev_priv->wq = create_singlethread_workqueue("i915");
  1191. if (dev_priv->wq == NULL) {
  1192. DRM_ERROR("Failed to create our workqueue.\n");
  1193. ret = -ENOMEM;
  1194. goto out_iomapfree;
  1195. }
  1196. /* enable GEM by default */
  1197. dev_priv->has_gem = 1;
  1198. if (prealloc_size > agp_size * 3 / 4) {
  1199. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1200. "memory stolen.\n",
  1201. prealloc_size / 1024, agp_size / 1024);
  1202. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1203. "updating the BIOS to fix).\n");
  1204. dev_priv->has_gem = 0;
  1205. }
  1206. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1207. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1208. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  1209. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1210. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1211. }
  1212. i915_gem_load(dev);
  1213. /* Init HWS */
  1214. if (!I915_NEED_GFX_HWS(dev)) {
  1215. ret = i915_init_phys_hws(dev);
  1216. if (ret != 0)
  1217. goto out_workqueue_free;
  1218. }
  1219. i915_get_mem_freq(dev);
  1220. /* On the 945G/GM, the chipset reports the MSI capability on the
  1221. * integrated graphics even though the support isn't actually there
  1222. * according to the published specs. It doesn't appear to function
  1223. * correctly in testing on 945G.
  1224. * This may be a side effect of MSI having been made available for PEG
  1225. * and the registers being closely associated.
  1226. *
  1227. * According to chipset errata, on the 965GM, MSI interrupts may
  1228. * be lost or delayed, but we use them anyways to avoid
  1229. * stuck interrupts on some machines.
  1230. */
  1231. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1232. pci_enable_msi(dev->pdev);
  1233. spin_lock_init(&dev_priv->user_irq_lock);
  1234. spin_lock_init(&dev_priv->error_lock);
  1235. dev_priv->user_irq_refcount = 0;
  1236. dev_priv->trace_irq_seqno = 0;
  1237. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1238. if (ret) {
  1239. (void) i915_driver_unload(dev);
  1240. return ret;
  1241. }
  1242. /* Start out suspended */
  1243. dev_priv->mm.suspended = 1;
  1244. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1245. ret = i915_load_modeset_init(dev, prealloc_start,
  1246. prealloc_size, agp_size);
  1247. if (ret < 0) {
  1248. DRM_ERROR("failed to init modeset\n");
  1249. goto out_workqueue_free;
  1250. }
  1251. }
  1252. /* Must be done after probing outputs */
  1253. intel_opregion_init(dev, 0);
  1254. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1255. (unsigned long) dev);
  1256. return 0;
  1257. out_workqueue_free:
  1258. destroy_workqueue(dev_priv->wq);
  1259. out_iomapfree:
  1260. io_mapping_free(dev_priv->mm.gtt_mapping);
  1261. out_rmmap:
  1262. iounmap(dev_priv->regs);
  1263. put_bridge:
  1264. pci_dev_put(dev_priv->bridge_dev);
  1265. free_priv:
  1266. kfree(dev_priv);
  1267. return ret;
  1268. }
  1269. int i915_driver_unload(struct drm_device *dev)
  1270. {
  1271. struct drm_i915_private *dev_priv = dev->dev_private;
  1272. destroy_workqueue(dev_priv->wq);
  1273. del_timer_sync(&dev_priv->hangcheck_timer);
  1274. io_mapping_free(dev_priv->mm.gtt_mapping);
  1275. if (dev_priv->mm.gtt_mtrr >= 0) {
  1276. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1277. dev->agp->agp_info.aper_size * 1024 * 1024);
  1278. dev_priv->mm.gtt_mtrr = -1;
  1279. }
  1280. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1281. /*
  1282. * free the memory space allocated for the child device
  1283. * config parsed from VBT
  1284. */
  1285. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1286. kfree(dev_priv->child_dev);
  1287. dev_priv->child_dev = NULL;
  1288. dev_priv->child_dev_num = 0;
  1289. }
  1290. drm_irq_uninstall(dev);
  1291. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1292. }
  1293. if (dev->pdev->msi_enabled)
  1294. pci_disable_msi(dev->pdev);
  1295. if (dev_priv->regs != NULL)
  1296. iounmap(dev_priv->regs);
  1297. intel_opregion_free(dev, 0);
  1298. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1299. intel_modeset_cleanup(dev);
  1300. i915_gem_free_all_phys_object(dev);
  1301. mutex_lock(&dev->struct_mutex);
  1302. i915_gem_cleanup_ringbuffer(dev);
  1303. mutex_unlock(&dev->struct_mutex);
  1304. drm_mm_takedown(&dev_priv->vram);
  1305. i915_gem_lastclose(dev);
  1306. intel_cleanup_overlay(dev);
  1307. }
  1308. pci_dev_put(dev_priv->bridge_dev);
  1309. kfree(dev->dev_private);
  1310. return 0;
  1311. }
  1312. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1313. {
  1314. struct drm_i915_file_private *i915_file_priv;
  1315. DRM_DEBUG_DRIVER("\n");
  1316. i915_file_priv = (struct drm_i915_file_private *)
  1317. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1318. if (!i915_file_priv)
  1319. return -ENOMEM;
  1320. file_priv->driver_priv = i915_file_priv;
  1321. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1322. return 0;
  1323. }
  1324. /**
  1325. * i915_driver_lastclose - clean up after all DRM clients have exited
  1326. * @dev: DRM device
  1327. *
  1328. * Take care of cleaning up after all DRM clients have exited. In the
  1329. * mode setting case, we want to restore the kernel's initial mode (just
  1330. * in case the last client left us in a bad state).
  1331. *
  1332. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1333. * and DMA structures, since the kernel won't be using them, and clea
  1334. * up any GEM state.
  1335. */
  1336. void i915_driver_lastclose(struct drm_device * dev)
  1337. {
  1338. drm_i915_private_t *dev_priv = dev->dev_private;
  1339. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1340. drm_fb_helper_restore();
  1341. return;
  1342. }
  1343. i915_gem_lastclose(dev);
  1344. if (dev_priv->agp_heap)
  1345. i915_mem_takedown(&(dev_priv->agp_heap));
  1346. i915_dma_cleanup(dev);
  1347. }
  1348. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1349. {
  1350. drm_i915_private_t *dev_priv = dev->dev_private;
  1351. i915_gem_release(dev, file_priv);
  1352. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1353. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1354. }
  1355. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1356. {
  1357. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1358. kfree(i915_file_priv);
  1359. }
  1360. struct drm_ioctl_desc i915_ioctls[] = {
  1361. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1362. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1363. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1364. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1365. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1366. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1367. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1368. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1369. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1370. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1371. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1372. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1373. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1374. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1375. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1376. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1377. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1378. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1379. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1380. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1381. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1382. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1383. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1384. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1385. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1386. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1387. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1388. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1389. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1390. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1391. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1392. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1393. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1394. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1395. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1396. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
  1397. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, 0),
  1398. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
  1399. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
  1400. };
  1401. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1402. /**
  1403. * Determine if the device really is AGP or not.
  1404. *
  1405. * All Intel graphics chipsets are treated as AGP, even if they are really
  1406. * PCI-e.
  1407. *
  1408. * \param dev The device to be tested.
  1409. *
  1410. * \returns
  1411. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1412. */
  1413. int i915_driver_device_is_agp(struct drm_device * dev)
  1414. {
  1415. return 1;
  1416. }