talitos.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/aes.h>
  41. #include <crypto/des.h>
  42. #include <crypto/sha.h>
  43. #include <crypto/aead.h>
  44. #include <crypto/authenc.h>
  45. #include <crypto/skcipher.h>
  46. #include <crypto/scatterwalk.h>
  47. #include "talitos.h"
  48. #define TALITOS_TIMEOUT 100000
  49. #define TALITOS_MAX_DATA_LEN 65535
  50. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  51. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  52. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  53. /* descriptor pointer entry */
  54. struct talitos_ptr {
  55. __be16 len; /* length */
  56. u8 j_extent; /* jump to sg link table and/or extent */
  57. u8 eptr; /* extended address */
  58. __be32 ptr; /* address */
  59. };
  60. /* descriptor */
  61. struct talitos_desc {
  62. __be32 hdr; /* header high bits */
  63. __be32 hdr_lo; /* header low bits */
  64. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  65. };
  66. /**
  67. * talitos_request - descriptor submission request
  68. * @desc: descriptor pointer (kernel virtual)
  69. * @dma_desc: descriptor's physical bus address
  70. * @callback: whom to call when descriptor processing is done
  71. * @context: caller context (optional)
  72. */
  73. struct talitos_request {
  74. struct talitos_desc *desc;
  75. dma_addr_t dma_desc;
  76. void (*callback) (struct device *dev, struct talitos_desc *desc,
  77. void *context, int error);
  78. void *context;
  79. };
  80. /* per-channel fifo management */
  81. struct talitos_channel {
  82. /* request fifo */
  83. struct talitos_request *fifo;
  84. /* number of requests pending in channel h/w fifo */
  85. atomic_t submit_count ____cacheline_aligned;
  86. /* request submission (head) lock */
  87. spinlock_t head_lock ____cacheline_aligned;
  88. /* index to next free descriptor request */
  89. int head;
  90. /* request release (tail) lock */
  91. spinlock_t tail_lock ____cacheline_aligned;
  92. /* index to next in-progress/done descriptor request */
  93. int tail;
  94. };
  95. struct talitos_private {
  96. struct device *dev;
  97. struct of_device *ofdev;
  98. void __iomem *reg;
  99. int irq;
  100. /* SEC version geometry (from device tree node) */
  101. unsigned int num_channels;
  102. unsigned int chfifo_len;
  103. unsigned int exec_units;
  104. unsigned int desc_types;
  105. /* SEC Compatibility info */
  106. unsigned long features;
  107. /*
  108. * length of the request fifo
  109. * fifo_len is chfifo_len rounded up to next power of 2
  110. * so we can use bitwise ops to wrap
  111. */
  112. unsigned int fifo_len;
  113. struct talitos_channel *chan;
  114. /* next channel to be assigned next incoming descriptor */
  115. atomic_t last_chan ____cacheline_aligned;
  116. /* request callback tasklet */
  117. struct tasklet_struct done_task;
  118. /* list of registered algorithms */
  119. struct list_head alg_list;
  120. /* hwrng device */
  121. struct hwrng rng;
  122. };
  123. /* .features flag */
  124. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  125. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  126. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  127. {
  128. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  129. talitos_ptr->eptr = cpu_to_be32(upper_32_bits(dma_addr));
  130. }
  131. /*
  132. * map virtual single (contiguous) pointer to h/w descriptor pointer
  133. */
  134. static void map_single_talitos_ptr(struct device *dev,
  135. struct talitos_ptr *talitos_ptr,
  136. unsigned short len, void *data,
  137. unsigned char extent,
  138. enum dma_data_direction dir)
  139. {
  140. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  141. talitos_ptr->len = cpu_to_be16(len);
  142. to_talitos_ptr(talitos_ptr, dma_addr);
  143. talitos_ptr->j_extent = extent;
  144. }
  145. /*
  146. * unmap bus single (contiguous) h/w descriptor pointer
  147. */
  148. static void unmap_single_talitos_ptr(struct device *dev,
  149. struct talitos_ptr *talitos_ptr,
  150. enum dma_data_direction dir)
  151. {
  152. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  153. be16_to_cpu(talitos_ptr->len), dir);
  154. }
  155. static int reset_channel(struct device *dev, int ch)
  156. {
  157. struct talitos_private *priv = dev_get_drvdata(dev);
  158. unsigned int timeout = TALITOS_TIMEOUT;
  159. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  160. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  161. && --timeout)
  162. cpu_relax();
  163. if (timeout == 0) {
  164. dev_err(dev, "failed to reset channel %d\n", ch);
  165. return -EIO;
  166. }
  167. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  168. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_EAE |
  169. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  170. /* and ICCR writeback, if available */
  171. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  172. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  173. TALITOS_CCCR_LO_IWSE);
  174. return 0;
  175. }
  176. static int reset_device(struct device *dev)
  177. {
  178. struct talitos_private *priv = dev_get_drvdata(dev);
  179. unsigned int timeout = TALITOS_TIMEOUT;
  180. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  181. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  182. && --timeout)
  183. cpu_relax();
  184. if (timeout == 0) {
  185. dev_err(dev, "failed to reset device\n");
  186. return -EIO;
  187. }
  188. return 0;
  189. }
  190. /*
  191. * Reset and initialize the device
  192. */
  193. static int init_device(struct device *dev)
  194. {
  195. struct talitos_private *priv = dev_get_drvdata(dev);
  196. int ch, err;
  197. /*
  198. * Master reset
  199. * errata documentation: warning: certain SEC interrupts
  200. * are not fully cleared by writing the MCR:SWR bit,
  201. * set bit twice to completely reset
  202. */
  203. err = reset_device(dev);
  204. if (err)
  205. return err;
  206. err = reset_device(dev);
  207. if (err)
  208. return err;
  209. /* reset channels */
  210. for (ch = 0; ch < priv->num_channels; ch++) {
  211. err = reset_channel(dev, ch);
  212. if (err)
  213. return err;
  214. }
  215. /* enable channel done and error interrupts */
  216. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  217. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  218. /* disable integrity check error interrupts (use writeback instead) */
  219. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  220. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  221. TALITOS_MDEUICR_LO_ICE);
  222. return 0;
  223. }
  224. /**
  225. * talitos_submit - submits a descriptor to the device for processing
  226. * @dev: the SEC device to be used
  227. * @desc: the descriptor to be processed by the device
  228. * @callback: whom to call when processing is complete
  229. * @context: a handle for use by caller (optional)
  230. *
  231. * desc must contain valid dma-mapped (bus physical) address pointers.
  232. * callback must check err and feedback in descriptor header
  233. * for device processing status.
  234. */
  235. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  236. void (*callback)(struct device *dev,
  237. struct talitos_desc *desc,
  238. void *context, int error),
  239. void *context)
  240. {
  241. struct talitos_private *priv = dev_get_drvdata(dev);
  242. struct talitos_request *request;
  243. unsigned long flags, ch;
  244. int head;
  245. /* select done notification */
  246. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  247. /* emulate SEC's round-robin channel fifo polling scheme */
  248. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  249. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  250. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  251. /* h/w fifo is full */
  252. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  253. return -EAGAIN;
  254. }
  255. head = priv->chan[ch].head;
  256. request = &priv->chan[ch].fifo[head];
  257. /* map descriptor and save caller data */
  258. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  259. DMA_BIDIRECTIONAL);
  260. request->callback = callback;
  261. request->context = context;
  262. /* increment fifo head */
  263. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  264. smp_wmb();
  265. request->desc = desc;
  266. /* GO! */
  267. wmb();
  268. out_be32(priv->reg + TALITOS_FF(ch),
  269. cpu_to_be32(upper_32_bits(request->dma_desc)));
  270. out_be32(priv->reg + TALITOS_FF_LO(ch),
  271. cpu_to_be32(lower_32_bits(request->dma_desc)));
  272. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  273. return -EINPROGRESS;
  274. }
  275. /*
  276. * process what was done, notify callback of error if not
  277. */
  278. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  279. {
  280. struct talitos_private *priv = dev_get_drvdata(dev);
  281. struct talitos_request *request, saved_req;
  282. unsigned long flags;
  283. int tail, status;
  284. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  285. tail = priv->chan[ch].tail;
  286. while (priv->chan[ch].fifo[tail].desc) {
  287. request = &priv->chan[ch].fifo[tail];
  288. /* descriptors with their done bits set don't get the error */
  289. rmb();
  290. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  291. status = 0;
  292. else
  293. if (!error)
  294. break;
  295. else
  296. status = error;
  297. dma_unmap_single(dev, request->dma_desc,
  298. sizeof(struct talitos_desc),
  299. DMA_BIDIRECTIONAL);
  300. /* copy entries so we can call callback outside lock */
  301. saved_req.desc = request->desc;
  302. saved_req.callback = request->callback;
  303. saved_req.context = request->context;
  304. /* release request entry in fifo */
  305. smp_wmb();
  306. request->desc = NULL;
  307. /* increment fifo tail */
  308. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  309. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  310. atomic_dec(&priv->chan[ch].submit_count);
  311. saved_req.callback(dev, saved_req.desc, saved_req.context,
  312. status);
  313. /* channel may resume processing in single desc error case */
  314. if (error && !reset_ch && status == error)
  315. return;
  316. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  317. tail = priv->chan[ch].tail;
  318. }
  319. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  320. }
  321. /*
  322. * process completed requests for channels that have done status
  323. */
  324. static void talitos_done(unsigned long data)
  325. {
  326. struct device *dev = (struct device *)data;
  327. struct talitos_private *priv = dev_get_drvdata(dev);
  328. int ch;
  329. for (ch = 0; ch < priv->num_channels; ch++)
  330. flush_channel(dev, ch, 0, 0);
  331. /* At this point, all completed channels have been processed.
  332. * Unmask done interrupts for channels completed later on.
  333. */
  334. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  335. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  336. }
  337. /*
  338. * locate current (offending) descriptor
  339. */
  340. static struct talitos_desc *current_desc(struct device *dev, int ch)
  341. {
  342. struct talitos_private *priv = dev_get_drvdata(dev);
  343. int tail = priv->chan[ch].tail;
  344. dma_addr_t cur_desc;
  345. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  346. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  347. tail = (tail + 1) & (priv->fifo_len - 1);
  348. if (tail == priv->chan[ch].tail) {
  349. dev_err(dev, "couldn't locate current descriptor\n");
  350. return NULL;
  351. }
  352. }
  353. return priv->chan[ch].fifo[tail].desc;
  354. }
  355. /*
  356. * user diagnostics; report root cause of error based on execution unit status
  357. */
  358. static void report_eu_error(struct device *dev, int ch,
  359. struct talitos_desc *desc)
  360. {
  361. struct talitos_private *priv = dev_get_drvdata(dev);
  362. int i;
  363. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  364. case DESC_HDR_SEL0_AFEU:
  365. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  366. in_be32(priv->reg + TALITOS_AFEUISR),
  367. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  368. break;
  369. case DESC_HDR_SEL0_DEU:
  370. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  371. in_be32(priv->reg + TALITOS_DEUISR),
  372. in_be32(priv->reg + TALITOS_DEUISR_LO));
  373. break;
  374. case DESC_HDR_SEL0_MDEUA:
  375. case DESC_HDR_SEL0_MDEUB:
  376. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  377. in_be32(priv->reg + TALITOS_MDEUISR),
  378. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  379. break;
  380. case DESC_HDR_SEL0_RNG:
  381. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  382. in_be32(priv->reg + TALITOS_RNGUISR),
  383. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  384. break;
  385. case DESC_HDR_SEL0_PKEU:
  386. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  387. in_be32(priv->reg + TALITOS_PKEUISR),
  388. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  389. break;
  390. case DESC_HDR_SEL0_AESU:
  391. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  392. in_be32(priv->reg + TALITOS_AESUISR),
  393. in_be32(priv->reg + TALITOS_AESUISR_LO));
  394. break;
  395. case DESC_HDR_SEL0_CRCU:
  396. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  397. in_be32(priv->reg + TALITOS_CRCUISR),
  398. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  399. break;
  400. case DESC_HDR_SEL0_KEU:
  401. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  402. in_be32(priv->reg + TALITOS_KEUISR),
  403. in_be32(priv->reg + TALITOS_KEUISR_LO));
  404. break;
  405. }
  406. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  407. case DESC_HDR_SEL1_MDEUA:
  408. case DESC_HDR_SEL1_MDEUB:
  409. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  410. in_be32(priv->reg + TALITOS_MDEUISR),
  411. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  412. break;
  413. case DESC_HDR_SEL1_CRCU:
  414. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  415. in_be32(priv->reg + TALITOS_CRCUISR),
  416. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  417. break;
  418. }
  419. for (i = 0; i < 8; i++)
  420. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  421. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  422. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  423. }
  424. /*
  425. * recover from error interrupts
  426. */
  427. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  428. {
  429. struct device *dev = (struct device *)data;
  430. struct talitos_private *priv = dev_get_drvdata(dev);
  431. unsigned int timeout = TALITOS_TIMEOUT;
  432. int ch, error, reset_dev = 0, reset_ch = 0;
  433. u32 v, v_lo;
  434. for (ch = 0; ch < priv->num_channels; ch++) {
  435. /* skip channels without errors */
  436. if (!(isr & (1 << (ch * 2 + 1))))
  437. continue;
  438. error = -EINVAL;
  439. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  440. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  441. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  442. dev_err(dev, "double fetch fifo overflow error\n");
  443. error = -EAGAIN;
  444. reset_ch = 1;
  445. }
  446. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  447. /* h/w dropped descriptor */
  448. dev_err(dev, "single fetch fifo overflow error\n");
  449. error = -EAGAIN;
  450. }
  451. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  452. dev_err(dev, "master data transfer error\n");
  453. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  454. dev_err(dev, "s/g data length zero error\n");
  455. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  456. dev_err(dev, "fetch pointer zero error\n");
  457. if (v_lo & TALITOS_CCPSR_LO_IDH)
  458. dev_err(dev, "illegal descriptor header error\n");
  459. if (v_lo & TALITOS_CCPSR_LO_IEU)
  460. dev_err(dev, "invalid execution unit error\n");
  461. if (v_lo & TALITOS_CCPSR_LO_EU)
  462. report_eu_error(dev, ch, current_desc(dev, ch));
  463. if (v_lo & TALITOS_CCPSR_LO_GB)
  464. dev_err(dev, "gather boundary error\n");
  465. if (v_lo & TALITOS_CCPSR_LO_GRL)
  466. dev_err(dev, "gather return/length error\n");
  467. if (v_lo & TALITOS_CCPSR_LO_SB)
  468. dev_err(dev, "scatter boundary error\n");
  469. if (v_lo & TALITOS_CCPSR_LO_SRL)
  470. dev_err(dev, "scatter return/length error\n");
  471. flush_channel(dev, ch, error, reset_ch);
  472. if (reset_ch) {
  473. reset_channel(dev, ch);
  474. } else {
  475. setbits32(priv->reg + TALITOS_CCCR(ch),
  476. TALITOS_CCCR_CONT);
  477. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  478. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  479. TALITOS_CCCR_CONT) && --timeout)
  480. cpu_relax();
  481. if (timeout == 0) {
  482. dev_err(dev, "failed to restart channel %d\n",
  483. ch);
  484. reset_dev = 1;
  485. }
  486. }
  487. }
  488. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  489. dev_err(dev, "done overflow, internal time out, or rngu error: "
  490. "ISR 0x%08x_%08x\n", isr, isr_lo);
  491. /* purge request queues */
  492. for (ch = 0; ch < priv->num_channels; ch++)
  493. flush_channel(dev, ch, -EIO, 1);
  494. /* reset and reinitialize the device */
  495. init_device(dev);
  496. }
  497. }
  498. static irqreturn_t talitos_interrupt(int irq, void *data)
  499. {
  500. struct device *dev = data;
  501. struct talitos_private *priv = dev_get_drvdata(dev);
  502. u32 isr, isr_lo;
  503. isr = in_be32(priv->reg + TALITOS_ISR);
  504. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  505. /* Acknowledge interrupt */
  506. out_be32(priv->reg + TALITOS_ICR, isr);
  507. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  508. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  509. talitos_error((unsigned long)data, isr, isr_lo);
  510. else
  511. if (likely(isr & TALITOS_ISR_CHDONE)) {
  512. /* mask further done interrupts. */
  513. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  514. /* done_task will unmask done interrupts at exit */
  515. tasklet_schedule(&priv->done_task);
  516. }
  517. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  518. }
  519. /*
  520. * hwrng
  521. */
  522. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  523. {
  524. struct device *dev = (struct device *)rng->priv;
  525. struct talitos_private *priv = dev_get_drvdata(dev);
  526. u32 ofl;
  527. int i;
  528. for (i = 0; i < 20; i++) {
  529. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  530. TALITOS_RNGUSR_LO_OFL;
  531. if (ofl || !wait)
  532. break;
  533. udelay(10);
  534. }
  535. return !!ofl;
  536. }
  537. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  538. {
  539. struct device *dev = (struct device *)rng->priv;
  540. struct talitos_private *priv = dev_get_drvdata(dev);
  541. /* rng fifo requires 64-bit accesses */
  542. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  543. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  544. return sizeof(u32);
  545. }
  546. static int talitos_rng_init(struct hwrng *rng)
  547. {
  548. struct device *dev = (struct device *)rng->priv;
  549. struct talitos_private *priv = dev_get_drvdata(dev);
  550. unsigned int timeout = TALITOS_TIMEOUT;
  551. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  552. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  553. && --timeout)
  554. cpu_relax();
  555. if (timeout == 0) {
  556. dev_err(dev, "failed to reset rng hw\n");
  557. return -ENODEV;
  558. }
  559. /* start generating */
  560. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  561. return 0;
  562. }
  563. static int talitos_register_rng(struct device *dev)
  564. {
  565. struct talitos_private *priv = dev_get_drvdata(dev);
  566. priv->rng.name = dev_driver_string(dev),
  567. priv->rng.init = talitos_rng_init,
  568. priv->rng.data_present = talitos_rng_data_present,
  569. priv->rng.data_read = talitos_rng_data_read,
  570. priv->rng.priv = (unsigned long)dev;
  571. return hwrng_register(&priv->rng);
  572. }
  573. static void talitos_unregister_rng(struct device *dev)
  574. {
  575. struct talitos_private *priv = dev_get_drvdata(dev);
  576. hwrng_unregister(&priv->rng);
  577. }
  578. /*
  579. * crypto alg
  580. */
  581. #define TALITOS_CRA_PRIORITY 3000
  582. #define TALITOS_MAX_KEY_SIZE 64
  583. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  584. #define MD5_DIGEST_SIZE 16
  585. struct talitos_ctx {
  586. struct device *dev;
  587. __be32 desc_hdr_template;
  588. u8 key[TALITOS_MAX_KEY_SIZE];
  589. u8 iv[TALITOS_MAX_IV_LENGTH];
  590. unsigned int keylen;
  591. unsigned int enckeylen;
  592. unsigned int authkeylen;
  593. unsigned int authsize;
  594. };
  595. static int aead_setauthsize(struct crypto_aead *authenc,
  596. unsigned int authsize)
  597. {
  598. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  599. ctx->authsize = authsize;
  600. return 0;
  601. }
  602. static int aead_setkey(struct crypto_aead *authenc,
  603. const u8 *key, unsigned int keylen)
  604. {
  605. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  606. struct rtattr *rta = (void *)key;
  607. struct crypto_authenc_key_param *param;
  608. unsigned int authkeylen;
  609. unsigned int enckeylen;
  610. if (!RTA_OK(rta, keylen))
  611. goto badkey;
  612. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  613. goto badkey;
  614. if (RTA_PAYLOAD(rta) < sizeof(*param))
  615. goto badkey;
  616. param = RTA_DATA(rta);
  617. enckeylen = be32_to_cpu(param->enckeylen);
  618. key += RTA_ALIGN(rta->rta_len);
  619. keylen -= RTA_ALIGN(rta->rta_len);
  620. if (keylen < enckeylen)
  621. goto badkey;
  622. authkeylen = keylen - enckeylen;
  623. if (keylen > TALITOS_MAX_KEY_SIZE)
  624. goto badkey;
  625. memcpy(&ctx->key, key, keylen);
  626. ctx->keylen = keylen;
  627. ctx->enckeylen = enckeylen;
  628. ctx->authkeylen = authkeylen;
  629. return 0;
  630. badkey:
  631. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  632. return -EINVAL;
  633. }
  634. /*
  635. * talitos_edesc - s/w-extended descriptor
  636. * @src_nents: number of segments in input scatterlist
  637. * @dst_nents: number of segments in output scatterlist
  638. * @dma_len: length of dma mapped link_tbl space
  639. * @dma_link_tbl: bus physical address of link_tbl
  640. * @desc: h/w descriptor
  641. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  642. *
  643. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  644. * is greater than 1, an integrity check value is concatenated to the end
  645. * of link_tbl data
  646. */
  647. struct talitos_edesc {
  648. int src_nents;
  649. int dst_nents;
  650. int src_is_chained;
  651. int dst_is_chained;
  652. int dma_len;
  653. dma_addr_t dma_link_tbl;
  654. struct talitos_desc desc;
  655. struct talitos_ptr link_tbl[0];
  656. };
  657. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  658. unsigned int nents, enum dma_data_direction dir,
  659. int chained)
  660. {
  661. if (unlikely(chained))
  662. while (sg) {
  663. dma_map_sg(dev, sg, 1, dir);
  664. sg = scatterwalk_sg_next(sg);
  665. }
  666. else
  667. dma_map_sg(dev, sg, nents, dir);
  668. return nents;
  669. }
  670. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  671. enum dma_data_direction dir)
  672. {
  673. while (sg) {
  674. dma_unmap_sg(dev, sg, 1, dir);
  675. sg = scatterwalk_sg_next(sg);
  676. }
  677. }
  678. static void talitos_sg_unmap(struct device *dev,
  679. struct talitos_edesc *edesc,
  680. struct scatterlist *src,
  681. struct scatterlist *dst)
  682. {
  683. unsigned int src_nents = edesc->src_nents ? : 1;
  684. unsigned int dst_nents = edesc->dst_nents ? : 1;
  685. if (src != dst) {
  686. if (edesc->src_is_chained)
  687. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  688. else
  689. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  690. if (edesc->dst_is_chained)
  691. talitos_unmap_sg_chain(dev, dst, DMA_FROM_DEVICE);
  692. else
  693. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  694. } else
  695. if (edesc->src_is_chained)
  696. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  697. else
  698. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  699. }
  700. static void ipsec_esp_unmap(struct device *dev,
  701. struct talitos_edesc *edesc,
  702. struct aead_request *areq)
  703. {
  704. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  705. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  706. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  707. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  708. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  709. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  710. if (edesc->dma_len)
  711. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  712. DMA_BIDIRECTIONAL);
  713. }
  714. /*
  715. * ipsec_esp descriptor callbacks
  716. */
  717. static void ipsec_esp_encrypt_done(struct device *dev,
  718. struct talitos_desc *desc, void *context,
  719. int err)
  720. {
  721. struct aead_request *areq = context;
  722. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  723. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  724. struct talitos_edesc *edesc;
  725. struct scatterlist *sg;
  726. void *icvdata;
  727. edesc = container_of(desc, struct talitos_edesc, desc);
  728. ipsec_esp_unmap(dev, edesc, areq);
  729. /* copy the generated ICV to dst */
  730. if (edesc->dma_len) {
  731. icvdata = &edesc->link_tbl[edesc->src_nents +
  732. edesc->dst_nents + 2];
  733. sg = sg_last(areq->dst, edesc->dst_nents);
  734. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  735. icvdata, ctx->authsize);
  736. }
  737. kfree(edesc);
  738. aead_request_complete(areq, err);
  739. }
  740. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  741. struct talitos_desc *desc,
  742. void *context, int err)
  743. {
  744. struct aead_request *req = context;
  745. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  746. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  747. struct talitos_edesc *edesc;
  748. struct scatterlist *sg;
  749. void *icvdata;
  750. edesc = container_of(desc, struct talitos_edesc, desc);
  751. ipsec_esp_unmap(dev, edesc, req);
  752. if (!err) {
  753. /* auth check */
  754. if (edesc->dma_len)
  755. icvdata = &edesc->link_tbl[edesc->src_nents +
  756. edesc->dst_nents + 2];
  757. else
  758. icvdata = &edesc->link_tbl[0];
  759. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  760. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  761. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  762. }
  763. kfree(edesc);
  764. aead_request_complete(req, err);
  765. }
  766. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  767. struct talitos_desc *desc,
  768. void *context, int err)
  769. {
  770. struct aead_request *req = context;
  771. struct talitos_edesc *edesc;
  772. edesc = container_of(desc, struct talitos_edesc, desc);
  773. ipsec_esp_unmap(dev, edesc, req);
  774. /* check ICV auth status */
  775. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  776. DESC_HDR_LO_ICCR1_PASS))
  777. err = -EBADMSG;
  778. kfree(edesc);
  779. aead_request_complete(req, err);
  780. }
  781. /*
  782. * convert scatterlist to SEC h/w link table format
  783. * stop at cryptlen bytes
  784. */
  785. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  786. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  787. {
  788. int n_sg = sg_count;
  789. while (n_sg--) {
  790. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  791. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  792. link_tbl_ptr->j_extent = 0;
  793. link_tbl_ptr++;
  794. cryptlen -= sg_dma_len(sg);
  795. sg = scatterwalk_sg_next(sg);
  796. }
  797. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  798. link_tbl_ptr--;
  799. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  800. /* Empty this entry, and move to previous one */
  801. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  802. link_tbl_ptr->len = 0;
  803. sg_count--;
  804. link_tbl_ptr--;
  805. }
  806. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  807. + cryptlen);
  808. /* tag end of link table */
  809. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  810. return sg_count;
  811. }
  812. /*
  813. * fill in and submit ipsec_esp descriptor
  814. */
  815. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  816. u8 *giv, u64 seq,
  817. void (*callback) (struct device *dev,
  818. struct talitos_desc *desc,
  819. void *context, int error))
  820. {
  821. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  822. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  823. struct device *dev = ctx->dev;
  824. struct talitos_desc *desc = &edesc->desc;
  825. unsigned int cryptlen = areq->cryptlen;
  826. unsigned int authsize = ctx->authsize;
  827. unsigned int ivsize = crypto_aead_ivsize(aead);
  828. int sg_count, ret;
  829. int sg_link_tbl_len;
  830. /* hmac key */
  831. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  832. 0, DMA_TO_DEVICE);
  833. /* hmac data */
  834. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  835. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  836. /* cipher iv */
  837. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  838. DMA_TO_DEVICE);
  839. /* cipher key */
  840. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  841. (char *)&ctx->key + ctx->authkeylen, 0,
  842. DMA_TO_DEVICE);
  843. /*
  844. * cipher in
  845. * map and adjust cipher len to aead request cryptlen.
  846. * extent is bytes of HMAC postpended to ciphertext,
  847. * typically 12 for ipsec
  848. */
  849. desc->ptr[4].len = cpu_to_be16(cryptlen);
  850. desc->ptr[4].j_extent = authsize;
  851. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  852. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  853. : DMA_TO_DEVICE,
  854. edesc->src_is_chained);
  855. if (sg_count == 1) {
  856. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  857. } else {
  858. sg_link_tbl_len = cryptlen;
  859. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  860. sg_link_tbl_len = cryptlen + authsize;
  861. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  862. &edesc->link_tbl[0]);
  863. if (sg_count > 1) {
  864. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  865. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  866. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  867. edesc->dma_len,
  868. DMA_BIDIRECTIONAL);
  869. } else {
  870. /* Only one segment now, so no link tbl needed */
  871. to_talitos_ptr(&desc->ptr[4],
  872. sg_dma_address(areq->src));
  873. }
  874. }
  875. /* cipher out */
  876. desc->ptr[5].len = cpu_to_be16(cryptlen);
  877. desc->ptr[5].j_extent = authsize;
  878. if (areq->src != areq->dst)
  879. sg_count = talitos_map_sg(dev, areq->dst,
  880. edesc->dst_nents ? : 1,
  881. DMA_FROM_DEVICE,
  882. edesc->dst_is_chained);
  883. if (sg_count == 1) {
  884. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  885. } else {
  886. struct talitos_ptr *link_tbl_ptr =
  887. &edesc->link_tbl[edesc->src_nents + 1];
  888. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  889. (edesc->src_nents + 1) *
  890. sizeof(struct talitos_ptr));
  891. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  892. link_tbl_ptr);
  893. /* Add an entry to the link table for ICV data */
  894. link_tbl_ptr += sg_count - 1;
  895. link_tbl_ptr->j_extent = 0;
  896. sg_count++;
  897. link_tbl_ptr++;
  898. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  899. link_tbl_ptr->len = cpu_to_be16(authsize);
  900. /* icv data follows link tables */
  901. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  902. (edesc->src_nents + edesc->dst_nents + 2) *
  903. sizeof(struct talitos_ptr));
  904. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  905. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  906. edesc->dma_len, DMA_BIDIRECTIONAL);
  907. }
  908. /* iv out */
  909. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  910. DMA_FROM_DEVICE);
  911. ret = talitos_submit(dev, desc, callback, areq);
  912. if (ret != -EINPROGRESS) {
  913. ipsec_esp_unmap(dev, edesc, areq);
  914. kfree(edesc);
  915. }
  916. return ret;
  917. }
  918. /*
  919. * derive number of elements in scatterlist
  920. */
  921. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  922. {
  923. struct scatterlist *sg = sg_list;
  924. int sg_nents = 0;
  925. *chained = 0;
  926. while (nbytes > 0) {
  927. sg_nents++;
  928. nbytes -= sg->length;
  929. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  930. *chained = 1;
  931. sg = scatterwalk_sg_next(sg);
  932. }
  933. return sg_nents;
  934. }
  935. /*
  936. * allocate and map the extended descriptor
  937. */
  938. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  939. struct scatterlist *src,
  940. struct scatterlist *dst,
  941. unsigned int cryptlen,
  942. unsigned int authsize,
  943. int icv_stashing,
  944. u32 cryptoflags)
  945. {
  946. struct talitos_edesc *edesc;
  947. int src_nents, dst_nents, alloc_len, dma_len;
  948. int src_chained, dst_chained = 0;
  949. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  950. GFP_ATOMIC;
  951. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  952. dev_err(dev, "length exceeds h/w max limit\n");
  953. return ERR_PTR(-EINVAL);
  954. }
  955. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  956. src_nents = (src_nents == 1) ? 0 : src_nents;
  957. if (dst == src) {
  958. dst_nents = src_nents;
  959. } else {
  960. dst_nents = sg_count(dst, cryptlen + authsize, &dst_chained);
  961. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  962. }
  963. /*
  964. * allocate space for base edesc plus the link tables,
  965. * allowing for two separate entries for ICV and generated ICV (+ 2),
  966. * and the ICV data itself
  967. */
  968. alloc_len = sizeof(struct talitos_edesc);
  969. if (src_nents || dst_nents) {
  970. dma_len = (src_nents + dst_nents + 2) *
  971. sizeof(struct talitos_ptr) + authsize;
  972. alloc_len += dma_len;
  973. } else {
  974. dma_len = 0;
  975. alloc_len += icv_stashing ? authsize : 0;
  976. }
  977. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  978. if (!edesc) {
  979. dev_err(dev, "could not allocate edescriptor\n");
  980. return ERR_PTR(-ENOMEM);
  981. }
  982. edesc->src_nents = src_nents;
  983. edesc->dst_nents = dst_nents;
  984. edesc->src_is_chained = src_chained;
  985. edesc->dst_is_chained = dst_chained;
  986. edesc->dma_len = dma_len;
  987. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  988. edesc->dma_len, DMA_BIDIRECTIONAL);
  989. return edesc;
  990. }
  991. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  992. int icv_stashing)
  993. {
  994. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  995. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  996. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  997. areq->cryptlen, ctx->authsize, icv_stashing,
  998. areq->base.flags);
  999. }
  1000. static int aead_encrypt(struct aead_request *req)
  1001. {
  1002. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1003. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1004. struct talitos_edesc *edesc;
  1005. /* allocate extended descriptor */
  1006. edesc = aead_edesc_alloc(req, 0);
  1007. if (IS_ERR(edesc))
  1008. return PTR_ERR(edesc);
  1009. /* set encrypt */
  1010. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1011. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1012. }
  1013. static int aead_decrypt(struct aead_request *req)
  1014. {
  1015. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1016. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1017. unsigned int authsize = ctx->authsize;
  1018. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1019. struct talitos_edesc *edesc;
  1020. struct scatterlist *sg;
  1021. void *icvdata;
  1022. req->cryptlen -= authsize;
  1023. /* allocate extended descriptor */
  1024. edesc = aead_edesc_alloc(req, 1);
  1025. if (IS_ERR(edesc))
  1026. return PTR_ERR(edesc);
  1027. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1028. ((!edesc->src_nents && !edesc->dst_nents) ||
  1029. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1030. /* decrypt and check the ICV */
  1031. edesc->desc.hdr = ctx->desc_hdr_template |
  1032. DESC_HDR_DIR_INBOUND |
  1033. DESC_HDR_MODE1_MDEU_CICV;
  1034. /* reset integrity check result bits */
  1035. edesc->desc.hdr_lo = 0;
  1036. return ipsec_esp(edesc, req, NULL, 0,
  1037. ipsec_esp_decrypt_hwauth_done);
  1038. }
  1039. /* Have to check the ICV with software */
  1040. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1041. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1042. if (edesc->dma_len)
  1043. icvdata = &edesc->link_tbl[edesc->src_nents +
  1044. edesc->dst_nents + 2];
  1045. else
  1046. icvdata = &edesc->link_tbl[0];
  1047. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1048. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1049. ctx->authsize);
  1050. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1051. }
  1052. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1053. {
  1054. struct aead_request *areq = &req->areq;
  1055. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1056. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1057. struct talitos_edesc *edesc;
  1058. /* allocate extended descriptor */
  1059. edesc = aead_edesc_alloc(areq, 0);
  1060. if (IS_ERR(edesc))
  1061. return PTR_ERR(edesc);
  1062. /* set encrypt */
  1063. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1064. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1065. /* avoid consecutive packets going out with same IV */
  1066. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1067. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1068. ipsec_esp_encrypt_done);
  1069. }
  1070. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1071. const u8 *key, unsigned int keylen)
  1072. {
  1073. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1074. struct ablkcipher_alg *alg = crypto_ablkcipher_alg(cipher);
  1075. if (keylen > TALITOS_MAX_KEY_SIZE)
  1076. goto badkey;
  1077. if (keylen < alg->min_keysize || keylen > alg->max_keysize)
  1078. goto badkey;
  1079. memcpy(&ctx->key, key, keylen);
  1080. ctx->keylen = keylen;
  1081. return 0;
  1082. badkey:
  1083. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1084. return -EINVAL;
  1085. }
  1086. static void common_nonsnoop_unmap(struct device *dev,
  1087. struct talitos_edesc *edesc,
  1088. struct ablkcipher_request *areq)
  1089. {
  1090. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1091. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1092. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1093. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1094. if (edesc->dma_len)
  1095. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1096. DMA_BIDIRECTIONAL);
  1097. }
  1098. static void ablkcipher_done(struct device *dev,
  1099. struct talitos_desc *desc, void *context,
  1100. int err)
  1101. {
  1102. struct ablkcipher_request *areq = context;
  1103. struct talitos_edesc *edesc;
  1104. edesc = container_of(desc, struct talitos_edesc, desc);
  1105. common_nonsnoop_unmap(dev, edesc, areq);
  1106. kfree(edesc);
  1107. areq->base.complete(&areq->base, err);
  1108. }
  1109. static int common_nonsnoop(struct talitos_edesc *edesc,
  1110. struct ablkcipher_request *areq,
  1111. u8 *giv,
  1112. void (*callback) (struct device *dev,
  1113. struct talitos_desc *desc,
  1114. void *context, int error))
  1115. {
  1116. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1117. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1118. struct device *dev = ctx->dev;
  1119. struct talitos_desc *desc = &edesc->desc;
  1120. unsigned int cryptlen = areq->nbytes;
  1121. unsigned int ivsize;
  1122. int sg_count, ret;
  1123. /* first DWORD empty */
  1124. desc->ptr[0].len = 0;
  1125. to_talitos_ptr(&desc->ptr[0], 0);
  1126. desc->ptr[0].j_extent = 0;
  1127. /* cipher iv */
  1128. ivsize = crypto_ablkcipher_ivsize(cipher);
  1129. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, giv ?: areq->info, 0,
  1130. DMA_TO_DEVICE);
  1131. /* cipher key */
  1132. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1133. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1134. /*
  1135. * cipher in
  1136. */
  1137. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1138. desc->ptr[3].j_extent = 0;
  1139. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1140. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1141. : DMA_TO_DEVICE,
  1142. edesc->src_is_chained);
  1143. if (sg_count == 1) {
  1144. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1145. } else {
  1146. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1147. &edesc->link_tbl[0]);
  1148. if (sg_count > 1) {
  1149. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1150. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1151. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1152. edesc->dma_len,
  1153. DMA_BIDIRECTIONAL);
  1154. } else {
  1155. /* Only one segment now, so no link tbl needed */
  1156. to_talitos_ptr(&desc->ptr[3],
  1157. sg_dma_address(areq->src));
  1158. }
  1159. }
  1160. /* cipher out */
  1161. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1162. desc->ptr[4].j_extent = 0;
  1163. if (areq->src != areq->dst)
  1164. sg_count = talitos_map_sg(dev, areq->dst,
  1165. edesc->dst_nents ? : 1,
  1166. DMA_FROM_DEVICE,
  1167. edesc->dst_is_chained);
  1168. if (sg_count == 1) {
  1169. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1170. } else {
  1171. struct talitos_ptr *link_tbl_ptr =
  1172. &edesc->link_tbl[edesc->src_nents + 1];
  1173. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1174. (edesc->src_nents + 1) *
  1175. sizeof(struct talitos_ptr));
  1176. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1177. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1178. link_tbl_ptr);
  1179. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1180. edesc->dma_len, DMA_BIDIRECTIONAL);
  1181. }
  1182. /* iv out */
  1183. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1184. DMA_FROM_DEVICE);
  1185. /* last DWORD empty */
  1186. desc->ptr[6].len = 0;
  1187. to_talitos_ptr(&desc->ptr[6], 0);
  1188. desc->ptr[6].j_extent = 0;
  1189. ret = talitos_submit(dev, desc, callback, areq);
  1190. if (ret != -EINPROGRESS) {
  1191. common_nonsnoop_unmap(dev, edesc, areq);
  1192. kfree(edesc);
  1193. }
  1194. return ret;
  1195. }
  1196. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1197. areq)
  1198. {
  1199. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1200. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1201. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, areq->nbytes,
  1202. 0, 0, areq->base.flags);
  1203. }
  1204. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1205. {
  1206. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1207. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1208. struct talitos_edesc *edesc;
  1209. /* allocate extended descriptor */
  1210. edesc = ablkcipher_edesc_alloc(areq);
  1211. if (IS_ERR(edesc))
  1212. return PTR_ERR(edesc);
  1213. /* set encrypt */
  1214. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1215. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1216. }
  1217. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1218. {
  1219. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1220. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1221. struct talitos_edesc *edesc;
  1222. /* allocate extended descriptor */
  1223. edesc = ablkcipher_edesc_alloc(areq);
  1224. if (IS_ERR(edesc))
  1225. return PTR_ERR(edesc);
  1226. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1227. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1228. }
  1229. struct talitos_alg_template {
  1230. struct crypto_alg alg;
  1231. __be32 desc_hdr_template;
  1232. };
  1233. static struct talitos_alg_template driver_algs[] = {
  1234. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1235. {
  1236. .alg = {
  1237. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1238. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1239. .cra_blocksize = AES_BLOCK_SIZE,
  1240. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1241. .cra_type = &crypto_aead_type,
  1242. .cra_aead = {
  1243. .setkey = aead_setkey,
  1244. .setauthsize = aead_setauthsize,
  1245. .encrypt = aead_encrypt,
  1246. .decrypt = aead_decrypt,
  1247. .givencrypt = aead_givencrypt,
  1248. .geniv = "<built-in>",
  1249. .ivsize = AES_BLOCK_SIZE,
  1250. .maxauthsize = SHA1_DIGEST_SIZE,
  1251. }
  1252. },
  1253. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1254. DESC_HDR_SEL0_AESU |
  1255. DESC_HDR_MODE0_AESU_CBC |
  1256. DESC_HDR_SEL1_MDEUA |
  1257. DESC_HDR_MODE1_MDEU_INIT |
  1258. DESC_HDR_MODE1_MDEU_PAD |
  1259. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1260. },
  1261. {
  1262. .alg = {
  1263. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1264. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1265. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1266. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1267. .cra_type = &crypto_aead_type,
  1268. .cra_aead = {
  1269. .setkey = aead_setkey,
  1270. .setauthsize = aead_setauthsize,
  1271. .encrypt = aead_encrypt,
  1272. .decrypt = aead_decrypt,
  1273. .givencrypt = aead_givencrypt,
  1274. .geniv = "<built-in>",
  1275. .ivsize = DES3_EDE_BLOCK_SIZE,
  1276. .maxauthsize = SHA1_DIGEST_SIZE,
  1277. }
  1278. },
  1279. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1280. DESC_HDR_SEL0_DEU |
  1281. DESC_HDR_MODE0_DEU_CBC |
  1282. DESC_HDR_MODE0_DEU_3DES |
  1283. DESC_HDR_SEL1_MDEUA |
  1284. DESC_HDR_MODE1_MDEU_INIT |
  1285. DESC_HDR_MODE1_MDEU_PAD |
  1286. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1287. },
  1288. {
  1289. .alg = {
  1290. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1291. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1292. .cra_blocksize = AES_BLOCK_SIZE,
  1293. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1294. .cra_type = &crypto_aead_type,
  1295. .cra_aead = {
  1296. .setkey = aead_setkey,
  1297. .setauthsize = aead_setauthsize,
  1298. .encrypt = aead_encrypt,
  1299. .decrypt = aead_decrypt,
  1300. .givencrypt = aead_givencrypt,
  1301. .geniv = "<built-in>",
  1302. .ivsize = AES_BLOCK_SIZE,
  1303. .maxauthsize = SHA256_DIGEST_SIZE,
  1304. }
  1305. },
  1306. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1307. DESC_HDR_SEL0_AESU |
  1308. DESC_HDR_MODE0_AESU_CBC |
  1309. DESC_HDR_SEL1_MDEUA |
  1310. DESC_HDR_MODE1_MDEU_INIT |
  1311. DESC_HDR_MODE1_MDEU_PAD |
  1312. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1313. },
  1314. {
  1315. .alg = {
  1316. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1317. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1318. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1319. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1320. .cra_type = &crypto_aead_type,
  1321. .cra_aead = {
  1322. .setkey = aead_setkey,
  1323. .setauthsize = aead_setauthsize,
  1324. .encrypt = aead_encrypt,
  1325. .decrypt = aead_decrypt,
  1326. .givencrypt = aead_givencrypt,
  1327. .geniv = "<built-in>",
  1328. .ivsize = DES3_EDE_BLOCK_SIZE,
  1329. .maxauthsize = SHA256_DIGEST_SIZE,
  1330. }
  1331. },
  1332. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1333. DESC_HDR_SEL0_DEU |
  1334. DESC_HDR_MODE0_DEU_CBC |
  1335. DESC_HDR_MODE0_DEU_3DES |
  1336. DESC_HDR_SEL1_MDEUA |
  1337. DESC_HDR_MODE1_MDEU_INIT |
  1338. DESC_HDR_MODE1_MDEU_PAD |
  1339. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1340. },
  1341. {
  1342. .alg = {
  1343. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1344. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1345. .cra_blocksize = AES_BLOCK_SIZE,
  1346. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1347. .cra_type = &crypto_aead_type,
  1348. .cra_aead = {
  1349. .setkey = aead_setkey,
  1350. .setauthsize = aead_setauthsize,
  1351. .encrypt = aead_encrypt,
  1352. .decrypt = aead_decrypt,
  1353. .givencrypt = aead_givencrypt,
  1354. .geniv = "<built-in>",
  1355. .ivsize = AES_BLOCK_SIZE,
  1356. .maxauthsize = MD5_DIGEST_SIZE,
  1357. }
  1358. },
  1359. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1360. DESC_HDR_SEL0_AESU |
  1361. DESC_HDR_MODE0_AESU_CBC |
  1362. DESC_HDR_SEL1_MDEUA |
  1363. DESC_HDR_MODE1_MDEU_INIT |
  1364. DESC_HDR_MODE1_MDEU_PAD |
  1365. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1366. },
  1367. {
  1368. .alg = {
  1369. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1370. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1371. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1372. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1373. .cra_type = &crypto_aead_type,
  1374. .cra_aead = {
  1375. .setkey = aead_setkey,
  1376. .setauthsize = aead_setauthsize,
  1377. .encrypt = aead_encrypt,
  1378. .decrypt = aead_decrypt,
  1379. .givencrypt = aead_givencrypt,
  1380. .geniv = "<built-in>",
  1381. .ivsize = DES3_EDE_BLOCK_SIZE,
  1382. .maxauthsize = MD5_DIGEST_SIZE,
  1383. }
  1384. },
  1385. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1386. DESC_HDR_SEL0_DEU |
  1387. DESC_HDR_MODE0_DEU_CBC |
  1388. DESC_HDR_MODE0_DEU_3DES |
  1389. DESC_HDR_SEL1_MDEUA |
  1390. DESC_HDR_MODE1_MDEU_INIT |
  1391. DESC_HDR_MODE1_MDEU_PAD |
  1392. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1393. },
  1394. /* ABLKCIPHER algorithms. */
  1395. {
  1396. .alg = {
  1397. .cra_name = "cbc(aes)",
  1398. .cra_driver_name = "cbc-aes-talitos",
  1399. .cra_blocksize = AES_BLOCK_SIZE,
  1400. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1401. CRYPTO_ALG_ASYNC,
  1402. .cra_type = &crypto_ablkcipher_type,
  1403. .cra_ablkcipher = {
  1404. .setkey = ablkcipher_setkey,
  1405. .encrypt = ablkcipher_encrypt,
  1406. .decrypt = ablkcipher_decrypt,
  1407. .geniv = "eseqiv",
  1408. .min_keysize = AES_MIN_KEY_SIZE,
  1409. .max_keysize = AES_MAX_KEY_SIZE,
  1410. .ivsize = AES_BLOCK_SIZE,
  1411. }
  1412. },
  1413. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1414. DESC_HDR_SEL0_AESU |
  1415. DESC_HDR_MODE0_AESU_CBC,
  1416. },
  1417. {
  1418. .alg = {
  1419. .cra_name = "cbc(des3_ede)",
  1420. .cra_driver_name = "cbc-3des-talitos",
  1421. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1422. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1423. CRYPTO_ALG_ASYNC,
  1424. .cra_type = &crypto_ablkcipher_type,
  1425. .cra_ablkcipher = {
  1426. .setkey = ablkcipher_setkey,
  1427. .encrypt = ablkcipher_encrypt,
  1428. .decrypt = ablkcipher_decrypt,
  1429. .geniv = "eseqiv",
  1430. .min_keysize = DES3_EDE_KEY_SIZE,
  1431. .max_keysize = DES3_EDE_KEY_SIZE,
  1432. .ivsize = DES3_EDE_BLOCK_SIZE,
  1433. }
  1434. },
  1435. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1436. DESC_HDR_SEL0_DEU |
  1437. DESC_HDR_MODE0_DEU_CBC |
  1438. DESC_HDR_MODE0_DEU_3DES,
  1439. }
  1440. };
  1441. struct talitos_crypto_alg {
  1442. struct list_head entry;
  1443. struct device *dev;
  1444. __be32 desc_hdr_template;
  1445. struct crypto_alg crypto_alg;
  1446. };
  1447. static int talitos_cra_init(struct crypto_tfm *tfm)
  1448. {
  1449. struct crypto_alg *alg = tfm->__crt_alg;
  1450. struct talitos_crypto_alg *talitos_alg;
  1451. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1452. talitos_alg = container_of(alg, struct talitos_crypto_alg, crypto_alg);
  1453. /* update context with ptr to dev */
  1454. ctx->dev = talitos_alg->dev;
  1455. /* copy descriptor header template value */
  1456. ctx->desc_hdr_template = talitos_alg->desc_hdr_template;
  1457. /* random first IV */
  1458. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1459. return 0;
  1460. }
  1461. /*
  1462. * given the alg's descriptor header template, determine whether descriptor
  1463. * type and primary/secondary execution units required match the hw
  1464. * capabilities description provided in the device tree node.
  1465. */
  1466. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1467. {
  1468. struct talitos_private *priv = dev_get_drvdata(dev);
  1469. int ret;
  1470. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1471. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1472. if (SECONDARY_EU(desc_hdr_template))
  1473. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1474. & priv->exec_units);
  1475. return ret;
  1476. }
  1477. static int talitos_remove(struct of_device *ofdev)
  1478. {
  1479. struct device *dev = &ofdev->dev;
  1480. struct talitos_private *priv = dev_get_drvdata(dev);
  1481. struct talitos_crypto_alg *t_alg, *n;
  1482. int i;
  1483. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1484. crypto_unregister_alg(&t_alg->crypto_alg);
  1485. list_del(&t_alg->entry);
  1486. kfree(t_alg);
  1487. }
  1488. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1489. talitos_unregister_rng(dev);
  1490. for (i = 0; i < priv->num_channels; i++)
  1491. if (priv->chan[i].fifo)
  1492. kfree(priv->chan[i].fifo);
  1493. kfree(priv->chan);
  1494. if (priv->irq != NO_IRQ) {
  1495. free_irq(priv->irq, dev);
  1496. irq_dispose_mapping(priv->irq);
  1497. }
  1498. tasklet_kill(&priv->done_task);
  1499. iounmap(priv->reg);
  1500. dev_set_drvdata(dev, NULL);
  1501. kfree(priv);
  1502. return 0;
  1503. }
  1504. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1505. struct talitos_alg_template
  1506. *template)
  1507. {
  1508. struct talitos_crypto_alg *t_alg;
  1509. struct crypto_alg *alg;
  1510. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1511. if (!t_alg)
  1512. return ERR_PTR(-ENOMEM);
  1513. alg = &t_alg->crypto_alg;
  1514. *alg = template->alg;
  1515. alg->cra_module = THIS_MODULE;
  1516. alg->cra_init = talitos_cra_init;
  1517. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1518. alg->cra_alignmask = 0;
  1519. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1520. t_alg->desc_hdr_template = template->desc_hdr_template;
  1521. t_alg->dev = dev;
  1522. return t_alg;
  1523. }
  1524. static int talitos_probe(struct of_device *ofdev,
  1525. const struct of_device_id *match)
  1526. {
  1527. struct device *dev = &ofdev->dev;
  1528. struct device_node *np = ofdev->node;
  1529. struct talitos_private *priv;
  1530. const unsigned int *prop;
  1531. int i, err;
  1532. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1533. if (!priv)
  1534. return -ENOMEM;
  1535. dev_set_drvdata(dev, priv);
  1536. priv->ofdev = ofdev;
  1537. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1538. INIT_LIST_HEAD(&priv->alg_list);
  1539. priv->irq = irq_of_parse_and_map(np, 0);
  1540. if (priv->irq == NO_IRQ) {
  1541. dev_err(dev, "failed to map irq\n");
  1542. err = -EINVAL;
  1543. goto err_out;
  1544. }
  1545. /* get the irq line */
  1546. err = request_irq(priv->irq, talitos_interrupt, 0,
  1547. dev_driver_string(dev), dev);
  1548. if (err) {
  1549. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1550. irq_dispose_mapping(priv->irq);
  1551. priv->irq = NO_IRQ;
  1552. goto err_out;
  1553. }
  1554. priv->reg = of_iomap(np, 0);
  1555. if (!priv->reg) {
  1556. dev_err(dev, "failed to of_iomap\n");
  1557. err = -ENOMEM;
  1558. goto err_out;
  1559. }
  1560. /* get SEC version capabilities from device tree */
  1561. prop = of_get_property(np, "fsl,num-channels", NULL);
  1562. if (prop)
  1563. priv->num_channels = *prop;
  1564. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1565. if (prop)
  1566. priv->chfifo_len = *prop;
  1567. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1568. if (prop)
  1569. priv->exec_units = *prop;
  1570. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1571. if (prop)
  1572. priv->desc_types = *prop;
  1573. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1574. !priv->exec_units || !priv->desc_types) {
  1575. dev_err(dev, "invalid property data in device tree node\n");
  1576. err = -EINVAL;
  1577. goto err_out;
  1578. }
  1579. if (of_device_is_compatible(np, "fsl,sec3.0"))
  1580. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  1581. if (of_device_is_compatible(np, "fsl,sec2.1"))
  1582. priv->features |= TALITOS_FTR_HW_AUTH_CHECK;
  1583. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  1584. priv->num_channels, GFP_KERNEL);
  1585. if (!priv->chan) {
  1586. dev_err(dev, "failed to allocate channel management space\n");
  1587. err = -ENOMEM;
  1588. goto err_out;
  1589. }
  1590. for (i = 0; i < priv->num_channels; i++) {
  1591. spin_lock_init(&priv->chan[i].head_lock);
  1592. spin_lock_init(&priv->chan[i].tail_lock);
  1593. }
  1594. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1595. for (i = 0; i < priv->num_channels; i++) {
  1596. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  1597. priv->fifo_len, GFP_KERNEL);
  1598. if (!priv->chan[i].fifo) {
  1599. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1600. err = -ENOMEM;
  1601. goto err_out;
  1602. }
  1603. }
  1604. for (i = 0; i < priv->num_channels; i++)
  1605. atomic_set(&priv->chan[i].submit_count,
  1606. -(priv->chfifo_len - 1));
  1607. dma_set_mask(dev, DMA_BIT_MASK(36));
  1608. /* reset and initialize the h/w */
  1609. err = init_device(dev);
  1610. if (err) {
  1611. dev_err(dev, "failed to initialize device\n");
  1612. goto err_out;
  1613. }
  1614. /* register the RNG, if available */
  1615. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1616. err = talitos_register_rng(dev);
  1617. if (err) {
  1618. dev_err(dev, "failed to register hwrng: %d\n", err);
  1619. goto err_out;
  1620. } else
  1621. dev_info(dev, "hwrng\n");
  1622. }
  1623. /* register crypto algorithms the device supports */
  1624. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1625. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1626. struct talitos_crypto_alg *t_alg;
  1627. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1628. if (IS_ERR(t_alg)) {
  1629. err = PTR_ERR(t_alg);
  1630. goto err_out;
  1631. }
  1632. err = crypto_register_alg(&t_alg->crypto_alg);
  1633. if (err) {
  1634. dev_err(dev, "%s alg registration failed\n",
  1635. t_alg->crypto_alg.cra_driver_name);
  1636. kfree(t_alg);
  1637. } else {
  1638. list_add_tail(&t_alg->entry, &priv->alg_list);
  1639. dev_info(dev, "%s\n",
  1640. t_alg->crypto_alg.cra_driver_name);
  1641. }
  1642. }
  1643. }
  1644. return 0;
  1645. err_out:
  1646. talitos_remove(ofdev);
  1647. return err;
  1648. }
  1649. static struct of_device_id talitos_match[] = {
  1650. {
  1651. .compatible = "fsl,sec2.0",
  1652. },
  1653. {},
  1654. };
  1655. MODULE_DEVICE_TABLE(of, talitos_match);
  1656. static struct of_platform_driver talitos_driver = {
  1657. .name = "talitos",
  1658. .match_table = talitos_match,
  1659. .probe = talitos_probe,
  1660. .remove = talitos_remove,
  1661. };
  1662. static int __init talitos_init(void)
  1663. {
  1664. return of_register_platform_driver(&talitos_driver);
  1665. }
  1666. module_init(talitos_init);
  1667. static void __exit talitos_exit(void)
  1668. {
  1669. of_unregister_platform_driver(&talitos_driver);
  1670. }
  1671. module_exit(talitos_exit);
  1672. MODULE_LICENSE("GPL");
  1673. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1674. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");