x86.c 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Amit Shah <amit.shah@qumranet.com>
  14. * Ben-Ami Yassour <benami@il.ibm.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "irq.h"
  22. #include "mmu.h"
  23. #include "i8254.h"
  24. #include "tss.h"
  25. #include "kvm_cache_regs.h"
  26. #include "x86.h"
  27. #include <linux/clocksource.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kvm.h>
  30. #include <linux/fs.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/module.h>
  33. #include <linux/mman.h>
  34. #include <linux/highmem.h>
  35. #include <linux/iommu.h>
  36. #include <linux/intel-iommu.h>
  37. #include <linux/cpufreq.h>
  38. #include <linux/user-return-notifier.h>
  39. #include <trace/events/kvm.h>
  40. #undef TRACE_INCLUDE_FILE
  41. #define CREATE_TRACE_POINTS
  42. #include "trace.h"
  43. #include <asm/debugreg.h>
  44. #include <asm/uaccess.h>
  45. #include <asm/msr.h>
  46. #include <asm/desc.h>
  47. #include <asm/mtrr.h>
  48. #include <asm/mce.h>
  49. #define MAX_IO_MSRS 256
  50. #define CR0_RESERVED_BITS \
  51. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  52. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  53. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  54. #define CR4_RESERVED_BITS \
  55. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  56. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  57. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  58. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  59. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  60. #define KVM_MAX_MCE_BANKS 32
  61. #define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
  62. /* EFER defaults:
  63. * - enable syscall per default because its emulated by KVM
  64. * - enable LME and LMA per default on 64 bit KVM
  65. */
  66. #ifdef CONFIG_X86_64
  67. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  68. #else
  69. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  70. #endif
  71. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  72. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  73. static void update_cr8_intercept(struct kvm_vcpu *vcpu);
  74. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  75. struct kvm_cpuid_entry2 __user *entries);
  76. struct kvm_x86_ops *kvm_x86_ops;
  77. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  78. int ignore_msrs = 0;
  79. module_param_named(ignore_msrs, ignore_msrs, bool, S_IRUGO | S_IWUSR);
  80. #define KVM_NR_SHARED_MSRS 16
  81. struct kvm_shared_msrs_global {
  82. int nr;
  83. struct kvm_shared_msr {
  84. u32 msr;
  85. u64 value;
  86. } msrs[KVM_NR_SHARED_MSRS];
  87. };
  88. struct kvm_shared_msrs {
  89. struct user_return_notifier urn;
  90. bool registered;
  91. u64 current_value[KVM_NR_SHARED_MSRS];
  92. };
  93. static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
  94. static DEFINE_PER_CPU(struct kvm_shared_msrs, shared_msrs);
  95. struct kvm_stats_debugfs_item debugfs_entries[] = {
  96. { "pf_fixed", VCPU_STAT(pf_fixed) },
  97. { "pf_guest", VCPU_STAT(pf_guest) },
  98. { "tlb_flush", VCPU_STAT(tlb_flush) },
  99. { "invlpg", VCPU_STAT(invlpg) },
  100. { "exits", VCPU_STAT(exits) },
  101. { "io_exits", VCPU_STAT(io_exits) },
  102. { "mmio_exits", VCPU_STAT(mmio_exits) },
  103. { "signal_exits", VCPU_STAT(signal_exits) },
  104. { "irq_window", VCPU_STAT(irq_window_exits) },
  105. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  106. { "halt_exits", VCPU_STAT(halt_exits) },
  107. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  108. { "hypercalls", VCPU_STAT(hypercalls) },
  109. { "request_irq", VCPU_STAT(request_irq_exits) },
  110. { "irq_exits", VCPU_STAT(irq_exits) },
  111. { "host_state_reload", VCPU_STAT(host_state_reload) },
  112. { "efer_reload", VCPU_STAT(efer_reload) },
  113. { "fpu_reload", VCPU_STAT(fpu_reload) },
  114. { "insn_emulation", VCPU_STAT(insn_emulation) },
  115. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  116. { "irq_injections", VCPU_STAT(irq_injections) },
  117. { "nmi_injections", VCPU_STAT(nmi_injections) },
  118. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  119. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  120. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  121. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  122. { "mmu_flooded", VM_STAT(mmu_flooded) },
  123. { "mmu_recycled", VM_STAT(mmu_recycled) },
  124. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  125. { "mmu_unsync", VM_STAT(mmu_unsync) },
  126. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  127. { "largepages", VM_STAT(lpages) },
  128. { NULL }
  129. };
  130. static void kvm_on_user_return(struct user_return_notifier *urn)
  131. {
  132. unsigned slot;
  133. struct kvm_shared_msr *global;
  134. struct kvm_shared_msrs *locals
  135. = container_of(urn, struct kvm_shared_msrs, urn);
  136. for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
  137. global = &shared_msrs_global.msrs[slot];
  138. if (global->value != locals->current_value[slot]) {
  139. wrmsrl(global->msr, global->value);
  140. locals->current_value[slot] = global->value;
  141. }
  142. }
  143. locals->registered = false;
  144. user_return_notifier_unregister(urn);
  145. }
  146. void kvm_define_shared_msr(unsigned slot, u32 msr)
  147. {
  148. int cpu;
  149. u64 value;
  150. if (slot >= shared_msrs_global.nr)
  151. shared_msrs_global.nr = slot + 1;
  152. shared_msrs_global.msrs[slot].msr = msr;
  153. rdmsrl_safe(msr, &value);
  154. shared_msrs_global.msrs[slot].value = value;
  155. for_each_online_cpu(cpu)
  156. per_cpu(shared_msrs, cpu).current_value[slot] = value;
  157. }
  158. EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
  159. static void kvm_shared_msr_cpu_online(void)
  160. {
  161. unsigned i;
  162. struct kvm_shared_msrs *locals = &__get_cpu_var(shared_msrs);
  163. for (i = 0; i < shared_msrs_global.nr; ++i)
  164. locals->current_value[i] = shared_msrs_global.msrs[i].value;
  165. }
  166. void kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
  167. {
  168. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  169. if (((value ^ smsr->current_value[slot]) & mask) == 0)
  170. return;
  171. smsr->current_value[slot] = value;
  172. wrmsrl(shared_msrs_global.msrs[slot].msr, value);
  173. if (!smsr->registered) {
  174. smsr->urn.on_user_return = kvm_on_user_return;
  175. user_return_notifier_register(&smsr->urn);
  176. smsr->registered = true;
  177. }
  178. }
  179. EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
  180. static void drop_user_return_notifiers(void *ignore)
  181. {
  182. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  183. if (smsr->registered)
  184. kvm_on_user_return(&smsr->urn);
  185. }
  186. unsigned long segment_base(u16 selector)
  187. {
  188. struct descriptor_table gdt;
  189. struct desc_struct *d;
  190. unsigned long table_base;
  191. unsigned long v;
  192. if (selector == 0)
  193. return 0;
  194. kvm_get_gdt(&gdt);
  195. table_base = gdt.base;
  196. if (selector & 4) { /* from ldt */
  197. u16 ldt_selector = kvm_read_ldt();
  198. table_base = segment_base(ldt_selector);
  199. }
  200. d = (struct desc_struct *)(table_base + (selector & ~7));
  201. v = get_desc_base(d);
  202. #ifdef CONFIG_X86_64
  203. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  204. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  205. #endif
  206. return v;
  207. }
  208. EXPORT_SYMBOL_GPL(segment_base);
  209. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  210. {
  211. if (irqchip_in_kernel(vcpu->kvm))
  212. return vcpu->arch.apic_base;
  213. else
  214. return vcpu->arch.apic_base;
  215. }
  216. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  217. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  218. {
  219. /* TODO: reserve bits check */
  220. if (irqchip_in_kernel(vcpu->kvm))
  221. kvm_lapic_set_base(vcpu, data);
  222. else
  223. vcpu->arch.apic_base = data;
  224. }
  225. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  226. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  227. {
  228. WARN_ON(vcpu->arch.exception.pending);
  229. vcpu->arch.exception.pending = true;
  230. vcpu->arch.exception.has_error_code = false;
  231. vcpu->arch.exception.nr = nr;
  232. }
  233. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  234. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  235. u32 error_code)
  236. {
  237. ++vcpu->stat.pf_guest;
  238. if (vcpu->arch.exception.pending) {
  239. switch(vcpu->arch.exception.nr) {
  240. case DF_VECTOR:
  241. /* triple fault -> shutdown */
  242. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  243. return;
  244. case PF_VECTOR:
  245. vcpu->arch.exception.nr = DF_VECTOR;
  246. vcpu->arch.exception.error_code = 0;
  247. return;
  248. default:
  249. /* replace previous exception with a new one in a hope
  250. that instruction re-execution will regenerate lost
  251. exception */
  252. vcpu->arch.exception.pending = false;
  253. break;
  254. }
  255. }
  256. vcpu->arch.cr2 = addr;
  257. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  258. }
  259. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  260. {
  261. vcpu->arch.nmi_pending = 1;
  262. }
  263. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  264. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  265. {
  266. WARN_ON(vcpu->arch.exception.pending);
  267. vcpu->arch.exception.pending = true;
  268. vcpu->arch.exception.has_error_code = true;
  269. vcpu->arch.exception.nr = nr;
  270. vcpu->arch.exception.error_code = error_code;
  271. }
  272. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  273. /*
  274. * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
  275. * a #GP and return false.
  276. */
  277. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
  278. {
  279. if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
  280. return true;
  281. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  282. return false;
  283. }
  284. EXPORT_SYMBOL_GPL(kvm_require_cpl);
  285. /*
  286. * Load the pae pdptrs. Return true is they are all valid.
  287. */
  288. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  289. {
  290. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  291. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  292. int i;
  293. int ret;
  294. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  295. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  296. offset * sizeof(u64), sizeof(pdpte));
  297. if (ret < 0) {
  298. ret = 0;
  299. goto out;
  300. }
  301. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  302. if (is_present_gpte(pdpte[i]) &&
  303. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  304. ret = 0;
  305. goto out;
  306. }
  307. }
  308. ret = 1;
  309. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  310. __set_bit(VCPU_EXREG_PDPTR,
  311. (unsigned long *)&vcpu->arch.regs_avail);
  312. __set_bit(VCPU_EXREG_PDPTR,
  313. (unsigned long *)&vcpu->arch.regs_dirty);
  314. out:
  315. return ret;
  316. }
  317. EXPORT_SYMBOL_GPL(load_pdptrs);
  318. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  319. {
  320. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  321. bool changed = true;
  322. int r;
  323. if (is_long_mode(vcpu) || !is_pae(vcpu))
  324. return false;
  325. if (!test_bit(VCPU_EXREG_PDPTR,
  326. (unsigned long *)&vcpu->arch.regs_avail))
  327. return true;
  328. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  329. if (r < 0)
  330. goto out;
  331. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  332. out:
  333. return changed;
  334. }
  335. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  336. {
  337. if (cr0 & CR0_RESERVED_BITS) {
  338. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  339. cr0, vcpu->arch.cr0);
  340. kvm_inject_gp(vcpu, 0);
  341. return;
  342. }
  343. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  344. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  345. kvm_inject_gp(vcpu, 0);
  346. return;
  347. }
  348. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  349. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  350. "and a clear PE flag\n");
  351. kvm_inject_gp(vcpu, 0);
  352. return;
  353. }
  354. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  355. #ifdef CONFIG_X86_64
  356. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  357. int cs_db, cs_l;
  358. if (!is_pae(vcpu)) {
  359. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  360. "in long mode while PAE is disabled\n");
  361. kvm_inject_gp(vcpu, 0);
  362. return;
  363. }
  364. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  365. if (cs_l) {
  366. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  367. "in long mode while CS.L == 1\n");
  368. kvm_inject_gp(vcpu, 0);
  369. return;
  370. }
  371. } else
  372. #endif
  373. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  374. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  375. "reserved bits\n");
  376. kvm_inject_gp(vcpu, 0);
  377. return;
  378. }
  379. }
  380. kvm_x86_ops->set_cr0(vcpu, cr0);
  381. vcpu->arch.cr0 = cr0;
  382. kvm_mmu_reset_context(vcpu);
  383. return;
  384. }
  385. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  386. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  387. {
  388. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  389. }
  390. EXPORT_SYMBOL_GPL(kvm_lmsw);
  391. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  392. {
  393. unsigned long old_cr4 = vcpu->arch.cr4;
  394. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
  395. if (cr4 & CR4_RESERVED_BITS) {
  396. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  397. kvm_inject_gp(vcpu, 0);
  398. return;
  399. }
  400. if (is_long_mode(vcpu)) {
  401. if (!(cr4 & X86_CR4_PAE)) {
  402. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  403. "in long mode\n");
  404. kvm_inject_gp(vcpu, 0);
  405. return;
  406. }
  407. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  408. && ((cr4 ^ old_cr4) & pdptr_bits)
  409. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  410. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  411. kvm_inject_gp(vcpu, 0);
  412. return;
  413. }
  414. if (cr4 & X86_CR4_VMXE) {
  415. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  416. kvm_inject_gp(vcpu, 0);
  417. return;
  418. }
  419. kvm_x86_ops->set_cr4(vcpu, cr4);
  420. vcpu->arch.cr4 = cr4;
  421. vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
  422. kvm_mmu_reset_context(vcpu);
  423. }
  424. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  425. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  426. {
  427. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  428. kvm_mmu_sync_roots(vcpu);
  429. kvm_mmu_flush_tlb(vcpu);
  430. return;
  431. }
  432. if (is_long_mode(vcpu)) {
  433. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  434. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  435. kvm_inject_gp(vcpu, 0);
  436. return;
  437. }
  438. } else {
  439. if (is_pae(vcpu)) {
  440. if (cr3 & CR3_PAE_RESERVED_BITS) {
  441. printk(KERN_DEBUG
  442. "set_cr3: #GP, reserved bits\n");
  443. kvm_inject_gp(vcpu, 0);
  444. return;
  445. }
  446. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  447. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  448. "reserved bits\n");
  449. kvm_inject_gp(vcpu, 0);
  450. return;
  451. }
  452. }
  453. /*
  454. * We don't check reserved bits in nonpae mode, because
  455. * this isn't enforced, and VMware depends on this.
  456. */
  457. }
  458. /*
  459. * Does the new cr3 value map to physical memory? (Note, we
  460. * catch an invalid cr3 even in real-mode, because it would
  461. * cause trouble later on when we turn on paging anyway.)
  462. *
  463. * A real CPU would silently accept an invalid cr3 and would
  464. * attempt to use it - with largely undefined (and often hard
  465. * to debug) behavior on the guest side.
  466. */
  467. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  468. kvm_inject_gp(vcpu, 0);
  469. else {
  470. vcpu->arch.cr3 = cr3;
  471. vcpu->arch.mmu.new_cr3(vcpu);
  472. }
  473. }
  474. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  475. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  476. {
  477. if (cr8 & CR8_RESERVED_BITS) {
  478. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  479. kvm_inject_gp(vcpu, 0);
  480. return;
  481. }
  482. if (irqchip_in_kernel(vcpu->kvm))
  483. kvm_lapic_set_tpr(vcpu, cr8);
  484. else
  485. vcpu->arch.cr8 = cr8;
  486. }
  487. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  488. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  489. {
  490. if (irqchip_in_kernel(vcpu->kvm))
  491. return kvm_lapic_get_cr8(vcpu);
  492. else
  493. return vcpu->arch.cr8;
  494. }
  495. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  496. static inline u32 bit(int bitno)
  497. {
  498. return 1 << (bitno & 31);
  499. }
  500. /*
  501. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  502. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  503. *
  504. * This list is modified at module load time to reflect the
  505. * capabilities of the host cpu. This capabilities test skips MSRs that are
  506. * kvm-specific. Those are put in the beginning of the list.
  507. */
  508. #define KVM_SAVE_MSRS_BEGIN 2
  509. static u32 msrs_to_save[] = {
  510. MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  511. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  512. MSR_K6_STAR,
  513. #ifdef CONFIG_X86_64
  514. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  515. #endif
  516. MSR_IA32_TSC, MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  517. };
  518. static unsigned num_msrs_to_save;
  519. static u32 emulated_msrs[] = {
  520. MSR_IA32_MISC_ENABLE,
  521. };
  522. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  523. {
  524. if (efer & efer_reserved_bits) {
  525. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  526. efer);
  527. kvm_inject_gp(vcpu, 0);
  528. return;
  529. }
  530. if (is_paging(vcpu)
  531. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  532. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  533. kvm_inject_gp(vcpu, 0);
  534. return;
  535. }
  536. if (efer & EFER_FFXSR) {
  537. struct kvm_cpuid_entry2 *feat;
  538. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  539. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
  540. printk(KERN_DEBUG "set_efer: #GP, enable FFXSR w/o CPUID capability\n");
  541. kvm_inject_gp(vcpu, 0);
  542. return;
  543. }
  544. }
  545. if (efer & EFER_SVME) {
  546. struct kvm_cpuid_entry2 *feat;
  547. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  548. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
  549. printk(KERN_DEBUG "set_efer: #GP, enable SVM w/o SVM\n");
  550. kvm_inject_gp(vcpu, 0);
  551. return;
  552. }
  553. }
  554. kvm_x86_ops->set_efer(vcpu, efer);
  555. efer &= ~EFER_LMA;
  556. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  557. vcpu->arch.shadow_efer = efer;
  558. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  559. kvm_mmu_reset_context(vcpu);
  560. }
  561. void kvm_enable_efer_bits(u64 mask)
  562. {
  563. efer_reserved_bits &= ~mask;
  564. }
  565. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  566. /*
  567. * Writes msr value into into the appropriate "register".
  568. * Returns 0 on success, non-0 otherwise.
  569. * Assumes vcpu_load() was already called.
  570. */
  571. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  572. {
  573. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  574. }
  575. /*
  576. * Adapt set_msr() to msr_io()'s calling convention
  577. */
  578. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  579. {
  580. return kvm_set_msr(vcpu, index, *data);
  581. }
  582. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  583. {
  584. static int version;
  585. struct pvclock_wall_clock wc;
  586. struct timespec now, sys, boot;
  587. if (!wall_clock)
  588. return;
  589. version++;
  590. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  591. /*
  592. * The guest calculates current wall clock time by adding
  593. * system time (updated by kvm_write_guest_time below) to the
  594. * wall clock specified here. guest system time equals host
  595. * system time for us, thus we must fill in host boot time here.
  596. */
  597. now = current_kernel_time();
  598. ktime_get_ts(&sys);
  599. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  600. wc.sec = boot.tv_sec;
  601. wc.nsec = boot.tv_nsec;
  602. wc.version = version;
  603. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  604. version++;
  605. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  606. }
  607. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  608. {
  609. uint32_t quotient, remainder;
  610. /* Don't try to replace with do_div(), this one calculates
  611. * "(dividend << 32) / divisor" */
  612. __asm__ ( "divl %4"
  613. : "=a" (quotient), "=d" (remainder)
  614. : "0" (0), "1" (dividend), "r" (divisor) );
  615. return quotient;
  616. }
  617. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  618. {
  619. uint64_t nsecs = 1000000000LL;
  620. int32_t shift = 0;
  621. uint64_t tps64;
  622. uint32_t tps32;
  623. tps64 = tsc_khz * 1000LL;
  624. while (tps64 > nsecs*2) {
  625. tps64 >>= 1;
  626. shift--;
  627. }
  628. tps32 = (uint32_t)tps64;
  629. while (tps32 <= (uint32_t)nsecs) {
  630. tps32 <<= 1;
  631. shift++;
  632. }
  633. hv_clock->tsc_shift = shift;
  634. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  635. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  636. __func__, tsc_khz, hv_clock->tsc_shift,
  637. hv_clock->tsc_to_system_mul);
  638. }
  639. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  640. static void kvm_write_guest_time(struct kvm_vcpu *v)
  641. {
  642. struct timespec ts;
  643. unsigned long flags;
  644. struct kvm_vcpu_arch *vcpu = &v->arch;
  645. void *shared_kaddr;
  646. unsigned long this_tsc_khz;
  647. if ((!vcpu->time_page))
  648. return;
  649. this_tsc_khz = get_cpu_var(cpu_tsc_khz);
  650. if (unlikely(vcpu->hv_clock_tsc_khz != this_tsc_khz)) {
  651. kvm_set_time_scale(this_tsc_khz, &vcpu->hv_clock);
  652. vcpu->hv_clock_tsc_khz = this_tsc_khz;
  653. }
  654. put_cpu_var(cpu_tsc_khz);
  655. /* Keep irq disabled to prevent changes to the clock */
  656. local_irq_save(flags);
  657. kvm_get_msr(v, MSR_IA32_TSC, &vcpu->hv_clock.tsc_timestamp);
  658. ktime_get_ts(&ts);
  659. local_irq_restore(flags);
  660. /* With all the info we got, fill in the values */
  661. vcpu->hv_clock.system_time = ts.tv_nsec +
  662. (NSEC_PER_SEC * (u64)ts.tv_sec) + v->kvm->arch.kvmclock_offset;
  663. /*
  664. * The interface expects us to write an even number signaling that the
  665. * update is finished. Since the guest won't see the intermediate
  666. * state, we just increase by 2 at the end.
  667. */
  668. vcpu->hv_clock.version += 2;
  669. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  670. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  671. sizeof(vcpu->hv_clock));
  672. kunmap_atomic(shared_kaddr, KM_USER0);
  673. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  674. }
  675. static int kvm_request_guest_time_update(struct kvm_vcpu *v)
  676. {
  677. struct kvm_vcpu_arch *vcpu = &v->arch;
  678. if (!vcpu->time_page)
  679. return 0;
  680. set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
  681. return 1;
  682. }
  683. static bool msr_mtrr_valid(unsigned msr)
  684. {
  685. switch (msr) {
  686. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  687. case MSR_MTRRfix64K_00000:
  688. case MSR_MTRRfix16K_80000:
  689. case MSR_MTRRfix16K_A0000:
  690. case MSR_MTRRfix4K_C0000:
  691. case MSR_MTRRfix4K_C8000:
  692. case MSR_MTRRfix4K_D0000:
  693. case MSR_MTRRfix4K_D8000:
  694. case MSR_MTRRfix4K_E0000:
  695. case MSR_MTRRfix4K_E8000:
  696. case MSR_MTRRfix4K_F0000:
  697. case MSR_MTRRfix4K_F8000:
  698. case MSR_MTRRdefType:
  699. case MSR_IA32_CR_PAT:
  700. return true;
  701. case 0x2f8:
  702. return true;
  703. }
  704. return false;
  705. }
  706. static bool valid_pat_type(unsigned t)
  707. {
  708. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  709. }
  710. static bool valid_mtrr_type(unsigned t)
  711. {
  712. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  713. }
  714. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  715. {
  716. int i;
  717. if (!msr_mtrr_valid(msr))
  718. return false;
  719. if (msr == MSR_IA32_CR_PAT) {
  720. for (i = 0; i < 8; i++)
  721. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  722. return false;
  723. return true;
  724. } else if (msr == MSR_MTRRdefType) {
  725. if (data & ~0xcff)
  726. return false;
  727. return valid_mtrr_type(data & 0xff);
  728. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  729. for (i = 0; i < 8 ; i++)
  730. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  731. return false;
  732. return true;
  733. }
  734. /* variable MTRRs */
  735. return valid_mtrr_type(data & 0xff);
  736. }
  737. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  738. {
  739. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  740. if (!mtrr_valid(vcpu, msr, data))
  741. return 1;
  742. if (msr == MSR_MTRRdefType) {
  743. vcpu->arch.mtrr_state.def_type = data;
  744. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  745. } else if (msr == MSR_MTRRfix64K_00000)
  746. p[0] = data;
  747. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  748. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  749. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  750. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  751. else if (msr == MSR_IA32_CR_PAT)
  752. vcpu->arch.pat = data;
  753. else { /* Variable MTRRs */
  754. int idx, is_mtrr_mask;
  755. u64 *pt;
  756. idx = (msr - 0x200) / 2;
  757. is_mtrr_mask = msr - 0x200 - 2 * idx;
  758. if (!is_mtrr_mask)
  759. pt =
  760. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  761. else
  762. pt =
  763. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  764. *pt = data;
  765. }
  766. kvm_mmu_reset_context(vcpu);
  767. return 0;
  768. }
  769. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  770. {
  771. u64 mcg_cap = vcpu->arch.mcg_cap;
  772. unsigned bank_num = mcg_cap & 0xff;
  773. switch (msr) {
  774. case MSR_IA32_MCG_STATUS:
  775. vcpu->arch.mcg_status = data;
  776. break;
  777. case MSR_IA32_MCG_CTL:
  778. if (!(mcg_cap & MCG_CTL_P))
  779. return 1;
  780. if (data != 0 && data != ~(u64)0)
  781. return -1;
  782. vcpu->arch.mcg_ctl = data;
  783. break;
  784. default:
  785. if (msr >= MSR_IA32_MC0_CTL &&
  786. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  787. u32 offset = msr - MSR_IA32_MC0_CTL;
  788. /* only 0 or all 1s can be written to IA32_MCi_CTL */
  789. if ((offset & 0x3) == 0 &&
  790. data != 0 && data != ~(u64)0)
  791. return -1;
  792. vcpu->arch.mce_banks[offset] = data;
  793. break;
  794. }
  795. return 1;
  796. }
  797. return 0;
  798. }
  799. static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
  800. {
  801. struct kvm *kvm = vcpu->kvm;
  802. int lm = is_long_mode(vcpu);
  803. u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
  804. : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
  805. u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
  806. : kvm->arch.xen_hvm_config.blob_size_32;
  807. u32 page_num = data & ~PAGE_MASK;
  808. u64 page_addr = data & PAGE_MASK;
  809. u8 *page;
  810. int r;
  811. r = -E2BIG;
  812. if (page_num >= blob_size)
  813. goto out;
  814. r = -ENOMEM;
  815. page = kzalloc(PAGE_SIZE, GFP_KERNEL);
  816. if (!page)
  817. goto out;
  818. r = -EFAULT;
  819. if (copy_from_user(page, blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE))
  820. goto out_free;
  821. if (kvm_write_guest(kvm, page_addr, page, PAGE_SIZE))
  822. goto out_free;
  823. r = 0;
  824. out_free:
  825. kfree(page);
  826. out:
  827. return r;
  828. }
  829. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  830. {
  831. switch (msr) {
  832. case MSR_EFER:
  833. set_efer(vcpu, data);
  834. break;
  835. case MSR_K7_HWCR:
  836. data &= ~(u64)0x40; /* ignore flush filter disable */
  837. if (data != 0) {
  838. pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
  839. data);
  840. return 1;
  841. }
  842. break;
  843. case MSR_FAM10H_MMIO_CONF_BASE:
  844. if (data != 0) {
  845. pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
  846. "0x%llx\n", data);
  847. return 1;
  848. }
  849. break;
  850. case MSR_AMD64_NB_CFG:
  851. break;
  852. case MSR_IA32_DEBUGCTLMSR:
  853. if (!data) {
  854. /* We support the non-activated case already */
  855. break;
  856. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  857. /* Values other than LBR and BTF are vendor-specific,
  858. thus reserved and should throw a #GP */
  859. return 1;
  860. }
  861. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  862. __func__, data);
  863. break;
  864. case MSR_IA32_UCODE_REV:
  865. case MSR_IA32_UCODE_WRITE:
  866. case MSR_VM_HSAVE_PA:
  867. case MSR_AMD64_PATCH_LOADER:
  868. break;
  869. case 0x200 ... 0x2ff:
  870. return set_msr_mtrr(vcpu, msr, data);
  871. case MSR_IA32_APICBASE:
  872. kvm_set_apic_base(vcpu, data);
  873. break;
  874. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  875. return kvm_x2apic_msr_write(vcpu, msr, data);
  876. case MSR_IA32_MISC_ENABLE:
  877. vcpu->arch.ia32_misc_enable_msr = data;
  878. break;
  879. case MSR_KVM_WALL_CLOCK:
  880. vcpu->kvm->arch.wall_clock = data;
  881. kvm_write_wall_clock(vcpu->kvm, data);
  882. break;
  883. case MSR_KVM_SYSTEM_TIME: {
  884. if (vcpu->arch.time_page) {
  885. kvm_release_page_dirty(vcpu->arch.time_page);
  886. vcpu->arch.time_page = NULL;
  887. }
  888. vcpu->arch.time = data;
  889. /* we verify if the enable bit is set... */
  890. if (!(data & 1))
  891. break;
  892. /* ...but clean it before doing the actual write */
  893. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  894. vcpu->arch.time_page =
  895. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  896. if (is_error_page(vcpu->arch.time_page)) {
  897. kvm_release_page_clean(vcpu->arch.time_page);
  898. vcpu->arch.time_page = NULL;
  899. }
  900. kvm_request_guest_time_update(vcpu);
  901. break;
  902. }
  903. case MSR_IA32_MCG_CTL:
  904. case MSR_IA32_MCG_STATUS:
  905. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  906. return set_msr_mce(vcpu, msr, data);
  907. /* Performance counters are not protected by a CPUID bit,
  908. * so we should check all of them in the generic path for the sake of
  909. * cross vendor migration.
  910. * Writing a zero into the event select MSRs disables them,
  911. * which we perfectly emulate ;-). Any other value should be at least
  912. * reported, some guests depend on them.
  913. */
  914. case MSR_P6_EVNTSEL0:
  915. case MSR_P6_EVNTSEL1:
  916. case MSR_K7_EVNTSEL0:
  917. case MSR_K7_EVNTSEL1:
  918. case MSR_K7_EVNTSEL2:
  919. case MSR_K7_EVNTSEL3:
  920. if (data != 0)
  921. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  922. "0x%x data 0x%llx\n", msr, data);
  923. break;
  924. /* at least RHEL 4 unconditionally writes to the perfctr registers,
  925. * so we ignore writes to make it happy.
  926. */
  927. case MSR_P6_PERFCTR0:
  928. case MSR_P6_PERFCTR1:
  929. case MSR_K7_PERFCTR0:
  930. case MSR_K7_PERFCTR1:
  931. case MSR_K7_PERFCTR2:
  932. case MSR_K7_PERFCTR3:
  933. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  934. "0x%x data 0x%llx\n", msr, data);
  935. break;
  936. default:
  937. if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
  938. return xen_hvm_config(vcpu, data);
  939. if (!ignore_msrs) {
  940. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
  941. msr, data);
  942. return 1;
  943. } else {
  944. pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
  945. msr, data);
  946. break;
  947. }
  948. }
  949. return 0;
  950. }
  951. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  952. /*
  953. * Reads an msr value (of 'msr_index') into 'pdata'.
  954. * Returns 0 on success, non-0 otherwise.
  955. * Assumes vcpu_load() was already called.
  956. */
  957. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  958. {
  959. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  960. }
  961. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  962. {
  963. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  964. if (!msr_mtrr_valid(msr))
  965. return 1;
  966. if (msr == MSR_MTRRdefType)
  967. *pdata = vcpu->arch.mtrr_state.def_type +
  968. (vcpu->arch.mtrr_state.enabled << 10);
  969. else if (msr == MSR_MTRRfix64K_00000)
  970. *pdata = p[0];
  971. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  972. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  973. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  974. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  975. else if (msr == MSR_IA32_CR_PAT)
  976. *pdata = vcpu->arch.pat;
  977. else { /* Variable MTRRs */
  978. int idx, is_mtrr_mask;
  979. u64 *pt;
  980. idx = (msr - 0x200) / 2;
  981. is_mtrr_mask = msr - 0x200 - 2 * idx;
  982. if (!is_mtrr_mask)
  983. pt =
  984. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  985. else
  986. pt =
  987. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  988. *pdata = *pt;
  989. }
  990. return 0;
  991. }
  992. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  993. {
  994. u64 data;
  995. u64 mcg_cap = vcpu->arch.mcg_cap;
  996. unsigned bank_num = mcg_cap & 0xff;
  997. switch (msr) {
  998. case MSR_IA32_P5_MC_ADDR:
  999. case MSR_IA32_P5_MC_TYPE:
  1000. data = 0;
  1001. break;
  1002. case MSR_IA32_MCG_CAP:
  1003. data = vcpu->arch.mcg_cap;
  1004. break;
  1005. case MSR_IA32_MCG_CTL:
  1006. if (!(mcg_cap & MCG_CTL_P))
  1007. return 1;
  1008. data = vcpu->arch.mcg_ctl;
  1009. break;
  1010. case MSR_IA32_MCG_STATUS:
  1011. data = vcpu->arch.mcg_status;
  1012. break;
  1013. default:
  1014. if (msr >= MSR_IA32_MC0_CTL &&
  1015. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1016. u32 offset = msr - MSR_IA32_MC0_CTL;
  1017. data = vcpu->arch.mce_banks[offset];
  1018. break;
  1019. }
  1020. return 1;
  1021. }
  1022. *pdata = data;
  1023. return 0;
  1024. }
  1025. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1026. {
  1027. u64 data;
  1028. switch (msr) {
  1029. case MSR_IA32_PLATFORM_ID:
  1030. case MSR_IA32_UCODE_REV:
  1031. case MSR_IA32_EBL_CR_POWERON:
  1032. case MSR_IA32_DEBUGCTLMSR:
  1033. case MSR_IA32_LASTBRANCHFROMIP:
  1034. case MSR_IA32_LASTBRANCHTOIP:
  1035. case MSR_IA32_LASTINTFROMIP:
  1036. case MSR_IA32_LASTINTTOIP:
  1037. case MSR_K8_SYSCFG:
  1038. case MSR_K7_HWCR:
  1039. case MSR_VM_HSAVE_PA:
  1040. case MSR_P6_PERFCTR0:
  1041. case MSR_P6_PERFCTR1:
  1042. case MSR_P6_EVNTSEL0:
  1043. case MSR_P6_EVNTSEL1:
  1044. case MSR_K7_EVNTSEL0:
  1045. case MSR_K7_PERFCTR0:
  1046. case MSR_K8_INT_PENDING_MSG:
  1047. case MSR_AMD64_NB_CFG:
  1048. case MSR_FAM10H_MMIO_CONF_BASE:
  1049. data = 0;
  1050. break;
  1051. case MSR_MTRRcap:
  1052. data = 0x500 | KVM_NR_VAR_MTRR;
  1053. break;
  1054. case 0x200 ... 0x2ff:
  1055. return get_msr_mtrr(vcpu, msr, pdata);
  1056. case 0xcd: /* fsb frequency */
  1057. data = 3;
  1058. break;
  1059. case MSR_IA32_APICBASE:
  1060. data = kvm_get_apic_base(vcpu);
  1061. break;
  1062. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1063. return kvm_x2apic_msr_read(vcpu, msr, pdata);
  1064. break;
  1065. case MSR_IA32_MISC_ENABLE:
  1066. data = vcpu->arch.ia32_misc_enable_msr;
  1067. break;
  1068. case MSR_IA32_PERF_STATUS:
  1069. /* TSC increment by tick */
  1070. data = 1000ULL;
  1071. /* CPU multiplier */
  1072. data |= (((uint64_t)4ULL) << 40);
  1073. break;
  1074. case MSR_EFER:
  1075. data = vcpu->arch.shadow_efer;
  1076. break;
  1077. case MSR_KVM_WALL_CLOCK:
  1078. data = vcpu->kvm->arch.wall_clock;
  1079. break;
  1080. case MSR_KVM_SYSTEM_TIME:
  1081. data = vcpu->arch.time;
  1082. break;
  1083. case MSR_IA32_P5_MC_ADDR:
  1084. case MSR_IA32_P5_MC_TYPE:
  1085. case MSR_IA32_MCG_CAP:
  1086. case MSR_IA32_MCG_CTL:
  1087. case MSR_IA32_MCG_STATUS:
  1088. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  1089. return get_msr_mce(vcpu, msr, pdata);
  1090. default:
  1091. if (!ignore_msrs) {
  1092. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  1093. return 1;
  1094. } else {
  1095. pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
  1096. data = 0;
  1097. }
  1098. break;
  1099. }
  1100. *pdata = data;
  1101. return 0;
  1102. }
  1103. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  1104. /*
  1105. * Read or write a bunch of msrs. All parameters are kernel addresses.
  1106. *
  1107. * @return number of msrs set successfully.
  1108. */
  1109. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  1110. struct kvm_msr_entry *entries,
  1111. int (*do_msr)(struct kvm_vcpu *vcpu,
  1112. unsigned index, u64 *data))
  1113. {
  1114. int i;
  1115. vcpu_load(vcpu);
  1116. down_read(&vcpu->kvm->slots_lock);
  1117. for (i = 0; i < msrs->nmsrs; ++i)
  1118. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  1119. break;
  1120. up_read(&vcpu->kvm->slots_lock);
  1121. vcpu_put(vcpu);
  1122. return i;
  1123. }
  1124. /*
  1125. * Read or write a bunch of msrs. Parameters are user addresses.
  1126. *
  1127. * @return number of msrs set successfully.
  1128. */
  1129. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  1130. int (*do_msr)(struct kvm_vcpu *vcpu,
  1131. unsigned index, u64 *data),
  1132. int writeback)
  1133. {
  1134. struct kvm_msrs msrs;
  1135. struct kvm_msr_entry *entries;
  1136. int r, n;
  1137. unsigned size;
  1138. r = -EFAULT;
  1139. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  1140. goto out;
  1141. r = -E2BIG;
  1142. if (msrs.nmsrs >= MAX_IO_MSRS)
  1143. goto out;
  1144. r = -ENOMEM;
  1145. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  1146. entries = vmalloc(size);
  1147. if (!entries)
  1148. goto out;
  1149. r = -EFAULT;
  1150. if (copy_from_user(entries, user_msrs->entries, size))
  1151. goto out_free;
  1152. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  1153. if (r < 0)
  1154. goto out_free;
  1155. r = -EFAULT;
  1156. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  1157. goto out_free;
  1158. r = n;
  1159. out_free:
  1160. vfree(entries);
  1161. out:
  1162. return r;
  1163. }
  1164. int kvm_dev_ioctl_check_extension(long ext)
  1165. {
  1166. int r;
  1167. switch (ext) {
  1168. case KVM_CAP_IRQCHIP:
  1169. case KVM_CAP_HLT:
  1170. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  1171. case KVM_CAP_SET_TSS_ADDR:
  1172. case KVM_CAP_EXT_CPUID:
  1173. case KVM_CAP_CLOCKSOURCE:
  1174. case KVM_CAP_PIT:
  1175. case KVM_CAP_NOP_IO_DELAY:
  1176. case KVM_CAP_MP_STATE:
  1177. case KVM_CAP_SYNC_MMU:
  1178. case KVM_CAP_REINJECT_CONTROL:
  1179. case KVM_CAP_IRQ_INJECT_STATUS:
  1180. case KVM_CAP_ASSIGN_DEV_IRQ:
  1181. case KVM_CAP_IRQFD:
  1182. case KVM_CAP_IOEVENTFD:
  1183. case KVM_CAP_PIT2:
  1184. case KVM_CAP_PIT_STATE2:
  1185. case KVM_CAP_SET_IDENTITY_MAP_ADDR:
  1186. case KVM_CAP_XEN_HVM:
  1187. case KVM_CAP_ADJUST_CLOCK:
  1188. case KVM_CAP_VCPU_EVENTS:
  1189. r = 1;
  1190. break;
  1191. case KVM_CAP_COALESCED_MMIO:
  1192. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  1193. break;
  1194. case KVM_CAP_VAPIC:
  1195. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  1196. break;
  1197. case KVM_CAP_NR_VCPUS:
  1198. r = KVM_MAX_VCPUS;
  1199. break;
  1200. case KVM_CAP_NR_MEMSLOTS:
  1201. r = KVM_MEMORY_SLOTS;
  1202. break;
  1203. case KVM_CAP_PV_MMU: /* obsolete */
  1204. r = 0;
  1205. break;
  1206. case KVM_CAP_IOMMU:
  1207. r = iommu_found();
  1208. break;
  1209. case KVM_CAP_MCE:
  1210. r = KVM_MAX_MCE_BANKS;
  1211. break;
  1212. default:
  1213. r = 0;
  1214. break;
  1215. }
  1216. return r;
  1217. }
  1218. long kvm_arch_dev_ioctl(struct file *filp,
  1219. unsigned int ioctl, unsigned long arg)
  1220. {
  1221. void __user *argp = (void __user *)arg;
  1222. long r;
  1223. switch (ioctl) {
  1224. case KVM_GET_MSR_INDEX_LIST: {
  1225. struct kvm_msr_list __user *user_msr_list = argp;
  1226. struct kvm_msr_list msr_list;
  1227. unsigned n;
  1228. r = -EFAULT;
  1229. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  1230. goto out;
  1231. n = msr_list.nmsrs;
  1232. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  1233. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  1234. goto out;
  1235. r = -E2BIG;
  1236. if (n < msr_list.nmsrs)
  1237. goto out;
  1238. r = -EFAULT;
  1239. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  1240. num_msrs_to_save * sizeof(u32)))
  1241. goto out;
  1242. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  1243. &emulated_msrs,
  1244. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  1245. goto out;
  1246. r = 0;
  1247. break;
  1248. }
  1249. case KVM_GET_SUPPORTED_CPUID: {
  1250. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1251. struct kvm_cpuid2 cpuid;
  1252. r = -EFAULT;
  1253. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1254. goto out;
  1255. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  1256. cpuid_arg->entries);
  1257. if (r)
  1258. goto out;
  1259. r = -EFAULT;
  1260. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1261. goto out;
  1262. r = 0;
  1263. break;
  1264. }
  1265. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  1266. u64 mce_cap;
  1267. mce_cap = KVM_MCE_CAP_SUPPORTED;
  1268. r = -EFAULT;
  1269. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  1270. goto out;
  1271. r = 0;
  1272. break;
  1273. }
  1274. default:
  1275. r = -EINVAL;
  1276. }
  1277. out:
  1278. return r;
  1279. }
  1280. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1281. {
  1282. kvm_x86_ops->vcpu_load(vcpu, cpu);
  1283. if (unlikely(per_cpu(cpu_tsc_khz, cpu) == 0)) {
  1284. unsigned long khz = cpufreq_quick_get(cpu);
  1285. if (!khz)
  1286. khz = tsc_khz;
  1287. per_cpu(cpu_tsc_khz, cpu) = khz;
  1288. }
  1289. kvm_request_guest_time_update(vcpu);
  1290. }
  1291. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  1292. {
  1293. kvm_x86_ops->vcpu_put(vcpu);
  1294. kvm_put_guest_fpu(vcpu);
  1295. }
  1296. static int is_efer_nx(void)
  1297. {
  1298. unsigned long long efer = 0;
  1299. rdmsrl_safe(MSR_EFER, &efer);
  1300. return efer & EFER_NX;
  1301. }
  1302. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  1303. {
  1304. int i;
  1305. struct kvm_cpuid_entry2 *e, *entry;
  1306. entry = NULL;
  1307. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  1308. e = &vcpu->arch.cpuid_entries[i];
  1309. if (e->function == 0x80000001) {
  1310. entry = e;
  1311. break;
  1312. }
  1313. }
  1314. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1315. entry->edx &= ~(1 << 20);
  1316. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1317. }
  1318. }
  1319. /* when an old userspace process fills a new kernel module */
  1320. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1321. struct kvm_cpuid *cpuid,
  1322. struct kvm_cpuid_entry __user *entries)
  1323. {
  1324. int r, i;
  1325. struct kvm_cpuid_entry *cpuid_entries;
  1326. r = -E2BIG;
  1327. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1328. goto out;
  1329. r = -ENOMEM;
  1330. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1331. if (!cpuid_entries)
  1332. goto out;
  1333. r = -EFAULT;
  1334. if (copy_from_user(cpuid_entries, entries,
  1335. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1336. goto out_free;
  1337. for (i = 0; i < cpuid->nent; i++) {
  1338. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1339. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1340. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1341. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1342. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1343. vcpu->arch.cpuid_entries[i].index = 0;
  1344. vcpu->arch.cpuid_entries[i].flags = 0;
  1345. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1346. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1347. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1348. }
  1349. vcpu->arch.cpuid_nent = cpuid->nent;
  1350. cpuid_fix_nx_cap(vcpu);
  1351. r = 0;
  1352. kvm_apic_set_version(vcpu);
  1353. out_free:
  1354. vfree(cpuid_entries);
  1355. out:
  1356. return r;
  1357. }
  1358. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1359. struct kvm_cpuid2 *cpuid,
  1360. struct kvm_cpuid_entry2 __user *entries)
  1361. {
  1362. int r;
  1363. r = -E2BIG;
  1364. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1365. goto out;
  1366. r = -EFAULT;
  1367. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1368. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1369. goto out;
  1370. vcpu->arch.cpuid_nent = cpuid->nent;
  1371. kvm_apic_set_version(vcpu);
  1372. return 0;
  1373. out:
  1374. return r;
  1375. }
  1376. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1377. struct kvm_cpuid2 *cpuid,
  1378. struct kvm_cpuid_entry2 __user *entries)
  1379. {
  1380. int r;
  1381. r = -E2BIG;
  1382. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1383. goto out;
  1384. r = -EFAULT;
  1385. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1386. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1387. goto out;
  1388. return 0;
  1389. out:
  1390. cpuid->nent = vcpu->arch.cpuid_nent;
  1391. return r;
  1392. }
  1393. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1394. u32 index)
  1395. {
  1396. entry->function = function;
  1397. entry->index = index;
  1398. cpuid_count(entry->function, entry->index,
  1399. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1400. entry->flags = 0;
  1401. }
  1402. #define F(x) bit(X86_FEATURE_##x)
  1403. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1404. u32 index, int *nent, int maxnent)
  1405. {
  1406. unsigned f_nx = is_efer_nx() ? F(NX) : 0;
  1407. unsigned f_gbpages = kvm_x86_ops->gb_page_enable() ? F(GBPAGES) : 0;
  1408. #ifdef CONFIG_X86_64
  1409. unsigned f_lm = F(LM);
  1410. #else
  1411. unsigned f_lm = 0;
  1412. #endif
  1413. /* cpuid 1.edx */
  1414. const u32 kvm_supported_word0_x86_features =
  1415. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1416. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1417. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
  1418. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1419. F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
  1420. 0 /* Reserved, DS, ACPI */ | F(MMX) |
  1421. F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
  1422. 0 /* HTT, TM, Reserved, PBE */;
  1423. /* cpuid 0x80000001.edx */
  1424. const u32 kvm_supported_word1_x86_features =
  1425. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1426. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1427. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
  1428. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1429. F(PAT) | F(PSE36) | 0 /* Reserved */ |
  1430. f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
  1431. F(FXSR) | F(FXSR_OPT) | f_gbpages | 0 /* RDTSCP */ |
  1432. 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
  1433. /* cpuid 1.ecx */
  1434. const u32 kvm_supported_word4_x86_features =
  1435. F(XMM3) | 0 /* Reserved, DTES64, MONITOR */ |
  1436. 0 /* DS-CPL, VMX, SMX, EST */ |
  1437. 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
  1438. 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
  1439. 0 /* Reserved, DCA */ | F(XMM4_1) |
  1440. F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) |
  1441. 0 /* Reserved, XSAVE, OSXSAVE */;
  1442. /* cpuid 0x80000001.ecx */
  1443. const u32 kvm_supported_word6_x86_features =
  1444. F(LAHF_LM) | F(CMP_LEGACY) | F(SVM) | 0 /* ExtApicSpace */ |
  1445. F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
  1446. F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
  1447. 0 /* SKINIT */ | 0 /* WDT */;
  1448. /* all calls to cpuid_count() should be made on the same cpu */
  1449. get_cpu();
  1450. do_cpuid_1_ent(entry, function, index);
  1451. ++*nent;
  1452. switch (function) {
  1453. case 0:
  1454. entry->eax = min(entry->eax, (u32)0xb);
  1455. break;
  1456. case 1:
  1457. entry->edx &= kvm_supported_word0_x86_features;
  1458. entry->ecx &= kvm_supported_word4_x86_features;
  1459. /* we support x2apic emulation even if host does not support
  1460. * it since we emulate x2apic in software */
  1461. entry->ecx |= F(X2APIC);
  1462. break;
  1463. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1464. * may return different values. This forces us to get_cpu() before
  1465. * issuing the first command, and also to emulate this annoying behavior
  1466. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1467. case 2: {
  1468. int t, times = entry->eax & 0xff;
  1469. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1470. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1471. for (t = 1; t < times && *nent < maxnent; ++t) {
  1472. do_cpuid_1_ent(&entry[t], function, 0);
  1473. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1474. ++*nent;
  1475. }
  1476. break;
  1477. }
  1478. /* function 4 and 0xb have additional index. */
  1479. case 4: {
  1480. int i, cache_type;
  1481. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1482. /* read more entries until cache_type is zero */
  1483. for (i = 1; *nent < maxnent; ++i) {
  1484. cache_type = entry[i - 1].eax & 0x1f;
  1485. if (!cache_type)
  1486. break;
  1487. do_cpuid_1_ent(&entry[i], function, i);
  1488. entry[i].flags |=
  1489. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1490. ++*nent;
  1491. }
  1492. break;
  1493. }
  1494. case 0xb: {
  1495. int i, level_type;
  1496. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1497. /* read more entries until level_type is zero */
  1498. for (i = 1; *nent < maxnent; ++i) {
  1499. level_type = entry[i - 1].ecx & 0xff00;
  1500. if (!level_type)
  1501. break;
  1502. do_cpuid_1_ent(&entry[i], function, i);
  1503. entry[i].flags |=
  1504. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1505. ++*nent;
  1506. }
  1507. break;
  1508. }
  1509. case 0x80000000:
  1510. entry->eax = min(entry->eax, 0x8000001a);
  1511. break;
  1512. case 0x80000001:
  1513. entry->edx &= kvm_supported_word1_x86_features;
  1514. entry->ecx &= kvm_supported_word6_x86_features;
  1515. break;
  1516. }
  1517. put_cpu();
  1518. }
  1519. #undef F
  1520. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1521. struct kvm_cpuid_entry2 __user *entries)
  1522. {
  1523. struct kvm_cpuid_entry2 *cpuid_entries;
  1524. int limit, nent = 0, r = -E2BIG;
  1525. u32 func;
  1526. if (cpuid->nent < 1)
  1527. goto out;
  1528. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1529. cpuid->nent = KVM_MAX_CPUID_ENTRIES;
  1530. r = -ENOMEM;
  1531. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1532. if (!cpuid_entries)
  1533. goto out;
  1534. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1535. limit = cpuid_entries[0].eax;
  1536. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1537. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1538. &nent, cpuid->nent);
  1539. r = -E2BIG;
  1540. if (nent >= cpuid->nent)
  1541. goto out_free;
  1542. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1543. limit = cpuid_entries[nent - 1].eax;
  1544. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1545. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1546. &nent, cpuid->nent);
  1547. r = -E2BIG;
  1548. if (nent >= cpuid->nent)
  1549. goto out_free;
  1550. r = -EFAULT;
  1551. if (copy_to_user(entries, cpuid_entries,
  1552. nent * sizeof(struct kvm_cpuid_entry2)))
  1553. goto out_free;
  1554. cpuid->nent = nent;
  1555. r = 0;
  1556. out_free:
  1557. vfree(cpuid_entries);
  1558. out:
  1559. return r;
  1560. }
  1561. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1562. struct kvm_lapic_state *s)
  1563. {
  1564. vcpu_load(vcpu);
  1565. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1566. vcpu_put(vcpu);
  1567. return 0;
  1568. }
  1569. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1570. struct kvm_lapic_state *s)
  1571. {
  1572. vcpu_load(vcpu);
  1573. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1574. kvm_apic_post_state_restore(vcpu);
  1575. update_cr8_intercept(vcpu);
  1576. vcpu_put(vcpu);
  1577. return 0;
  1578. }
  1579. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1580. struct kvm_interrupt *irq)
  1581. {
  1582. if (irq->irq < 0 || irq->irq >= 256)
  1583. return -EINVAL;
  1584. if (irqchip_in_kernel(vcpu->kvm))
  1585. return -ENXIO;
  1586. vcpu_load(vcpu);
  1587. kvm_queue_interrupt(vcpu, irq->irq, false);
  1588. vcpu_put(vcpu);
  1589. return 0;
  1590. }
  1591. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  1592. {
  1593. vcpu_load(vcpu);
  1594. kvm_inject_nmi(vcpu);
  1595. vcpu_put(vcpu);
  1596. return 0;
  1597. }
  1598. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1599. struct kvm_tpr_access_ctl *tac)
  1600. {
  1601. if (tac->flags)
  1602. return -EINVAL;
  1603. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1604. return 0;
  1605. }
  1606. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  1607. u64 mcg_cap)
  1608. {
  1609. int r;
  1610. unsigned bank_num = mcg_cap & 0xff, bank;
  1611. r = -EINVAL;
  1612. if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
  1613. goto out;
  1614. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  1615. goto out;
  1616. r = 0;
  1617. vcpu->arch.mcg_cap = mcg_cap;
  1618. /* Init IA32_MCG_CTL to all 1s */
  1619. if (mcg_cap & MCG_CTL_P)
  1620. vcpu->arch.mcg_ctl = ~(u64)0;
  1621. /* Init IA32_MCi_CTL to all 1s */
  1622. for (bank = 0; bank < bank_num; bank++)
  1623. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  1624. out:
  1625. return r;
  1626. }
  1627. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  1628. struct kvm_x86_mce *mce)
  1629. {
  1630. u64 mcg_cap = vcpu->arch.mcg_cap;
  1631. unsigned bank_num = mcg_cap & 0xff;
  1632. u64 *banks = vcpu->arch.mce_banks;
  1633. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  1634. return -EINVAL;
  1635. /*
  1636. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  1637. * reporting is disabled
  1638. */
  1639. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  1640. vcpu->arch.mcg_ctl != ~(u64)0)
  1641. return 0;
  1642. banks += 4 * mce->bank;
  1643. /*
  1644. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  1645. * reporting is disabled for the bank
  1646. */
  1647. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  1648. return 0;
  1649. if (mce->status & MCI_STATUS_UC) {
  1650. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  1651. !(vcpu->arch.cr4 & X86_CR4_MCE)) {
  1652. printk(KERN_DEBUG "kvm: set_mce: "
  1653. "injects mce exception while "
  1654. "previous one is in progress!\n");
  1655. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1656. return 0;
  1657. }
  1658. if (banks[1] & MCI_STATUS_VAL)
  1659. mce->status |= MCI_STATUS_OVER;
  1660. banks[2] = mce->addr;
  1661. banks[3] = mce->misc;
  1662. vcpu->arch.mcg_status = mce->mcg_status;
  1663. banks[1] = mce->status;
  1664. kvm_queue_exception(vcpu, MC_VECTOR);
  1665. } else if (!(banks[1] & MCI_STATUS_VAL)
  1666. || !(banks[1] & MCI_STATUS_UC)) {
  1667. if (banks[1] & MCI_STATUS_VAL)
  1668. mce->status |= MCI_STATUS_OVER;
  1669. banks[2] = mce->addr;
  1670. banks[3] = mce->misc;
  1671. banks[1] = mce->status;
  1672. } else
  1673. banks[1] |= MCI_STATUS_OVER;
  1674. return 0;
  1675. }
  1676. static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
  1677. struct kvm_vcpu_events *events)
  1678. {
  1679. vcpu_load(vcpu);
  1680. events->exception.injected = vcpu->arch.exception.pending;
  1681. events->exception.nr = vcpu->arch.exception.nr;
  1682. events->exception.has_error_code = vcpu->arch.exception.has_error_code;
  1683. events->exception.error_code = vcpu->arch.exception.error_code;
  1684. events->interrupt.injected = vcpu->arch.interrupt.pending;
  1685. events->interrupt.nr = vcpu->arch.interrupt.nr;
  1686. events->interrupt.soft = vcpu->arch.interrupt.soft;
  1687. events->nmi.injected = vcpu->arch.nmi_injected;
  1688. events->nmi.pending = vcpu->arch.nmi_pending;
  1689. events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
  1690. events->sipi_vector = vcpu->arch.sipi_vector;
  1691. events->flags = 0;
  1692. vcpu_put(vcpu);
  1693. }
  1694. static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
  1695. struct kvm_vcpu_events *events)
  1696. {
  1697. if (events->flags)
  1698. return -EINVAL;
  1699. vcpu_load(vcpu);
  1700. vcpu->arch.exception.pending = events->exception.injected;
  1701. vcpu->arch.exception.nr = events->exception.nr;
  1702. vcpu->arch.exception.has_error_code = events->exception.has_error_code;
  1703. vcpu->arch.exception.error_code = events->exception.error_code;
  1704. vcpu->arch.interrupt.pending = events->interrupt.injected;
  1705. vcpu->arch.interrupt.nr = events->interrupt.nr;
  1706. vcpu->arch.interrupt.soft = events->interrupt.soft;
  1707. if (vcpu->arch.interrupt.pending && irqchip_in_kernel(vcpu->kvm))
  1708. kvm_pic_clear_isr_ack(vcpu->kvm);
  1709. vcpu->arch.nmi_injected = events->nmi.injected;
  1710. vcpu->arch.nmi_pending = events->nmi.pending;
  1711. kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
  1712. vcpu->arch.sipi_vector = events->sipi_vector;
  1713. vcpu_put(vcpu);
  1714. return 0;
  1715. }
  1716. long kvm_arch_vcpu_ioctl(struct file *filp,
  1717. unsigned int ioctl, unsigned long arg)
  1718. {
  1719. struct kvm_vcpu *vcpu = filp->private_data;
  1720. void __user *argp = (void __user *)arg;
  1721. int r;
  1722. struct kvm_lapic_state *lapic = NULL;
  1723. switch (ioctl) {
  1724. case KVM_GET_LAPIC: {
  1725. r = -EINVAL;
  1726. if (!vcpu->arch.apic)
  1727. goto out;
  1728. lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1729. r = -ENOMEM;
  1730. if (!lapic)
  1731. goto out;
  1732. r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
  1733. if (r)
  1734. goto out;
  1735. r = -EFAULT;
  1736. if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
  1737. goto out;
  1738. r = 0;
  1739. break;
  1740. }
  1741. case KVM_SET_LAPIC: {
  1742. r = -EINVAL;
  1743. if (!vcpu->arch.apic)
  1744. goto out;
  1745. lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1746. r = -ENOMEM;
  1747. if (!lapic)
  1748. goto out;
  1749. r = -EFAULT;
  1750. if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
  1751. goto out;
  1752. r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
  1753. if (r)
  1754. goto out;
  1755. r = 0;
  1756. break;
  1757. }
  1758. case KVM_INTERRUPT: {
  1759. struct kvm_interrupt irq;
  1760. r = -EFAULT;
  1761. if (copy_from_user(&irq, argp, sizeof irq))
  1762. goto out;
  1763. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1764. if (r)
  1765. goto out;
  1766. r = 0;
  1767. break;
  1768. }
  1769. case KVM_NMI: {
  1770. r = kvm_vcpu_ioctl_nmi(vcpu);
  1771. if (r)
  1772. goto out;
  1773. r = 0;
  1774. break;
  1775. }
  1776. case KVM_SET_CPUID: {
  1777. struct kvm_cpuid __user *cpuid_arg = argp;
  1778. struct kvm_cpuid cpuid;
  1779. r = -EFAULT;
  1780. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1781. goto out;
  1782. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1783. if (r)
  1784. goto out;
  1785. break;
  1786. }
  1787. case KVM_SET_CPUID2: {
  1788. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1789. struct kvm_cpuid2 cpuid;
  1790. r = -EFAULT;
  1791. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1792. goto out;
  1793. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1794. cpuid_arg->entries);
  1795. if (r)
  1796. goto out;
  1797. break;
  1798. }
  1799. case KVM_GET_CPUID2: {
  1800. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1801. struct kvm_cpuid2 cpuid;
  1802. r = -EFAULT;
  1803. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1804. goto out;
  1805. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1806. cpuid_arg->entries);
  1807. if (r)
  1808. goto out;
  1809. r = -EFAULT;
  1810. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1811. goto out;
  1812. r = 0;
  1813. break;
  1814. }
  1815. case KVM_GET_MSRS:
  1816. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1817. break;
  1818. case KVM_SET_MSRS:
  1819. r = msr_io(vcpu, argp, do_set_msr, 0);
  1820. break;
  1821. case KVM_TPR_ACCESS_REPORTING: {
  1822. struct kvm_tpr_access_ctl tac;
  1823. r = -EFAULT;
  1824. if (copy_from_user(&tac, argp, sizeof tac))
  1825. goto out;
  1826. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1827. if (r)
  1828. goto out;
  1829. r = -EFAULT;
  1830. if (copy_to_user(argp, &tac, sizeof tac))
  1831. goto out;
  1832. r = 0;
  1833. break;
  1834. };
  1835. case KVM_SET_VAPIC_ADDR: {
  1836. struct kvm_vapic_addr va;
  1837. r = -EINVAL;
  1838. if (!irqchip_in_kernel(vcpu->kvm))
  1839. goto out;
  1840. r = -EFAULT;
  1841. if (copy_from_user(&va, argp, sizeof va))
  1842. goto out;
  1843. r = 0;
  1844. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1845. break;
  1846. }
  1847. case KVM_X86_SETUP_MCE: {
  1848. u64 mcg_cap;
  1849. r = -EFAULT;
  1850. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  1851. goto out;
  1852. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  1853. break;
  1854. }
  1855. case KVM_X86_SET_MCE: {
  1856. struct kvm_x86_mce mce;
  1857. r = -EFAULT;
  1858. if (copy_from_user(&mce, argp, sizeof mce))
  1859. goto out;
  1860. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  1861. break;
  1862. }
  1863. case KVM_GET_VCPU_EVENTS: {
  1864. struct kvm_vcpu_events events;
  1865. kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
  1866. r = -EFAULT;
  1867. if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
  1868. break;
  1869. r = 0;
  1870. break;
  1871. }
  1872. case KVM_SET_VCPU_EVENTS: {
  1873. struct kvm_vcpu_events events;
  1874. r = -EFAULT;
  1875. if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
  1876. break;
  1877. r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
  1878. break;
  1879. }
  1880. default:
  1881. r = -EINVAL;
  1882. }
  1883. out:
  1884. kfree(lapic);
  1885. return r;
  1886. }
  1887. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1888. {
  1889. int ret;
  1890. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1891. return -1;
  1892. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1893. return ret;
  1894. }
  1895. static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
  1896. u64 ident_addr)
  1897. {
  1898. kvm->arch.ept_identity_map_addr = ident_addr;
  1899. return 0;
  1900. }
  1901. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1902. u32 kvm_nr_mmu_pages)
  1903. {
  1904. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1905. return -EINVAL;
  1906. down_write(&kvm->slots_lock);
  1907. spin_lock(&kvm->mmu_lock);
  1908. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1909. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1910. spin_unlock(&kvm->mmu_lock);
  1911. up_write(&kvm->slots_lock);
  1912. return 0;
  1913. }
  1914. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1915. {
  1916. return kvm->arch.n_alloc_mmu_pages;
  1917. }
  1918. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1919. {
  1920. int i;
  1921. struct kvm_mem_alias *alias;
  1922. for (i = 0; i < kvm->arch.naliases; ++i) {
  1923. alias = &kvm->arch.aliases[i];
  1924. if (gfn >= alias->base_gfn
  1925. && gfn < alias->base_gfn + alias->npages)
  1926. return alias->target_gfn + gfn - alias->base_gfn;
  1927. }
  1928. return gfn;
  1929. }
  1930. /*
  1931. * Set a new alias region. Aliases map a portion of physical memory into
  1932. * another portion. This is useful for memory windows, for example the PC
  1933. * VGA region.
  1934. */
  1935. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1936. struct kvm_memory_alias *alias)
  1937. {
  1938. int r, n;
  1939. struct kvm_mem_alias *p;
  1940. r = -EINVAL;
  1941. /* General sanity checks */
  1942. if (alias->memory_size & (PAGE_SIZE - 1))
  1943. goto out;
  1944. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1945. goto out;
  1946. if (alias->slot >= KVM_ALIAS_SLOTS)
  1947. goto out;
  1948. if (alias->guest_phys_addr + alias->memory_size
  1949. < alias->guest_phys_addr)
  1950. goto out;
  1951. if (alias->target_phys_addr + alias->memory_size
  1952. < alias->target_phys_addr)
  1953. goto out;
  1954. down_write(&kvm->slots_lock);
  1955. spin_lock(&kvm->mmu_lock);
  1956. p = &kvm->arch.aliases[alias->slot];
  1957. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1958. p->npages = alias->memory_size >> PAGE_SHIFT;
  1959. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1960. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1961. if (kvm->arch.aliases[n - 1].npages)
  1962. break;
  1963. kvm->arch.naliases = n;
  1964. spin_unlock(&kvm->mmu_lock);
  1965. kvm_mmu_zap_all(kvm);
  1966. up_write(&kvm->slots_lock);
  1967. return 0;
  1968. out:
  1969. return r;
  1970. }
  1971. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1972. {
  1973. int r;
  1974. r = 0;
  1975. switch (chip->chip_id) {
  1976. case KVM_IRQCHIP_PIC_MASTER:
  1977. memcpy(&chip->chip.pic,
  1978. &pic_irqchip(kvm)->pics[0],
  1979. sizeof(struct kvm_pic_state));
  1980. break;
  1981. case KVM_IRQCHIP_PIC_SLAVE:
  1982. memcpy(&chip->chip.pic,
  1983. &pic_irqchip(kvm)->pics[1],
  1984. sizeof(struct kvm_pic_state));
  1985. break;
  1986. case KVM_IRQCHIP_IOAPIC:
  1987. r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
  1988. break;
  1989. default:
  1990. r = -EINVAL;
  1991. break;
  1992. }
  1993. return r;
  1994. }
  1995. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1996. {
  1997. int r;
  1998. r = 0;
  1999. switch (chip->chip_id) {
  2000. case KVM_IRQCHIP_PIC_MASTER:
  2001. spin_lock(&pic_irqchip(kvm)->lock);
  2002. memcpy(&pic_irqchip(kvm)->pics[0],
  2003. &chip->chip.pic,
  2004. sizeof(struct kvm_pic_state));
  2005. spin_unlock(&pic_irqchip(kvm)->lock);
  2006. break;
  2007. case KVM_IRQCHIP_PIC_SLAVE:
  2008. spin_lock(&pic_irqchip(kvm)->lock);
  2009. memcpy(&pic_irqchip(kvm)->pics[1],
  2010. &chip->chip.pic,
  2011. sizeof(struct kvm_pic_state));
  2012. spin_unlock(&pic_irqchip(kvm)->lock);
  2013. break;
  2014. case KVM_IRQCHIP_IOAPIC:
  2015. r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
  2016. break;
  2017. default:
  2018. r = -EINVAL;
  2019. break;
  2020. }
  2021. kvm_pic_update_irq(pic_irqchip(kvm));
  2022. return r;
  2023. }
  2024. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2025. {
  2026. int r = 0;
  2027. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2028. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  2029. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2030. return r;
  2031. }
  2032. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2033. {
  2034. int r = 0;
  2035. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2036. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  2037. kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
  2038. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2039. return r;
  2040. }
  2041. static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2042. {
  2043. int r = 0;
  2044. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2045. memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
  2046. sizeof(ps->channels));
  2047. ps->flags = kvm->arch.vpit->pit_state.flags;
  2048. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2049. return r;
  2050. }
  2051. static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2052. {
  2053. int r = 0, start = 0;
  2054. u32 prev_legacy, cur_legacy;
  2055. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2056. prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2057. cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2058. if (!prev_legacy && cur_legacy)
  2059. start = 1;
  2060. memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
  2061. sizeof(kvm->arch.vpit->pit_state.channels));
  2062. kvm->arch.vpit->pit_state.flags = ps->flags;
  2063. kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
  2064. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2065. return r;
  2066. }
  2067. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  2068. struct kvm_reinject_control *control)
  2069. {
  2070. if (!kvm->arch.vpit)
  2071. return -ENXIO;
  2072. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2073. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  2074. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2075. return 0;
  2076. }
  2077. /*
  2078. * Get (and clear) the dirty memory log for a memory slot.
  2079. */
  2080. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  2081. struct kvm_dirty_log *log)
  2082. {
  2083. int r;
  2084. int n;
  2085. struct kvm_memory_slot *memslot;
  2086. int is_dirty = 0;
  2087. down_write(&kvm->slots_lock);
  2088. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  2089. if (r)
  2090. goto out;
  2091. /* If nothing is dirty, don't bother messing with page tables. */
  2092. if (is_dirty) {
  2093. spin_lock(&kvm->mmu_lock);
  2094. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  2095. spin_unlock(&kvm->mmu_lock);
  2096. memslot = &kvm->memslots[log->slot];
  2097. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  2098. memset(memslot->dirty_bitmap, 0, n);
  2099. }
  2100. r = 0;
  2101. out:
  2102. up_write(&kvm->slots_lock);
  2103. return r;
  2104. }
  2105. long kvm_arch_vm_ioctl(struct file *filp,
  2106. unsigned int ioctl, unsigned long arg)
  2107. {
  2108. struct kvm *kvm = filp->private_data;
  2109. void __user *argp = (void __user *)arg;
  2110. int r = -ENOTTY;
  2111. /*
  2112. * This union makes it completely explicit to gcc-3.x
  2113. * that these two variables' stack usage should be
  2114. * combined, not added together.
  2115. */
  2116. union {
  2117. struct kvm_pit_state ps;
  2118. struct kvm_pit_state2 ps2;
  2119. struct kvm_memory_alias alias;
  2120. struct kvm_pit_config pit_config;
  2121. } u;
  2122. switch (ioctl) {
  2123. case KVM_SET_TSS_ADDR:
  2124. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  2125. if (r < 0)
  2126. goto out;
  2127. break;
  2128. case KVM_SET_IDENTITY_MAP_ADDR: {
  2129. u64 ident_addr;
  2130. r = -EFAULT;
  2131. if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
  2132. goto out;
  2133. r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
  2134. if (r < 0)
  2135. goto out;
  2136. break;
  2137. }
  2138. case KVM_SET_MEMORY_REGION: {
  2139. struct kvm_memory_region kvm_mem;
  2140. struct kvm_userspace_memory_region kvm_userspace_mem;
  2141. r = -EFAULT;
  2142. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  2143. goto out;
  2144. kvm_userspace_mem.slot = kvm_mem.slot;
  2145. kvm_userspace_mem.flags = kvm_mem.flags;
  2146. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  2147. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  2148. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2149. if (r)
  2150. goto out;
  2151. break;
  2152. }
  2153. case KVM_SET_NR_MMU_PAGES:
  2154. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  2155. if (r)
  2156. goto out;
  2157. break;
  2158. case KVM_GET_NR_MMU_PAGES:
  2159. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  2160. break;
  2161. case KVM_SET_MEMORY_ALIAS:
  2162. r = -EFAULT;
  2163. if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
  2164. goto out;
  2165. r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
  2166. if (r)
  2167. goto out;
  2168. break;
  2169. case KVM_CREATE_IRQCHIP: {
  2170. struct kvm_pic *vpic;
  2171. mutex_lock(&kvm->lock);
  2172. r = -EEXIST;
  2173. if (kvm->arch.vpic)
  2174. goto create_irqchip_unlock;
  2175. r = -ENOMEM;
  2176. vpic = kvm_create_pic(kvm);
  2177. if (vpic) {
  2178. r = kvm_ioapic_init(kvm);
  2179. if (r) {
  2180. kfree(vpic);
  2181. goto create_irqchip_unlock;
  2182. }
  2183. } else
  2184. goto create_irqchip_unlock;
  2185. smp_wmb();
  2186. kvm->arch.vpic = vpic;
  2187. smp_wmb();
  2188. r = kvm_setup_default_irq_routing(kvm);
  2189. if (r) {
  2190. mutex_lock(&kvm->irq_lock);
  2191. kfree(kvm->arch.vpic);
  2192. kfree(kvm->arch.vioapic);
  2193. kvm->arch.vpic = NULL;
  2194. kvm->arch.vioapic = NULL;
  2195. mutex_unlock(&kvm->irq_lock);
  2196. }
  2197. create_irqchip_unlock:
  2198. mutex_unlock(&kvm->lock);
  2199. break;
  2200. }
  2201. case KVM_CREATE_PIT:
  2202. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  2203. goto create_pit;
  2204. case KVM_CREATE_PIT2:
  2205. r = -EFAULT;
  2206. if (copy_from_user(&u.pit_config, argp,
  2207. sizeof(struct kvm_pit_config)))
  2208. goto out;
  2209. create_pit:
  2210. down_write(&kvm->slots_lock);
  2211. r = -EEXIST;
  2212. if (kvm->arch.vpit)
  2213. goto create_pit_unlock;
  2214. r = -ENOMEM;
  2215. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  2216. if (kvm->arch.vpit)
  2217. r = 0;
  2218. create_pit_unlock:
  2219. up_write(&kvm->slots_lock);
  2220. break;
  2221. case KVM_IRQ_LINE_STATUS:
  2222. case KVM_IRQ_LINE: {
  2223. struct kvm_irq_level irq_event;
  2224. r = -EFAULT;
  2225. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  2226. goto out;
  2227. if (irqchip_in_kernel(kvm)) {
  2228. __s32 status;
  2229. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  2230. irq_event.irq, irq_event.level);
  2231. if (ioctl == KVM_IRQ_LINE_STATUS) {
  2232. irq_event.status = status;
  2233. if (copy_to_user(argp, &irq_event,
  2234. sizeof irq_event))
  2235. goto out;
  2236. }
  2237. r = 0;
  2238. }
  2239. break;
  2240. }
  2241. case KVM_GET_IRQCHIP: {
  2242. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2243. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2244. r = -ENOMEM;
  2245. if (!chip)
  2246. goto out;
  2247. r = -EFAULT;
  2248. if (copy_from_user(chip, argp, sizeof *chip))
  2249. goto get_irqchip_out;
  2250. r = -ENXIO;
  2251. if (!irqchip_in_kernel(kvm))
  2252. goto get_irqchip_out;
  2253. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  2254. if (r)
  2255. goto get_irqchip_out;
  2256. r = -EFAULT;
  2257. if (copy_to_user(argp, chip, sizeof *chip))
  2258. goto get_irqchip_out;
  2259. r = 0;
  2260. get_irqchip_out:
  2261. kfree(chip);
  2262. if (r)
  2263. goto out;
  2264. break;
  2265. }
  2266. case KVM_SET_IRQCHIP: {
  2267. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2268. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2269. r = -ENOMEM;
  2270. if (!chip)
  2271. goto out;
  2272. r = -EFAULT;
  2273. if (copy_from_user(chip, argp, sizeof *chip))
  2274. goto set_irqchip_out;
  2275. r = -ENXIO;
  2276. if (!irqchip_in_kernel(kvm))
  2277. goto set_irqchip_out;
  2278. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  2279. if (r)
  2280. goto set_irqchip_out;
  2281. r = 0;
  2282. set_irqchip_out:
  2283. kfree(chip);
  2284. if (r)
  2285. goto out;
  2286. break;
  2287. }
  2288. case KVM_GET_PIT: {
  2289. r = -EFAULT;
  2290. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  2291. goto out;
  2292. r = -ENXIO;
  2293. if (!kvm->arch.vpit)
  2294. goto out;
  2295. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  2296. if (r)
  2297. goto out;
  2298. r = -EFAULT;
  2299. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  2300. goto out;
  2301. r = 0;
  2302. break;
  2303. }
  2304. case KVM_SET_PIT: {
  2305. r = -EFAULT;
  2306. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  2307. goto out;
  2308. r = -ENXIO;
  2309. if (!kvm->arch.vpit)
  2310. goto out;
  2311. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  2312. if (r)
  2313. goto out;
  2314. r = 0;
  2315. break;
  2316. }
  2317. case KVM_GET_PIT2: {
  2318. r = -ENXIO;
  2319. if (!kvm->arch.vpit)
  2320. goto out;
  2321. r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
  2322. if (r)
  2323. goto out;
  2324. r = -EFAULT;
  2325. if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
  2326. goto out;
  2327. r = 0;
  2328. break;
  2329. }
  2330. case KVM_SET_PIT2: {
  2331. r = -EFAULT;
  2332. if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
  2333. goto out;
  2334. r = -ENXIO;
  2335. if (!kvm->arch.vpit)
  2336. goto out;
  2337. r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
  2338. if (r)
  2339. goto out;
  2340. r = 0;
  2341. break;
  2342. }
  2343. case KVM_REINJECT_CONTROL: {
  2344. struct kvm_reinject_control control;
  2345. r = -EFAULT;
  2346. if (copy_from_user(&control, argp, sizeof(control)))
  2347. goto out;
  2348. r = kvm_vm_ioctl_reinject(kvm, &control);
  2349. if (r)
  2350. goto out;
  2351. r = 0;
  2352. break;
  2353. }
  2354. case KVM_XEN_HVM_CONFIG: {
  2355. r = -EFAULT;
  2356. if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
  2357. sizeof(struct kvm_xen_hvm_config)))
  2358. goto out;
  2359. r = -EINVAL;
  2360. if (kvm->arch.xen_hvm_config.flags)
  2361. goto out;
  2362. r = 0;
  2363. break;
  2364. }
  2365. case KVM_SET_CLOCK: {
  2366. struct timespec now;
  2367. struct kvm_clock_data user_ns;
  2368. u64 now_ns;
  2369. s64 delta;
  2370. r = -EFAULT;
  2371. if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
  2372. goto out;
  2373. r = -EINVAL;
  2374. if (user_ns.flags)
  2375. goto out;
  2376. r = 0;
  2377. ktime_get_ts(&now);
  2378. now_ns = timespec_to_ns(&now);
  2379. delta = user_ns.clock - now_ns;
  2380. kvm->arch.kvmclock_offset = delta;
  2381. break;
  2382. }
  2383. case KVM_GET_CLOCK: {
  2384. struct timespec now;
  2385. struct kvm_clock_data user_ns;
  2386. u64 now_ns;
  2387. ktime_get_ts(&now);
  2388. now_ns = timespec_to_ns(&now);
  2389. user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
  2390. user_ns.flags = 0;
  2391. r = -EFAULT;
  2392. if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
  2393. goto out;
  2394. r = 0;
  2395. break;
  2396. }
  2397. default:
  2398. ;
  2399. }
  2400. out:
  2401. return r;
  2402. }
  2403. static void kvm_init_msr_list(void)
  2404. {
  2405. u32 dummy[2];
  2406. unsigned i, j;
  2407. /* skip the first msrs in the list. KVM-specific */
  2408. for (i = j = KVM_SAVE_MSRS_BEGIN; i < ARRAY_SIZE(msrs_to_save); i++) {
  2409. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  2410. continue;
  2411. if (j < i)
  2412. msrs_to_save[j] = msrs_to_save[i];
  2413. j++;
  2414. }
  2415. num_msrs_to_save = j;
  2416. }
  2417. static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
  2418. const void *v)
  2419. {
  2420. if (vcpu->arch.apic &&
  2421. !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, len, v))
  2422. return 0;
  2423. return kvm_io_bus_write(&vcpu->kvm->mmio_bus, addr, len, v);
  2424. }
  2425. static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
  2426. {
  2427. if (vcpu->arch.apic &&
  2428. !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, len, v))
  2429. return 0;
  2430. return kvm_io_bus_read(&vcpu->kvm->mmio_bus, addr, len, v);
  2431. }
  2432. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2433. struct kvm_vcpu *vcpu)
  2434. {
  2435. void *data = val;
  2436. int r = X86EMUL_CONTINUE;
  2437. while (bytes) {
  2438. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2439. unsigned offset = addr & (PAGE_SIZE-1);
  2440. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  2441. int ret;
  2442. if (gpa == UNMAPPED_GVA) {
  2443. r = X86EMUL_PROPAGATE_FAULT;
  2444. goto out;
  2445. }
  2446. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  2447. if (ret < 0) {
  2448. r = X86EMUL_UNHANDLEABLE;
  2449. goto out;
  2450. }
  2451. bytes -= toread;
  2452. data += toread;
  2453. addr += toread;
  2454. }
  2455. out:
  2456. return r;
  2457. }
  2458. static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2459. struct kvm_vcpu *vcpu)
  2460. {
  2461. void *data = val;
  2462. int r = X86EMUL_CONTINUE;
  2463. while (bytes) {
  2464. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2465. unsigned offset = addr & (PAGE_SIZE-1);
  2466. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  2467. int ret;
  2468. if (gpa == UNMAPPED_GVA) {
  2469. r = X86EMUL_PROPAGATE_FAULT;
  2470. goto out;
  2471. }
  2472. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  2473. if (ret < 0) {
  2474. r = X86EMUL_UNHANDLEABLE;
  2475. goto out;
  2476. }
  2477. bytes -= towrite;
  2478. data += towrite;
  2479. addr += towrite;
  2480. }
  2481. out:
  2482. return r;
  2483. }
  2484. static int emulator_read_emulated(unsigned long addr,
  2485. void *val,
  2486. unsigned int bytes,
  2487. struct kvm_vcpu *vcpu)
  2488. {
  2489. gpa_t gpa;
  2490. if (vcpu->mmio_read_completed) {
  2491. memcpy(val, vcpu->mmio_data, bytes);
  2492. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
  2493. vcpu->mmio_phys_addr, *(u64 *)val);
  2494. vcpu->mmio_read_completed = 0;
  2495. return X86EMUL_CONTINUE;
  2496. }
  2497. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2498. /* For APIC access vmexit */
  2499. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2500. goto mmio;
  2501. if (kvm_read_guest_virt(addr, val, bytes, vcpu)
  2502. == X86EMUL_CONTINUE)
  2503. return X86EMUL_CONTINUE;
  2504. if (gpa == UNMAPPED_GVA)
  2505. return X86EMUL_PROPAGATE_FAULT;
  2506. mmio:
  2507. /*
  2508. * Is this MMIO handled locally?
  2509. */
  2510. if (!vcpu_mmio_read(vcpu, gpa, bytes, val)) {
  2511. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes, gpa, *(u64 *)val);
  2512. return X86EMUL_CONTINUE;
  2513. }
  2514. trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
  2515. vcpu->mmio_needed = 1;
  2516. vcpu->mmio_phys_addr = gpa;
  2517. vcpu->mmio_size = bytes;
  2518. vcpu->mmio_is_write = 0;
  2519. return X86EMUL_UNHANDLEABLE;
  2520. }
  2521. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  2522. const void *val, int bytes)
  2523. {
  2524. int ret;
  2525. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  2526. if (ret < 0)
  2527. return 0;
  2528. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  2529. return 1;
  2530. }
  2531. static int emulator_write_emulated_onepage(unsigned long addr,
  2532. const void *val,
  2533. unsigned int bytes,
  2534. struct kvm_vcpu *vcpu)
  2535. {
  2536. gpa_t gpa;
  2537. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2538. if (gpa == UNMAPPED_GVA) {
  2539. kvm_inject_page_fault(vcpu, addr, 2);
  2540. return X86EMUL_PROPAGATE_FAULT;
  2541. }
  2542. /* For APIC access vmexit */
  2543. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2544. goto mmio;
  2545. if (emulator_write_phys(vcpu, gpa, val, bytes))
  2546. return X86EMUL_CONTINUE;
  2547. mmio:
  2548. trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
  2549. /*
  2550. * Is this MMIO handled locally?
  2551. */
  2552. if (!vcpu_mmio_write(vcpu, gpa, bytes, val))
  2553. return X86EMUL_CONTINUE;
  2554. vcpu->mmio_needed = 1;
  2555. vcpu->mmio_phys_addr = gpa;
  2556. vcpu->mmio_size = bytes;
  2557. vcpu->mmio_is_write = 1;
  2558. memcpy(vcpu->mmio_data, val, bytes);
  2559. return X86EMUL_CONTINUE;
  2560. }
  2561. int emulator_write_emulated(unsigned long addr,
  2562. const void *val,
  2563. unsigned int bytes,
  2564. struct kvm_vcpu *vcpu)
  2565. {
  2566. /* Crossing a page boundary? */
  2567. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  2568. int rc, now;
  2569. now = -addr & ~PAGE_MASK;
  2570. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  2571. if (rc != X86EMUL_CONTINUE)
  2572. return rc;
  2573. addr += now;
  2574. val += now;
  2575. bytes -= now;
  2576. }
  2577. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  2578. }
  2579. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  2580. static int emulator_cmpxchg_emulated(unsigned long addr,
  2581. const void *old,
  2582. const void *new,
  2583. unsigned int bytes,
  2584. struct kvm_vcpu *vcpu)
  2585. {
  2586. printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
  2587. #ifndef CONFIG_X86_64
  2588. /* guests cmpxchg8b have to be emulated atomically */
  2589. if (bytes == 8) {
  2590. gpa_t gpa;
  2591. struct page *page;
  2592. char *kaddr;
  2593. u64 val;
  2594. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2595. if (gpa == UNMAPPED_GVA ||
  2596. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2597. goto emul_write;
  2598. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  2599. goto emul_write;
  2600. val = *(u64 *)new;
  2601. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2602. kaddr = kmap_atomic(page, KM_USER0);
  2603. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  2604. kunmap_atomic(kaddr, KM_USER0);
  2605. kvm_release_page_dirty(page);
  2606. }
  2607. emul_write:
  2608. #endif
  2609. return emulator_write_emulated(addr, new, bytes, vcpu);
  2610. }
  2611. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2612. {
  2613. return kvm_x86_ops->get_segment_base(vcpu, seg);
  2614. }
  2615. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  2616. {
  2617. kvm_mmu_invlpg(vcpu, address);
  2618. return X86EMUL_CONTINUE;
  2619. }
  2620. int emulate_clts(struct kvm_vcpu *vcpu)
  2621. {
  2622. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  2623. return X86EMUL_CONTINUE;
  2624. }
  2625. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  2626. {
  2627. struct kvm_vcpu *vcpu = ctxt->vcpu;
  2628. switch (dr) {
  2629. case 0 ... 3:
  2630. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  2631. return X86EMUL_CONTINUE;
  2632. default:
  2633. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  2634. return X86EMUL_UNHANDLEABLE;
  2635. }
  2636. }
  2637. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  2638. {
  2639. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  2640. int exception;
  2641. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  2642. if (exception) {
  2643. /* FIXME: better handling */
  2644. return X86EMUL_UNHANDLEABLE;
  2645. }
  2646. return X86EMUL_CONTINUE;
  2647. }
  2648. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  2649. {
  2650. u8 opcodes[4];
  2651. unsigned long rip = kvm_rip_read(vcpu);
  2652. unsigned long rip_linear;
  2653. if (!printk_ratelimit())
  2654. return;
  2655. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  2656. kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu);
  2657. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  2658. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  2659. }
  2660. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  2661. static struct x86_emulate_ops emulate_ops = {
  2662. .read_std = kvm_read_guest_virt,
  2663. .read_emulated = emulator_read_emulated,
  2664. .write_emulated = emulator_write_emulated,
  2665. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  2666. };
  2667. static void cache_all_regs(struct kvm_vcpu *vcpu)
  2668. {
  2669. kvm_register_read(vcpu, VCPU_REGS_RAX);
  2670. kvm_register_read(vcpu, VCPU_REGS_RSP);
  2671. kvm_register_read(vcpu, VCPU_REGS_RIP);
  2672. vcpu->arch.regs_dirty = ~0;
  2673. }
  2674. int emulate_instruction(struct kvm_vcpu *vcpu,
  2675. unsigned long cr2,
  2676. u16 error_code,
  2677. int emulation_type)
  2678. {
  2679. int r, shadow_mask;
  2680. struct decode_cache *c;
  2681. struct kvm_run *run = vcpu->run;
  2682. kvm_clear_exception_queue(vcpu);
  2683. vcpu->arch.mmio_fault_cr2 = cr2;
  2684. /*
  2685. * TODO: fix emulate.c to use guest_read/write_register
  2686. * instead of direct ->regs accesses, can save hundred cycles
  2687. * on Intel for instructions that don't read/change RSP, for
  2688. * for example.
  2689. */
  2690. cache_all_regs(vcpu);
  2691. vcpu->mmio_is_write = 0;
  2692. vcpu->arch.pio.string = 0;
  2693. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  2694. int cs_db, cs_l;
  2695. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  2696. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  2697. vcpu->arch.emulate_ctxt.eflags = kvm_get_rflags(vcpu);
  2698. vcpu->arch.emulate_ctxt.mode =
  2699. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  2700. ? X86EMUL_MODE_REAL : cs_l
  2701. ? X86EMUL_MODE_PROT64 : cs_db
  2702. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  2703. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2704. /* Only allow emulation of specific instructions on #UD
  2705. * (namely VMMCALL, sysenter, sysexit, syscall)*/
  2706. c = &vcpu->arch.emulate_ctxt.decode;
  2707. if (emulation_type & EMULTYPE_TRAP_UD) {
  2708. if (!c->twobyte)
  2709. return EMULATE_FAIL;
  2710. switch (c->b) {
  2711. case 0x01: /* VMMCALL */
  2712. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2713. return EMULATE_FAIL;
  2714. break;
  2715. case 0x34: /* sysenter */
  2716. case 0x35: /* sysexit */
  2717. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  2718. return EMULATE_FAIL;
  2719. break;
  2720. case 0x05: /* syscall */
  2721. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  2722. return EMULATE_FAIL;
  2723. break;
  2724. default:
  2725. return EMULATE_FAIL;
  2726. }
  2727. if (!(c->modrm_reg == 0 || c->modrm_reg == 3))
  2728. return EMULATE_FAIL;
  2729. }
  2730. ++vcpu->stat.insn_emulation;
  2731. if (r) {
  2732. ++vcpu->stat.insn_emulation_fail;
  2733. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2734. return EMULATE_DONE;
  2735. return EMULATE_FAIL;
  2736. }
  2737. }
  2738. if (emulation_type & EMULTYPE_SKIP) {
  2739. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
  2740. return EMULATE_DONE;
  2741. }
  2742. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2743. shadow_mask = vcpu->arch.emulate_ctxt.interruptibility;
  2744. if (r == 0)
  2745. kvm_x86_ops->set_interrupt_shadow(vcpu, shadow_mask);
  2746. if (vcpu->arch.pio.string)
  2747. return EMULATE_DO_MMIO;
  2748. if ((r || vcpu->mmio_is_write) && run) {
  2749. run->exit_reason = KVM_EXIT_MMIO;
  2750. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  2751. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  2752. run->mmio.len = vcpu->mmio_size;
  2753. run->mmio.is_write = vcpu->mmio_is_write;
  2754. }
  2755. if (r) {
  2756. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2757. return EMULATE_DONE;
  2758. if (!vcpu->mmio_needed) {
  2759. kvm_report_emulation_failure(vcpu, "mmio");
  2760. return EMULATE_FAIL;
  2761. }
  2762. return EMULATE_DO_MMIO;
  2763. }
  2764. kvm_set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  2765. if (vcpu->mmio_is_write) {
  2766. vcpu->mmio_needed = 0;
  2767. return EMULATE_DO_MMIO;
  2768. }
  2769. return EMULATE_DONE;
  2770. }
  2771. EXPORT_SYMBOL_GPL(emulate_instruction);
  2772. static int pio_copy_data(struct kvm_vcpu *vcpu)
  2773. {
  2774. void *p = vcpu->arch.pio_data;
  2775. gva_t q = vcpu->arch.pio.guest_gva;
  2776. unsigned bytes;
  2777. int ret;
  2778. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  2779. if (vcpu->arch.pio.in)
  2780. ret = kvm_write_guest_virt(q, p, bytes, vcpu);
  2781. else
  2782. ret = kvm_read_guest_virt(q, p, bytes, vcpu);
  2783. return ret;
  2784. }
  2785. int complete_pio(struct kvm_vcpu *vcpu)
  2786. {
  2787. struct kvm_pio_request *io = &vcpu->arch.pio;
  2788. long delta;
  2789. int r;
  2790. unsigned long val;
  2791. if (!io->string) {
  2792. if (io->in) {
  2793. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2794. memcpy(&val, vcpu->arch.pio_data, io->size);
  2795. kvm_register_write(vcpu, VCPU_REGS_RAX, val);
  2796. }
  2797. } else {
  2798. if (io->in) {
  2799. r = pio_copy_data(vcpu);
  2800. if (r)
  2801. return r;
  2802. }
  2803. delta = 1;
  2804. if (io->rep) {
  2805. delta *= io->cur_count;
  2806. /*
  2807. * The size of the register should really depend on
  2808. * current address size.
  2809. */
  2810. val = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2811. val -= delta;
  2812. kvm_register_write(vcpu, VCPU_REGS_RCX, val);
  2813. }
  2814. if (io->down)
  2815. delta = -delta;
  2816. delta *= io->size;
  2817. if (io->in) {
  2818. val = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2819. val += delta;
  2820. kvm_register_write(vcpu, VCPU_REGS_RDI, val);
  2821. } else {
  2822. val = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2823. val += delta;
  2824. kvm_register_write(vcpu, VCPU_REGS_RSI, val);
  2825. }
  2826. }
  2827. io->count -= io->cur_count;
  2828. io->cur_count = 0;
  2829. return 0;
  2830. }
  2831. static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
  2832. {
  2833. /* TODO: String I/O for in kernel device */
  2834. int r;
  2835. if (vcpu->arch.pio.in)
  2836. r = kvm_io_bus_read(&vcpu->kvm->pio_bus, vcpu->arch.pio.port,
  2837. vcpu->arch.pio.size, pd);
  2838. else
  2839. r = kvm_io_bus_write(&vcpu->kvm->pio_bus, vcpu->arch.pio.port,
  2840. vcpu->arch.pio.size, pd);
  2841. return r;
  2842. }
  2843. static int pio_string_write(struct kvm_vcpu *vcpu)
  2844. {
  2845. struct kvm_pio_request *io = &vcpu->arch.pio;
  2846. void *pd = vcpu->arch.pio_data;
  2847. int i, r = 0;
  2848. for (i = 0; i < io->cur_count; i++) {
  2849. if (kvm_io_bus_write(&vcpu->kvm->pio_bus,
  2850. io->port, io->size, pd)) {
  2851. r = -EOPNOTSUPP;
  2852. break;
  2853. }
  2854. pd += io->size;
  2855. }
  2856. return r;
  2857. }
  2858. int kvm_emulate_pio(struct kvm_vcpu *vcpu, int in, int size, unsigned port)
  2859. {
  2860. unsigned long val;
  2861. vcpu->run->exit_reason = KVM_EXIT_IO;
  2862. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2863. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2864. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2865. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  2866. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2867. vcpu->arch.pio.in = in;
  2868. vcpu->arch.pio.string = 0;
  2869. vcpu->arch.pio.down = 0;
  2870. vcpu->arch.pio.rep = 0;
  2871. trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
  2872. size, 1);
  2873. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2874. memcpy(vcpu->arch.pio_data, &val, 4);
  2875. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  2876. complete_pio(vcpu);
  2877. return 1;
  2878. }
  2879. return 0;
  2880. }
  2881. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2882. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, int in,
  2883. int size, unsigned long count, int down,
  2884. gva_t address, int rep, unsigned port)
  2885. {
  2886. unsigned now, in_page;
  2887. int ret = 0;
  2888. vcpu->run->exit_reason = KVM_EXIT_IO;
  2889. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2890. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2891. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2892. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2893. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2894. vcpu->arch.pio.in = in;
  2895. vcpu->arch.pio.string = 1;
  2896. vcpu->arch.pio.down = down;
  2897. vcpu->arch.pio.rep = rep;
  2898. trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
  2899. size, count);
  2900. if (!count) {
  2901. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2902. return 1;
  2903. }
  2904. if (!down)
  2905. in_page = PAGE_SIZE - offset_in_page(address);
  2906. else
  2907. in_page = offset_in_page(address) + size;
  2908. now = min(count, (unsigned long)in_page / size);
  2909. if (!now)
  2910. now = 1;
  2911. if (down) {
  2912. /*
  2913. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2914. */
  2915. pr_unimpl(vcpu, "guest string pio down\n");
  2916. kvm_inject_gp(vcpu, 0);
  2917. return 1;
  2918. }
  2919. vcpu->run->io.count = now;
  2920. vcpu->arch.pio.cur_count = now;
  2921. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2922. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2923. vcpu->arch.pio.guest_gva = address;
  2924. if (!vcpu->arch.pio.in) {
  2925. /* string PIO write */
  2926. ret = pio_copy_data(vcpu);
  2927. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2928. kvm_inject_gp(vcpu, 0);
  2929. return 1;
  2930. }
  2931. if (ret == 0 && !pio_string_write(vcpu)) {
  2932. complete_pio(vcpu);
  2933. if (vcpu->arch.pio.count == 0)
  2934. ret = 1;
  2935. }
  2936. }
  2937. /* no string PIO read support yet */
  2938. return ret;
  2939. }
  2940. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2941. static void bounce_off(void *info)
  2942. {
  2943. /* nothing */
  2944. }
  2945. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  2946. void *data)
  2947. {
  2948. struct cpufreq_freqs *freq = data;
  2949. struct kvm *kvm;
  2950. struct kvm_vcpu *vcpu;
  2951. int i, send_ipi = 0;
  2952. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  2953. return 0;
  2954. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  2955. return 0;
  2956. per_cpu(cpu_tsc_khz, freq->cpu) = freq->new;
  2957. spin_lock(&kvm_lock);
  2958. list_for_each_entry(kvm, &vm_list, vm_list) {
  2959. kvm_for_each_vcpu(i, vcpu, kvm) {
  2960. if (vcpu->cpu != freq->cpu)
  2961. continue;
  2962. if (!kvm_request_guest_time_update(vcpu))
  2963. continue;
  2964. if (vcpu->cpu != smp_processor_id())
  2965. send_ipi++;
  2966. }
  2967. }
  2968. spin_unlock(&kvm_lock);
  2969. if (freq->old < freq->new && send_ipi) {
  2970. /*
  2971. * We upscale the frequency. Must make the guest
  2972. * doesn't see old kvmclock values while running with
  2973. * the new frequency, otherwise we risk the guest sees
  2974. * time go backwards.
  2975. *
  2976. * In case we update the frequency for another cpu
  2977. * (which might be in guest context) send an interrupt
  2978. * to kick the cpu out of guest context. Next time
  2979. * guest context is entered kvmclock will be updated,
  2980. * so the guest will not see stale values.
  2981. */
  2982. smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
  2983. }
  2984. return 0;
  2985. }
  2986. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  2987. .notifier_call = kvmclock_cpufreq_notifier
  2988. };
  2989. static void kvm_timer_init(void)
  2990. {
  2991. int cpu;
  2992. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  2993. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  2994. CPUFREQ_TRANSITION_NOTIFIER);
  2995. for_each_online_cpu(cpu) {
  2996. unsigned long khz = cpufreq_get(cpu);
  2997. if (!khz)
  2998. khz = tsc_khz;
  2999. per_cpu(cpu_tsc_khz, cpu) = khz;
  3000. }
  3001. } else {
  3002. for_each_possible_cpu(cpu)
  3003. per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
  3004. }
  3005. }
  3006. int kvm_arch_init(void *opaque)
  3007. {
  3008. int r;
  3009. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  3010. if (kvm_x86_ops) {
  3011. printk(KERN_ERR "kvm: already loaded the other module\n");
  3012. r = -EEXIST;
  3013. goto out;
  3014. }
  3015. if (!ops->cpu_has_kvm_support()) {
  3016. printk(KERN_ERR "kvm: no hardware support\n");
  3017. r = -EOPNOTSUPP;
  3018. goto out;
  3019. }
  3020. if (ops->disabled_by_bios()) {
  3021. printk(KERN_ERR "kvm: disabled by bios\n");
  3022. r = -EOPNOTSUPP;
  3023. goto out;
  3024. }
  3025. r = kvm_mmu_module_init();
  3026. if (r)
  3027. goto out;
  3028. kvm_init_msr_list();
  3029. kvm_x86_ops = ops;
  3030. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  3031. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  3032. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  3033. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  3034. kvm_timer_init();
  3035. return 0;
  3036. out:
  3037. return r;
  3038. }
  3039. void kvm_arch_exit(void)
  3040. {
  3041. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  3042. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  3043. CPUFREQ_TRANSITION_NOTIFIER);
  3044. kvm_x86_ops = NULL;
  3045. kvm_mmu_module_exit();
  3046. }
  3047. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  3048. {
  3049. ++vcpu->stat.halt_exits;
  3050. if (irqchip_in_kernel(vcpu->kvm)) {
  3051. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  3052. return 1;
  3053. } else {
  3054. vcpu->run->exit_reason = KVM_EXIT_HLT;
  3055. return 0;
  3056. }
  3057. }
  3058. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  3059. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  3060. unsigned long a1)
  3061. {
  3062. if (is_long_mode(vcpu))
  3063. return a0;
  3064. else
  3065. return a0 | ((gpa_t)a1 << 32);
  3066. }
  3067. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  3068. {
  3069. unsigned long nr, a0, a1, a2, a3, ret;
  3070. int r = 1;
  3071. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3072. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3073. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3074. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3075. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3076. trace_kvm_hypercall(nr, a0, a1, a2, a3);
  3077. if (!is_long_mode(vcpu)) {
  3078. nr &= 0xFFFFFFFF;
  3079. a0 &= 0xFFFFFFFF;
  3080. a1 &= 0xFFFFFFFF;
  3081. a2 &= 0xFFFFFFFF;
  3082. a3 &= 0xFFFFFFFF;
  3083. }
  3084. if (kvm_x86_ops->get_cpl(vcpu) != 0) {
  3085. ret = -KVM_EPERM;
  3086. goto out;
  3087. }
  3088. switch (nr) {
  3089. case KVM_HC_VAPIC_POLL_IRQ:
  3090. ret = 0;
  3091. break;
  3092. case KVM_HC_MMU_OP:
  3093. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  3094. break;
  3095. default:
  3096. ret = -KVM_ENOSYS;
  3097. break;
  3098. }
  3099. out:
  3100. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  3101. ++vcpu->stat.hypercalls;
  3102. return r;
  3103. }
  3104. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  3105. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  3106. {
  3107. char instruction[3];
  3108. int ret = 0;
  3109. unsigned long rip = kvm_rip_read(vcpu);
  3110. /*
  3111. * Blow out the MMU to ensure that no other VCPU has an active mapping
  3112. * to ensure that the updated hypercall appears atomically across all
  3113. * VCPUs.
  3114. */
  3115. kvm_mmu_zap_all(vcpu->kvm);
  3116. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  3117. if (emulator_write_emulated(rip, instruction, 3, vcpu)
  3118. != X86EMUL_CONTINUE)
  3119. ret = -EFAULT;
  3120. return ret;
  3121. }
  3122. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  3123. {
  3124. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  3125. }
  3126. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  3127. {
  3128. struct descriptor_table dt = { limit, base };
  3129. kvm_x86_ops->set_gdt(vcpu, &dt);
  3130. }
  3131. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  3132. {
  3133. struct descriptor_table dt = { limit, base };
  3134. kvm_x86_ops->set_idt(vcpu, &dt);
  3135. }
  3136. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  3137. unsigned long *rflags)
  3138. {
  3139. kvm_lmsw(vcpu, msw);
  3140. *rflags = kvm_get_rflags(vcpu);
  3141. }
  3142. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  3143. {
  3144. unsigned long value;
  3145. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3146. switch (cr) {
  3147. case 0:
  3148. value = vcpu->arch.cr0;
  3149. break;
  3150. case 2:
  3151. value = vcpu->arch.cr2;
  3152. break;
  3153. case 3:
  3154. value = vcpu->arch.cr3;
  3155. break;
  3156. case 4:
  3157. value = vcpu->arch.cr4;
  3158. break;
  3159. case 8:
  3160. value = kvm_get_cr8(vcpu);
  3161. break;
  3162. default:
  3163. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  3164. return 0;
  3165. }
  3166. return value;
  3167. }
  3168. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  3169. unsigned long *rflags)
  3170. {
  3171. switch (cr) {
  3172. case 0:
  3173. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  3174. *rflags = kvm_get_rflags(vcpu);
  3175. break;
  3176. case 2:
  3177. vcpu->arch.cr2 = val;
  3178. break;
  3179. case 3:
  3180. kvm_set_cr3(vcpu, val);
  3181. break;
  3182. case 4:
  3183. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  3184. break;
  3185. case 8:
  3186. kvm_set_cr8(vcpu, val & 0xfUL);
  3187. break;
  3188. default:
  3189. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  3190. }
  3191. }
  3192. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  3193. {
  3194. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  3195. int j, nent = vcpu->arch.cpuid_nent;
  3196. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  3197. /* when no next entry is found, the current entry[i] is reselected */
  3198. for (j = i + 1; ; j = (j + 1) % nent) {
  3199. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  3200. if (ej->function == e->function) {
  3201. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  3202. return j;
  3203. }
  3204. }
  3205. return 0; /* silence gcc, even though control never reaches here */
  3206. }
  3207. /* find an entry with matching function, matching index (if needed), and that
  3208. * should be read next (if it's stateful) */
  3209. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  3210. u32 function, u32 index)
  3211. {
  3212. if (e->function != function)
  3213. return 0;
  3214. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  3215. return 0;
  3216. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  3217. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  3218. return 0;
  3219. return 1;
  3220. }
  3221. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  3222. u32 function, u32 index)
  3223. {
  3224. int i;
  3225. struct kvm_cpuid_entry2 *best = NULL;
  3226. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  3227. struct kvm_cpuid_entry2 *e;
  3228. e = &vcpu->arch.cpuid_entries[i];
  3229. if (is_matching_cpuid_entry(e, function, index)) {
  3230. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  3231. move_to_next_stateful_cpuid_entry(vcpu, i);
  3232. best = e;
  3233. break;
  3234. }
  3235. /*
  3236. * Both basic or both extended?
  3237. */
  3238. if (((e->function ^ function) & 0x80000000) == 0)
  3239. if (!best || e->function > best->function)
  3240. best = e;
  3241. }
  3242. return best;
  3243. }
  3244. int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
  3245. {
  3246. struct kvm_cpuid_entry2 *best;
  3247. best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
  3248. if (best)
  3249. return best->eax & 0xff;
  3250. return 36;
  3251. }
  3252. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  3253. {
  3254. u32 function, index;
  3255. struct kvm_cpuid_entry2 *best;
  3256. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3257. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3258. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  3259. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  3260. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  3261. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  3262. best = kvm_find_cpuid_entry(vcpu, function, index);
  3263. if (best) {
  3264. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  3265. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  3266. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  3267. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  3268. }
  3269. kvm_x86_ops->skip_emulated_instruction(vcpu);
  3270. trace_kvm_cpuid(function,
  3271. kvm_register_read(vcpu, VCPU_REGS_RAX),
  3272. kvm_register_read(vcpu, VCPU_REGS_RBX),
  3273. kvm_register_read(vcpu, VCPU_REGS_RCX),
  3274. kvm_register_read(vcpu, VCPU_REGS_RDX));
  3275. }
  3276. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  3277. /*
  3278. * Check if userspace requested an interrupt window, and that the
  3279. * interrupt window is open.
  3280. *
  3281. * No need to exit to userspace if we already have an interrupt queued.
  3282. */
  3283. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
  3284. {
  3285. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  3286. vcpu->run->request_interrupt_window &&
  3287. kvm_arch_interrupt_allowed(vcpu));
  3288. }
  3289. static void post_kvm_run_save(struct kvm_vcpu *vcpu)
  3290. {
  3291. struct kvm_run *kvm_run = vcpu->run;
  3292. kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  3293. kvm_run->cr8 = kvm_get_cr8(vcpu);
  3294. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  3295. if (irqchip_in_kernel(vcpu->kvm))
  3296. kvm_run->ready_for_interrupt_injection = 1;
  3297. else
  3298. kvm_run->ready_for_interrupt_injection =
  3299. kvm_arch_interrupt_allowed(vcpu) &&
  3300. !kvm_cpu_has_interrupt(vcpu) &&
  3301. !kvm_event_needs_reinjection(vcpu);
  3302. }
  3303. static void vapic_enter(struct kvm_vcpu *vcpu)
  3304. {
  3305. struct kvm_lapic *apic = vcpu->arch.apic;
  3306. struct page *page;
  3307. if (!apic || !apic->vapic_addr)
  3308. return;
  3309. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  3310. vcpu->arch.apic->vapic_page = page;
  3311. }
  3312. static void vapic_exit(struct kvm_vcpu *vcpu)
  3313. {
  3314. struct kvm_lapic *apic = vcpu->arch.apic;
  3315. if (!apic || !apic->vapic_addr)
  3316. return;
  3317. down_read(&vcpu->kvm->slots_lock);
  3318. kvm_release_page_dirty(apic->vapic_page);
  3319. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  3320. up_read(&vcpu->kvm->slots_lock);
  3321. }
  3322. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  3323. {
  3324. int max_irr, tpr;
  3325. if (!kvm_x86_ops->update_cr8_intercept)
  3326. return;
  3327. if (!vcpu->arch.apic)
  3328. return;
  3329. if (!vcpu->arch.apic->vapic_addr)
  3330. max_irr = kvm_lapic_find_highest_irr(vcpu);
  3331. else
  3332. max_irr = -1;
  3333. if (max_irr != -1)
  3334. max_irr >>= 4;
  3335. tpr = kvm_lapic_get_cr8(vcpu);
  3336. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  3337. }
  3338. static void inject_pending_event(struct kvm_vcpu *vcpu)
  3339. {
  3340. /* try to reinject previous events if any */
  3341. if (vcpu->arch.exception.pending) {
  3342. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  3343. vcpu->arch.exception.has_error_code,
  3344. vcpu->arch.exception.error_code);
  3345. return;
  3346. }
  3347. if (vcpu->arch.nmi_injected) {
  3348. kvm_x86_ops->set_nmi(vcpu);
  3349. return;
  3350. }
  3351. if (vcpu->arch.interrupt.pending) {
  3352. kvm_x86_ops->set_irq(vcpu);
  3353. return;
  3354. }
  3355. /* try to inject new event if pending */
  3356. if (vcpu->arch.nmi_pending) {
  3357. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  3358. vcpu->arch.nmi_pending = false;
  3359. vcpu->arch.nmi_injected = true;
  3360. kvm_x86_ops->set_nmi(vcpu);
  3361. }
  3362. } else if (kvm_cpu_has_interrupt(vcpu)) {
  3363. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  3364. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  3365. false);
  3366. kvm_x86_ops->set_irq(vcpu);
  3367. }
  3368. }
  3369. }
  3370. static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
  3371. {
  3372. int r;
  3373. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  3374. vcpu->run->request_interrupt_window;
  3375. if (vcpu->requests)
  3376. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  3377. kvm_mmu_unload(vcpu);
  3378. r = kvm_mmu_reload(vcpu);
  3379. if (unlikely(r))
  3380. goto out;
  3381. if (vcpu->requests) {
  3382. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  3383. __kvm_migrate_timers(vcpu);
  3384. if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
  3385. kvm_write_guest_time(vcpu);
  3386. if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
  3387. kvm_mmu_sync_roots(vcpu);
  3388. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  3389. kvm_x86_ops->tlb_flush(vcpu);
  3390. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  3391. &vcpu->requests)) {
  3392. vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
  3393. r = 0;
  3394. goto out;
  3395. }
  3396. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  3397. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  3398. r = 0;
  3399. goto out;
  3400. }
  3401. }
  3402. preempt_disable();
  3403. kvm_x86_ops->prepare_guest_switch(vcpu);
  3404. kvm_load_guest_fpu(vcpu);
  3405. local_irq_disable();
  3406. clear_bit(KVM_REQ_KICK, &vcpu->requests);
  3407. smp_mb__after_clear_bit();
  3408. if (vcpu->requests || need_resched() || signal_pending(current)) {
  3409. set_bit(KVM_REQ_KICK, &vcpu->requests);
  3410. local_irq_enable();
  3411. preempt_enable();
  3412. r = 1;
  3413. goto out;
  3414. }
  3415. inject_pending_event(vcpu);
  3416. /* enable NMI/IRQ window open exits if needed */
  3417. if (vcpu->arch.nmi_pending)
  3418. kvm_x86_ops->enable_nmi_window(vcpu);
  3419. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  3420. kvm_x86_ops->enable_irq_window(vcpu);
  3421. if (kvm_lapic_enabled(vcpu)) {
  3422. update_cr8_intercept(vcpu);
  3423. kvm_lapic_sync_to_vapic(vcpu);
  3424. }
  3425. up_read(&vcpu->kvm->slots_lock);
  3426. kvm_guest_enter();
  3427. if (unlikely(vcpu->arch.switch_db_regs)) {
  3428. set_debugreg(0, 7);
  3429. set_debugreg(vcpu->arch.eff_db[0], 0);
  3430. set_debugreg(vcpu->arch.eff_db[1], 1);
  3431. set_debugreg(vcpu->arch.eff_db[2], 2);
  3432. set_debugreg(vcpu->arch.eff_db[3], 3);
  3433. }
  3434. trace_kvm_entry(vcpu->vcpu_id);
  3435. kvm_x86_ops->run(vcpu);
  3436. /*
  3437. * If the guest has used debug registers, at least dr7
  3438. * will be disabled while returning to the host.
  3439. * If we don't have active breakpoints in the host, we don't
  3440. * care about the messed up debug address registers. But if
  3441. * we have some of them active, restore the old state.
  3442. */
  3443. if (hw_breakpoint_active())
  3444. hw_breakpoint_restore();
  3445. set_bit(KVM_REQ_KICK, &vcpu->requests);
  3446. local_irq_enable();
  3447. ++vcpu->stat.exits;
  3448. /*
  3449. * We must have an instruction between local_irq_enable() and
  3450. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  3451. * the interrupt shadow. The stat.exits increment will do nicely.
  3452. * But we need to prevent reordering, hence this barrier():
  3453. */
  3454. barrier();
  3455. kvm_guest_exit();
  3456. preempt_enable();
  3457. down_read(&vcpu->kvm->slots_lock);
  3458. /*
  3459. * Profile KVM exit RIPs:
  3460. */
  3461. if (unlikely(prof_on == KVM_PROFILING)) {
  3462. unsigned long rip = kvm_rip_read(vcpu);
  3463. profile_hit(KVM_PROFILING, (void *)rip);
  3464. }
  3465. kvm_lapic_sync_from_vapic(vcpu);
  3466. r = kvm_x86_ops->handle_exit(vcpu);
  3467. out:
  3468. return r;
  3469. }
  3470. static int __vcpu_run(struct kvm_vcpu *vcpu)
  3471. {
  3472. int r;
  3473. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  3474. pr_debug("vcpu %d received sipi with vector # %x\n",
  3475. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  3476. kvm_lapic_reset(vcpu);
  3477. r = kvm_arch_vcpu_reset(vcpu);
  3478. if (r)
  3479. return r;
  3480. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3481. }
  3482. down_read(&vcpu->kvm->slots_lock);
  3483. vapic_enter(vcpu);
  3484. r = 1;
  3485. while (r > 0) {
  3486. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  3487. r = vcpu_enter_guest(vcpu);
  3488. else {
  3489. up_read(&vcpu->kvm->slots_lock);
  3490. kvm_vcpu_block(vcpu);
  3491. down_read(&vcpu->kvm->slots_lock);
  3492. if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
  3493. {
  3494. switch(vcpu->arch.mp_state) {
  3495. case KVM_MP_STATE_HALTED:
  3496. vcpu->arch.mp_state =
  3497. KVM_MP_STATE_RUNNABLE;
  3498. case KVM_MP_STATE_RUNNABLE:
  3499. break;
  3500. case KVM_MP_STATE_SIPI_RECEIVED:
  3501. default:
  3502. r = -EINTR;
  3503. break;
  3504. }
  3505. }
  3506. }
  3507. if (r <= 0)
  3508. break;
  3509. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  3510. if (kvm_cpu_has_pending_timer(vcpu))
  3511. kvm_inject_pending_timer_irqs(vcpu);
  3512. if (dm_request_for_irq_injection(vcpu)) {
  3513. r = -EINTR;
  3514. vcpu->run->exit_reason = KVM_EXIT_INTR;
  3515. ++vcpu->stat.request_irq_exits;
  3516. }
  3517. if (signal_pending(current)) {
  3518. r = -EINTR;
  3519. vcpu->run->exit_reason = KVM_EXIT_INTR;
  3520. ++vcpu->stat.signal_exits;
  3521. }
  3522. if (need_resched()) {
  3523. up_read(&vcpu->kvm->slots_lock);
  3524. kvm_resched(vcpu);
  3525. down_read(&vcpu->kvm->slots_lock);
  3526. }
  3527. }
  3528. up_read(&vcpu->kvm->slots_lock);
  3529. post_kvm_run_save(vcpu);
  3530. vapic_exit(vcpu);
  3531. return r;
  3532. }
  3533. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3534. {
  3535. int r;
  3536. sigset_t sigsaved;
  3537. vcpu_load(vcpu);
  3538. if (vcpu->sigset_active)
  3539. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  3540. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  3541. kvm_vcpu_block(vcpu);
  3542. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  3543. r = -EAGAIN;
  3544. goto out;
  3545. }
  3546. /* re-sync apic's tpr */
  3547. if (!irqchip_in_kernel(vcpu->kvm))
  3548. kvm_set_cr8(vcpu, kvm_run->cr8);
  3549. if (vcpu->arch.pio.cur_count) {
  3550. r = complete_pio(vcpu);
  3551. if (r)
  3552. goto out;
  3553. }
  3554. if (vcpu->mmio_needed) {
  3555. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  3556. vcpu->mmio_read_completed = 1;
  3557. vcpu->mmio_needed = 0;
  3558. down_read(&vcpu->kvm->slots_lock);
  3559. r = emulate_instruction(vcpu, vcpu->arch.mmio_fault_cr2, 0,
  3560. EMULTYPE_NO_DECODE);
  3561. up_read(&vcpu->kvm->slots_lock);
  3562. if (r == EMULATE_DO_MMIO) {
  3563. /*
  3564. * Read-modify-write. Back to userspace.
  3565. */
  3566. r = 0;
  3567. goto out;
  3568. }
  3569. }
  3570. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  3571. kvm_register_write(vcpu, VCPU_REGS_RAX,
  3572. kvm_run->hypercall.ret);
  3573. r = __vcpu_run(vcpu);
  3574. out:
  3575. if (vcpu->sigset_active)
  3576. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  3577. vcpu_put(vcpu);
  3578. return r;
  3579. }
  3580. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3581. {
  3582. vcpu_load(vcpu);
  3583. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3584. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3585. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3586. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3587. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3588. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3589. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3590. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3591. #ifdef CONFIG_X86_64
  3592. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  3593. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  3594. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  3595. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  3596. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  3597. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  3598. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  3599. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  3600. #endif
  3601. regs->rip = kvm_rip_read(vcpu);
  3602. regs->rflags = kvm_get_rflags(vcpu);
  3603. vcpu_put(vcpu);
  3604. return 0;
  3605. }
  3606. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3607. {
  3608. vcpu_load(vcpu);
  3609. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  3610. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  3611. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  3612. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  3613. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  3614. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  3615. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  3616. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  3617. #ifdef CONFIG_X86_64
  3618. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  3619. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  3620. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  3621. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  3622. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  3623. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  3624. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  3625. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  3626. #endif
  3627. kvm_rip_write(vcpu, regs->rip);
  3628. kvm_set_rflags(vcpu, regs->rflags);
  3629. vcpu->arch.exception.pending = false;
  3630. vcpu_put(vcpu);
  3631. return 0;
  3632. }
  3633. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3634. struct kvm_segment *var, int seg)
  3635. {
  3636. kvm_x86_ops->get_segment(vcpu, var, seg);
  3637. }
  3638. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  3639. {
  3640. struct kvm_segment cs;
  3641. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3642. *db = cs.db;
  3643. *l = cs.l;
  3644. }
  3645. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  3646. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  3647. struct kvm_sregs *sregs)
  3648. {
  3649. struct descriptor_table dt;
  3650. vcpu_load(vcpu);
  3651. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3652. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3653. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3654. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3655. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3656. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3657. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3658. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3659. kvm_x86_ops->get_idt(vcpu, &dt);
  3660. sregs->idt.limit = dt.limit;
  3661. sregs->idt.base = dt.base;
  3662. kvm_x86_ops->get_gdt(vcpu, &dt);
  3663. sregs->gdt.limit = dt.limit;
  3664. sregs->gdt.base = dt.base;
  3665. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3666. sregs->cr0 = vcpu->arch.cr0;
  3667. sregs->cr2 = vcpu->arch.cr2;
  3668. sregs->cr3 = vcpu->arch.cr3;
  3669. sregs->cr4 = vcpu->arch.cr4;
  3670. sregs->cr8 = kvm_get_cr8(vcpu);
  3671. sregs->efer = vcpu->arch.shadow_efer;
  3672. sregs->apic_base = kvm_get_apic_base(vcpu);
  3673. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  3674. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  3675. set_bit(vcpu->arch.interrupt.nr,
  3676. (unsigned long *)sregs->interrupt_bitmap);
  3677. vcpu_put(vcpu);
  3678. return 0;
  3679. }
  3680. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  3681. struct kvm_mp_state *mp_state)
  3682. {
  3683. vcpu_load(vcpu);
  3684. mp_state->mp_state = vcpu->arch.mp_state;
  3685. vcpu_put(vcpu);
  3686. return 0;
  3687. }
  3688. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  3689. struct kvm_mp_state *mp_state)
  3690. {
  3691. vcpu_load(vcpu);
  3692. vcpu->arch.mp_state = mp_state->mp_state;
  3693. vcpu_put(vcpu);
  3694. return 0;
  3695. }
  3696. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3697. struct kvm_segment *var, int seg)
  3698. {
  3699. kvm_x86_ops->set_segment(vcpu, var, seg);
  3700. }
  3701. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  3702. struct kvm_segment *kvm_desct)
  3703. {
  3704. kvm_desct->base = get_desc_base(seg_desc);
  3705. kvm_desct->limit = get_desc_limit(seg_desc);
  3706. if (seg_desc->g) {
  3707. kvm_desct->limit <<= 12;
  3708. kvm_desct->limit |= 0xfff;
  3709. }
  3710. kvm_desct->selector = selector;
  3711. kvm_desct->type = seg_desc->type;
  3712. kvm_desct->present = seg_desc->p;
  3713. kvm_desct->dpl = seg_desc->dpl;
  3714. kvm_desct->db = seg_desc->d;
  3715. kvm_desct->s = seg_desc->s;
  3716. kvm_desct->l = seg_desc->l;
  3717. kvm_desct->g = seg_desc->g;
  3718. kvm_desct->avl = seg_desc->avl;
  3719. if (!selector)
  3720. kvm_desct->unusable = 1;
  3721. else
  3722. kvm_desct->unusable = 0;
  3723. kvm_desct->padding = 0;
  3724. }
  3725. static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
  3726. u16 selector,
  3727. struct descriptor_table *dtable)
  3728. {
  3729. if (selector & 1 << 2) {
  3730. struct kvm_segment kvm_seg;
  3731. kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  3732. if (kvm_seg.unusable)
  3733. dtable->limit = 0;
  3734. else
  3735. dtable->limit = kvm_seg.limit;
  3736. dtable->base = kvm_seg.base;
  3737. }
  3738. else
  3739. kvm_x86_ops->get_gdt(vcpu, dtable);
  3740. }
  3741. /* allowed just for 8 bytes segments */
  3742. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3743. struct desc_struct *seg_desc)
  3744. {
  3745. struct descriptor_table dtable;
  3746. u16 index = selector >> 3;
  3747. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3748. if (dtable.limit < index * 8 + 7) {
  3749. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  3750. return 1;
  3751. }
  3752. return kvm_read_guest_virt(dtable.base + index*8, seg_desc, sizeof(*seg_desc), vcpu);
  3753. }
  3754. /* allowed just for 8 bytes segments */
  3755. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3756. struct desc_struct *seg_desc)
  3757. {
  3758. struct descriptor_table dtable;
  3759. u16 index = selector >> 3;
  3760. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3761. if (dtable.limit < index * 8 + 7)
  3762. return 1;
  3763. return kvm_write_guest_virt(dtable.base + index*8, seg_desc, sizeof(*seg_desc), vcpu);
  3764. }
  3765. static gpa_t get_tss_base_addr(struct kvm_vcpu *vcpu,
  3766. struct desc_struct *seg_desc)
  3767. {
  3768. u32 base_addr = get_desc_base(seg_desc);
  3769. return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
  3770. }
  3771. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  3772. {
  3773. struct kvm_segment kvm_seg;
  3774. kvm_get_segment(vcpu, &kvm_seg, seg);
  3775. return kvm_seg.selector;
  3776. }
  3777. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  3778. u16 selector,
  3779. struct kvm_segment *kvm_seg)
  3780. {
  3781. struct desc_struct seg_desc;
  3782. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  3783. return 1;
  3784. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  3785. return 0;
  3786. }
  3787. static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
  3788. {
  3789. struct kvm_segment segvar = {
  3790. .base = selector << 4,
  3791. .limit = 0xffff,
  3792. .selector = selector,
  3793. .type = 3,
  3794. .present = 1,
  3795. .dpl = 3,
  3796. .db = 0,
  3797. .s = 1,
  3798. .l = 0,
  3799. .g = 0,
  3800. .avl = 0,
  3801. .unusable = 0,
  3802. };
  3803. kvm_x86_ops->set_segment(vcpu, &segvar, seg);
  3804. return 0;
  3805. }
  3806. static int is_vm86_segment(struct kvm_vcpu *vcpu, int seg)
  3807. {
  3808. return (seg != VCPU_SREG_LDTR) &&
  3809. (seg != VCPU_SREG_TR) &&
  3810. (kvm_get_rflags(vcpu) & X86_EFLAGS_VM);
  3811. }
  3812. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3813. int type_bits, int seg)
  3814. {
  3815. struct kvm_segment kvm_seg;
  3816. if (is_vm86_segment(vcpu, seg) || !(vcpu->arch.cr0 & X86_CR0_PE))
  3817. return kvm_load_realmode_segment(vcpu, selector, seg);
  3818. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  3819. return 1;
  3820. kvm_seg.type |= type_bits;
  3821. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  3822. seg != VCPU_SREG_LDTR)
  3823. if (!kvm_seg.s)
  3824. kvm_seg.unusable = 1;
  3825. kvm_set_segment(vcpu, &kvm_seg, seg);
  3826. return 0;
  3827. }
  3828. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  3829. struct tss_segment_32 *tss)
  3830. {
  3831. tss->cr3 = vcpu->arch.cr3;
  3832. tss->eip = kvm_rip_read(vcpu);
  3833. tss->eflags = kvm_get_rflags(vcpu);
  3834. tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3835. tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3836. tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3837. tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3838. tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3839. tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3840. tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3841. tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3842. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3843. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3844. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3845. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3846. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  3847. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  3848. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3849. }
  3850. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  3851. struct tss_segment_32 *tss)
  3852. {
  3853. kvm_set_cr3(vcpu, tss->cr3);
  3854. kvm_rip_write(vcpu, tss->eip);
  3855. kvm_set_rflags(vcpu, tss->eflags | 2);
  3856. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
  3857. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
  3858. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
  3859. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
  3860. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
  3861. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
  3862. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
  3863. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
  3864. if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  3865. return 1;
  3866. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3867. return 1;
  3868. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3869. return 1;
  3870. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3871. return 1;
  3872. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3873. return 1;
  3874. if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  3875. return 1;
  3876. if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  3877. return 1;
  3878. return 0;
  3879. }
  3880. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  3881. struct tss_segment_16 *tss)
  3882. {
  3883. tss->ip = kvm_rip_read(vcpu);
  3884. tss->flag = kvm_get_rflags(vcpu);
  3885. tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3886. tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3887. tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3888. tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3889. tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3890. tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3891. tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3892. tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3893. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3894. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3895. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3896. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3897. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3898. }
  3899. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  3900. struct tss_segment_16 *tss)
  3901. {
  3902. kvm_rip_write(vcpu, tss->ip);
  3903. kvm_set_rflags(vcpu, tss->flag | 2);
  3904. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
  3905. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
  3906. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
  3907. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
  3908. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
  3909. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
  3910. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
  3911. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
  3912. if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  3913. return 1;
  3914. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3915. return 1;
  3916. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3917. return 1;
  3918. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3919. return 1;
  3920. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3921. return 1;
  3922. return 0;
  3923. }
  3924. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  3925. u16 old_tss_sel, u32 old_tss_base,
  3926. struct desc_struct *nseg_desc)
  3927. {
  3928. struct tss_segment_16 tss_segment_16;
  3929. int ret = 0;
  3930. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3931. sizeof tss_segment_16))
  3932. goto out;
  3933. save_state_to_tss16(vcpu, &tss_segment_16);
  3934. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3935. sizeof tss_segment_16))
  3936. goto out;
  3937. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3938. &tss_segment_16, sizeof tss_segment_16))
  3939. goto out;
  3940. if (old_tss_sel != 0xffff) {
  3941. tss_segment_16.prev_task_link = old_tss_sel;
  3942. if (kvm_write_guest(vcpu->kvm,
  3943. get_tss_base_addr(vcpu, nseg_desc),
  3944. &tss_segment_16.prev_task_link,
  3945. sizeof tss_segment_16.prev_task_link))
  3946. goto out;
  3947. }
  3948. if (load_state_from_tss16(vcpu, &tss_segment_16))
  3949. goto out;
  3950. ret = 1;
  3951. out:
  3952. return ret;
  3953. }
  3954. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  3955. u16 old_tss_sel, u32 old_tss_base,
  3956. struct desc_struct *nseg_desc)
  3957. {
  3958. struct tss_segment_32 tss_segment_32;
  3959. int ret = 0;
  3960. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3961. sizeof tss_segment_32))
  3962. goto out;
  3963. save_state_to_tss32(vcpu, &tss_segment_32);
  3964. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3965. sizeof tss_segment_32))
  3966. goto out;
  3967. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3968. &tss_segment_32, sizeof tss_segment_32))
  3969. goto out;
  3970. if (old_tss_sel != 0xffff) {
  3971. tss_segment_32.prev_task_link = old_tss_sel;
  3972. if (kvm_write_guest(vcpu->kvm,
  3973. get_tss_base_addr(vcpu, nseg_desc),
  3974. &tss_segment_32.prev_task_link,
  3975. sizeof tss_segment_32.prev_task_link))
  3976. goto out;
  3977. }
  3978. if (load_state_from_tss32(vcpu, &tss_segment_32))
  3979. goto out;
  3980. ret = 1;
  3981. out:
  3982. return ret;
  3983. }
  3984. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  3985. {
  3986. struct kvm_segment tr_seg;
  3987. struct desc_struct cseg_desc;
  3988. struct desc_struct nseg_desc;
  3989. int ret = 0;
  3990. u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
  3991. u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
  3992. old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
  3993. /* FIXME: Handle errors. Failure to read either TSS or their
  3994. * descriptors should generate a pagefault.
  3995. */
  3996. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  3997. goto out;
  3998. if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
  3999. goto out;
  4000. if (reason != TASK_SWITCH_IRET) {
  4001. int cpl;
  4002. cpl = kvm_x86_ops->get_cpl(vcpu);
  4003. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  4004. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  4005. return 1;
  4006. }
  4007. }
  4008. if (!nseg_desc.p || get_desc_limit(&nseg_desc) < 0x67) {
  4009. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  4010. return 1;
  4011. }
  4012. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  4013. cseg_desc.type &= ~(1 << 1); //clear the B flag
  4014. save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
  4015. }
  4016. if (reason == TASK_SWITCH_IRET) {
  4017. u32 eflags = kvm_get_rflags(vcpu);
  4018. kvm_set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  4019. }
  4020. /* set back link to prev task only if NT bit is set in eflags
  4021. note that old_tss_sel is not used afetr this point */
  4022. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  4023. old_tss_sel = 0xffff;
  4024. if (nseg_desc.type & 8)
  4025. ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_sel,
  4026. old_tss_base, &nseg_desc);
  4027. else
  4028. ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_sel,
  4029. old_tss_base, &nseg_desc);
  4030. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  4031. u32 eflags = kvm_get_rflags(vcpu);
  4032. kvm_set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  4033. }
  4034. if (reason != TASK_SWITCH_IRET) {
  4035. nseg_desc.type |= (1 << 1);
  4036. save_guest_segment_descriptor(vcpu, tss_selector,
  4037. &nseg_desc);
  4038. }
  4039. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  4040. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  4041. tr_seg.type = 11;
  4042. kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  4043. out:
  4044. return ret;
  4045. }
  4046. EXPORT_SYMBOL_GPL(kvm_task_switch);
  4047. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  4048. struct kvm_sregs *sregs)
  4049. {
  4050. int mmu_reset_needed = 0;
  4051. int pending_vec, max_bits;
  4052. struct descriptor_table dt;
  4053. vcpu_load(vcpu);
  4054. dt.limit = sregs->idt.limit;
  4055. dt.base = sregs->idt.base;
  4056. kvm_x86_ops->set_idt(vcpu, &dt);
  4057. dt.limit = sregs->gdt.limit;
  4058. dt.base = sregs->gdt.base;
  4059. kvm_x86_ops->set_gdt(vcpu, &dt);
  4060. vcpu->arch.cr2 = sregs->cr2;
  4061. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  4062. vcpu->arch.cr3 = sregs->cr3;
  4063. kvm_set_cr8(vcpu, sregs->cr8);
  4064. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  4065. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  4066. kvm_set_apic_base(vcpu, sregs->apic_base);
  4067. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  4068. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  4069. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  4070. vcpu->arch.cr0 = sregs->cr0;
  4071. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  4072. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  4073. if (!is_long_mode(vcpu) && is_pae(vcpu)) {
  4074. load_pdptrs(vcpu, vcpu->arch.cr3);
  4075. mmu_reset_needed = 1;
  4076. }
  4077. if (mmu_reset_needed)
  4078. kvm_mmu_reset_context(vcpu);
  4079. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  4080. pending_vec = find_first_bit(
  4081. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  4082. if (pending_vec < max_bits) {
  4083. kvm_queue_interrupt(vcpu, pending_vec, false);
  4084. pr_debug("Set back pending irq %d\n", pending_vec);
  4085. if (irqchip_in_kernel(vcpu->kvm))
  4086. kvm_pic_clear_isr_ack(vcpu->kvm);
  4087. }
  4088. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  4089. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  4090. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  4091. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  4092. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  4093. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  4094. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  4095. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  4096. update_cr8_intercept(vcpu);
  4097. /* Older userspace won't unhalt the vcpu on reset. */
  4098. if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
  4099. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  4100. !(vcpu->arch.cr0 & X86_CR0_PE))
  4101. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4102. vcpu_put(vcpu);
  4103. return 0;
  4104. }
  4105. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  4106. struct kvm_guest_debug *dbg)
  4107. {
  4108. unsigned long rflags;
  4109. int i, r;
  4110. vcpu_load(vcpu);
  4111. if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
  4112. r = -EBUSY;
  4113. if (vcpu->arch.exception.pending)
  4114. goto unlock_out;
  4115. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  4116. kvm_queue_exception(vcpu, DB_VECTOR);
  4117. else
  4118. kvm_queue_exception(vcpu, BP_VECTOR);
  4119. }
  4120. /*
  4121. * Read rflags as long as potentially injected trace flags are still
  4122. * filtered out.
  4123. */
  4124. rflags = kvm_get_rflags(vcpu);
  4125. vcpu->guest_debug = dbg->control;
  4126. if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
  4127. vcpu->guest_debug = 0;
  4128. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  4129. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  4130. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  4131. vcpu->arch.switch_db_regs =
  4132. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  4133. } else {
  4134. for (i = 0; i < KVM_NR_DB_REGS; i++)
  4135. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  4136. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  4137. }
  4138. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  4139. vcpu->arch.singlestep_cs =
  4140. get_segment_selector(vcpu, VCPU_SREG_CS);
  4141. vcpu->arch.singlestep_rip = kvm_rip_read(vcpu);
  4142. }
  4143. /*
  4144. * Trigger an rflags update that will inject or remove the trace
  4145. * flags.
  4146. */
  4147. kvm_set_rflags(vcpu, rflags);
  4148. kvm_x86_ops->set_guest_debug(vcpu, dbg);
  4149. r = 0;
  4150. unlock_out:
  4151. vcpu_put(vcpu);
  4152. return r;
  4153. }
  4154. /*
  4155. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  4156. * we have asm/x86/processor.h
  4157. */
  4158. struct fxsave {
  4159. u16 cwd;
  4160. u16 swd;
  4161. u16 twd;
  4162. u16 fop;
  4163. u64 rip;
  4164. u64 rdp;
  4165. u32 mxcsr;
  4166. u32 mxcsr_mask;
  4167. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  4168. #ifdef CONFIG_X86_64
  4169. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  4170. #else
  4171. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  4172. #endif
  4173. };
  4174. /*
  4175. * Translate a guest virtual address to a guest physical address.
  4176. */
  4177. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  4178. struct kvm_translation *tr)
  4179. {
  4180. unsigned long vaddr = tr->linear_address;
  4181. gpa_t gpa;
  4182. vcpu_load(vcpu);
  4183. down_read(&vcpu->kvm->slots_lock);
  4184. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  4185. up_read(&vcpu->kvm->slots_lock);
  4186. tr->physical_address = gpa;
  4187. tr->valid = gpa != UNMAPPED_GVA;
  4188. tr->writeable = 1;
  4189. tr->usermode = 0;
  4190. vcpu_put(vcpu);
  4191. return 0;
  4192. }
  4193. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  4194. {
  4195. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  4196. vcpu_load(vcpu);
  4197. memcpy(fpu->fpr, fxsave->st_space, 128);
  4198. fpu->fcw = fxsave->cwd;
  4199. fpu->fsw = fxsave->swd;
  4200. fpu->ftwx = fxsave->twd;
  4201. fpu->last_opcode = fxsave->fop;
  4202. fpu->last_ip = fxsave->rip;
  4203. fpu->last_dp = fxsave->rdp;
  4204. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  4205. vcpu_put(vcpu);
  4206. return 0;
  4207. }
  4208. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  4209. {
  4210. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  4211. vcpu_load(vcpu);
  4212. memcpy(fxsave->st_space, fpu->fpr, 128);
  4213. fxsave->cwd = fpu->fcw;
  4214. fxsave->swd = fpu->fsw;
  4215. fxsave->twd = fpu->ftwx;
  4216. fxsave->fop = fpu->last_opcode;
  4217. fxsave->rip = fpu->last_ip;
  4218. fxsave->rdp = fpu->last_dp;
  4219. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  4220. vcpu_put(vcpu);
  4221. return 0;
  4222. }
  4223. void fx_init(struct kvm_vcpu *vcpu)
  4224. {
  4225. unsigned after_mxcsr_mask;
  4226. /*
  4227. * Touch the fpu the first time in non atomic context as if
  4228. * this is the first fpu instruction the exception handler
  4229. * will fire before the instruction returns and it'll have to
  4230. * allocate ram with GFP_KERNEL.
  4231. */
  4232. if (!used_math())
  4233. kvm_fx_save(&vcpu->arch.host_fx_image);
  4234. /* Initialize guest FPU by resetting ours and saving into guest's */
  4235. preempt_disable();
  4236. kvm_fx_save(&vcpu->arch.host_fx_image);
  4237. kvm_fx_finit();
  4238. kvm_fx_save(&vcpu->arch.guest_fx_image);
  4239. kvm_fx_restore(&vcpu->arch.host_fx_image);
  4240. preempt_enable();
  4241. vcpu->arch.cr0 |= X86_CR0_ET;
  4242. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  4243. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  4244. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  4245. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  4246. }
  4247. EXPORT_SYMBOL_GPL(fx_init);
  4248. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  4249. {
  4250. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  4251. return;
  4252. vcpu->guest_fpu_loaded = 1;
  4253. kvm_fx_save(&vcpu->arch.host_fx_image);
  4254. kvm_fx_restore(&vcpu->arch.guest_fx_image);
  4255. }
  4256. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  4257. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  4258. {
  4259. if (!vcpu->guest_fpu_loaded)
  4260. return;
  4261. vcpu->guest_fpu_loaded = 0;
  4262. kvm_fx_save(&vcpu->arch.guest_fx_image);
  4263. kvm_fx_restore(&vcpu->arch.host_fx_image);
  4264. ++vcpu->stat.fpu_reload;
  4265. }
  4266. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  4267. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  4268. {
  4269. if (vcpu->arch.time_page) {
  4270. kvm_release_page_dirty(vcpu->arch.time_page);
  4271. vcpu->arch.time_page = NULL;
  4272. }
  4273. kvm_x86_ops->vcpu_free(vcpu);
  4274. }
  4275. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  4276. unsigned int id)
  4277. {
  4278. return kvm_x86_ops->vcpu_create(kvm, id);
  4279. }
  4280. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  4281. {
  4282. int r;
  4283. /* We do fxsave: this must be aligned. */
  4284. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  4285. vcpu->arch.mtrr_state.have_fixed = 1;
  4286. vcpu_load(vcpu);
  4287. r = kvm_arch_vcpu_reset(vcpu);
  4288. if (r == 0)
  4289. r = kvm_mmu_setup(vcpu);
  4290. vcpu_put(vcpu);
  4291. if (r < 0)
  4292. goto free_vcpu;
  4293. return 0;
  4294. free_vcpu:
  4295. kvm_x86_ops->vcpu_free(vcpu);
  4296. return r;
  4297. }
  4298. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  4299. {
  4300. vcpu_load(vcpu);
  4301. kvm_mmu_unload(vcpu);
  4302. vcpu_put(vcpu);
  4303. kvm_x86_ops->vcpu_free(vcpu);
  4304. }
  4305. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  4306. {
  4307. vcpu->arch.nmi_pending = false;
  4308. vcpu->arch.nmi_injected = false;
  4309. vcpu->arch.switch_db_regs = 0;
  4310. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  4311. vcpu->arch.dr6 = DR6_FIXED_1;
  4312. vcpu->arch.dr7 = DR7_FIXED_1;
  4313. return kvm_x86_ops->vcpu_reset(vcpu);
  4314. }
  4315. int kvm_arch_hardware_enable(void *garbage)
  4316. {
  4317. /*
  4318. * Since this may be called from a hotplug notifcation,
  4319. * we can't get the CPU frequency directly.
  4320. */
  4321. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  4322. int cpu = raw_smp_processor_id();
  4323. per_cpu(cpu_tsc_khz, cpu) = 0;
  4324. }
  4325. kvm_shared_msr_cpu_online();
  4326. return kvm_x86_ops->hardware_enable(garbage);
  4327. }
  4328. void kvm_arch_hardware_disable(void *garbage)
  4329. {
  4330. kvm_x86_ops->hardware_disable(garbage);
  4331. drop_user_return_notifiers(garbage);
  4332. }
  4333. int kvm_arch_hardware_setup(void)
  4334. {
  4335. return kvm_x86_ops->hardware_setup();
  4336. }
  4337. void kvm_arch_hardware_unsetup(void)
  4338. {
  4339. kvm_x86_ops->hardware_unsetup();
  4340. }
  4341. void kvm_arch_check_processor_compat(void *rtn)
  4342. {
  4343. kvm_x86_ops->check_processor_compatibility(rtn);
  4344. }
  4345. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  4346. {
  4347. struct page *page;
  4348. struct kvm *kvm;
  4349. int r;
  4350. BUG_ON(vcpu->kvm == NULL);
  4351. kvm = vcpu->kvm;
  4352. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  4353. if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
  4354. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4355. else
  4356. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  4357. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  4358. if (!page) {
  4359. r = -ENOMEM;
  4360. goto fail;
  4361. }
  4362. vcpu->arch.pio_data = page_address(page);
  4363. r = kvm_mmu_create(vcpu);
  4364. if (r < 0)
  4365. goto fail_free_pio_data;
  4366. if (irqchip_in_kernel(kvm)) {
  4367. r = kvm_create_lapic(vcpu);
  4368. if (r < 0)
  4369. goto fail_mmu_destroy;
  4370. }
  4371. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  4372. GFP_KERNEL);
  4373. if (!vcpu->arch.mce_banks) {
  4374. r = -ENOMEM;
  4375. goto fail_mmu_destroy;
  4376. }
  4377. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  4378. return 0;
  4379. fail_mmu_destroy:
  4380. kvm_mmu_destroy(vcpu);
  4381. fail_free_pio_data:
  4382. free_page((unsigned long)vcpu->arch.pio_data);
  4383. fail:
  4384. return r;
  4385. }
  4386. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  4387. {
  4388. kvm_free_lapic(vcpu);
  4389. down_read(&vcpu->kvm->slots_lock);
  4390. kvm_mmu_destroy(vcpu);
  4391. up_read(&vcpu->kvm->slots_lock);
  4392. free_page((unsigned long)vcpu->arch.pio_data);
  4393. }
  4394. struct kvm *kvm_arch_create_vm(void)
  4395. {
  4396. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  4397. if (!kvm)
  4398. return ERR_PTR(-ENOMEM);
  4399. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  4400. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  4401. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  4402. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  4403. rdtscll(kvm->arch.vm_init_tsc);
  4404. return kvm;
  4405. }
  4406. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  4407. {
  4408. vcpu_load(vcpu);
  4409. kvm_mmu_unload(vcpu);
  4410. vcpu_put(vcpu);
  4411. }
  4412. static void kvm_free_vcpus(struct kvm *kvm)
  4413. {
  4414. unsigned int i;
  4415. struct kvm_vcpu *vcpu;
  4416. /*
  4417. * Unpin any mmu pages first.
  4418. */
  4419. kvm_for_each_vcpu(i, vcpu, kvm)
  4420. kvm_unload_vcpu_mmu(vcpu);
  4421. kvm_for_each_vcpu(i, vcpu, kvm)
  4422. kvm_arch_vcpu_free(vcpu);
  4423. mutex_lock(&kvm->lock);
  4424. for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
  4425. kvm->vcpus[i] = NULL;
  4426. atomic_set(&kvm->online_vcpus, 0);
  4427. mutex_unlock(&kvm->lock);
  4428. }
  4429. void kvm_arch_sync_events(struct kvm *kvm)
  4430. {
  4431. kvm_free_all_assigned_devices(kvm);
  4432. }
  4433. void kvm_arch_destroy_vm(struct kvm *kvm)
  4434. {
  4435. kvm_iommu_unmap_guest(kvm);
  4436. kvm_free_pit(kvm);
  4437. kfree(kvm->arch.vpic);
  4438. kfree(kvm->arch.vioapic);
  4439. kvm_free_vcpus(kvm);
  4440. kvm_free_physmem(kvm);
  4441. if (kvm->arch.apic_access_page)
  4442. put_page(kvm->arch.apic_access_page);
  4443. if (kvm->arch.ept_identity_pagetable)
  4444. put_page(kvm->arch.ept_identity_pagetable);
  4445. kfree(kvm);
  4446. }
  4447. int kvm_arch_set_memory_region(struct kvm *kvm,
  4448. struct kvm_userspace_memory_region *mem,
  4449. struct kvm_memory_slot old,
  4450. int user_alloc)
  4451. {
  4452. int npages = mem->memory_size >> PAGE_SHIFT;
  4453. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  4454. /*To keep backward compatibility with older userspace,
  4455. *x86 needs to hanlde !user_alloc case.
  4456. */
  4457. if (!user_alloc) {
  4458. if (npages && !old.rmap) {
  4459. unsigned long userspace_addr;
  4460. down_write(&current->mm->mmap_sem);
  4461. userspace_addr = do_mmap(NULL, 0,
  4462. npages * PAGE_SIZE,
  4463. PROT_READ | PROT_WRITE,
  4464. MAP_PRIVATE | MAP_ANONYMOUS,
  4465. 0);
  4466. up_write(&current->mm->mmap_sem);
  4467. if (IS_ERR((void *)userspace_addr))
  4468. return PTR_ERR((void *)userspace_addr);
  4469. /* set userspace_addr atomically for kvm_hva_to_rmapp */
  4470. spin_lock(&kvm->mmu_lock);
  4471. memslot->userspace_addr = userspace_addr;
  4472. spin_unlock(&kvm->mmu_lock);
  4473. } else {
  4474. if (!old.user_alloc && old.rmap) {
  4475. int ret;
  4476. down_write(&current->mm->mmap_sem);
  4477. ret = do_munmap(current->mm, old.userspace_addr,
  4478. old.npages * PAGE_SIZE);
  4479. up_write(&current->mm->mmap_sem);
  4480. if (ret < 0)
  4481. printk(KERN_WARNING
  4482. "kvm_vm_ioctl_set_memory_region: "
  4483. "failed to munmap memory\n");
  4484. }
  4485. }
  4486. }
  4487. spin_lock(&kvm->mmu_lock);
  4488. if (!kvm->arch.n_requested_mmu_pages) {
  4489. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  4490. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  4491. }
  4492. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  4493. spin_unlock(&kvm->mmu_lock);
  4494. return 0;
  4495. }
  4496. void kvm_arch_flush_shadow(struct kvm *kvm)
  4497. {
  4498. kvm_mmu_zap_all(kvm);
  4499. kvm_reload_remote_mmus(kvm);
  4500. }
  4501. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  4502. {
  4503. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  4504. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  4505. || vcpu->arch.nmi_pending ||
  4506. (kvm_arch_interrupt_allowed(vcpu) &&
  4507. kvm_cpu_has_interrupt(vcpu));
  4508. }
  4509. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  4510. {
  4511. int me;
  4512. int cpu = vcpu->cpu;
  4513. if (waitqueue_active(&vcpu->wq)) {
  4514. wake_up_interruptible(&vcpu->wq);
  4515. ++vcpu->stat.halt_wakeup;
  4516. }
  4517. me = get_cpu();
  4518. if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
  4519. if (!test_and_set_bit(KVM_REQ_KICK, &vcpu->requests))
  4520. smp_send_reschedule(cpu);
  4521. put_cpu();
  4522. }
  4523. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  4524. {
  4525. return kvm_x86_ops->interrupt_allowed(vcpu);
  4526. }
  4527. unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
  4528. {
  4529. unsigned long rflags;
  4530. rflags = kvm_x86_ops->get_rflags(vcpu);
  4531. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  4532. rflags &= ~(unsigned long)(X86_EFLAGS_TF | X86_EFLAGS_RF);
  4533. return rflags;
  4534. }
  4535. EXPORT_SYMBOL_GPL(kvm_get_rflags);
  4536. void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  4537. {
  4538. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
  4539. vcpu->arch.singlestep_cs ==
  4540. get_segment_selector(vcpu, VCPU_SREG_CS) &&
  4541. vcpu->arch.singlestep_rip == kvm_rip_read(vcpu))
  4542. rflags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  4543. kvm_x86_ops->set_rflags(vcpu, rflags);
  4544. }
  4545. EXPORT_SYMBOL_GPL(kvm_set_rflags);
  4546. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
  4547. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
  4548. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
  4549. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
  4550. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
  4551. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
  4552. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
  4553. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
  4554. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
  4555. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
  4556. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);