x2apic_uv_x.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/cpu.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <asm/uv/uv_mmrs.h>
  24. #include <asm/uv/uv_hub.h>
  25. #include <asm/current.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/uv/bios.h>
  28. #include <asm/uv/uv.h>
  29. #include <asm/apic.h>
  30. #include <asm/ipi.h>
  31. #include <asm/smp.h>
  32. #include <asm/x86_init.h>
  33. DEFINE_PER_CPU(int, x2apic_extra_bits);
  34. static enum uv_system_type uv_system_type;
  35. static u64 gru_start_paddr, gru_end_paddr;
  36. static inline bool is_GRU_range(u64 start, u64 end)
  37. {
  38. return start >= gru_start_paddr && end <= gru_end_paddr;
  39. }
  40. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  41. {
  42. return is_ISA_range(start, end) || is_GRU_range(start, end);
  43. }
  44. static int early_get_nodeid(void)
  45. {
  46. union uvh_node_id_u node_id;
  47. unsigned long *mmr;
  48. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  49. node_id.v = *mmr;
  50. early_iounmap(mmr, sizeof(*mmr));
  51. return node_id.s.node_id;
  52. }
  53. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  54. {
  55. if (!strcmp(oem_id, "SGI")) {
  56. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  57. if (!strcmp(oem_table_id, "UVL"))
  58. uv_system_type = UV_LEGACY_APIC;
  59. else if (!strcmp(oem_table_id, "UVX"))
  60. uv_system_type = UV_X2APIC;
  61. else if (!strcmp(oem_table_id, "UVH")) {
  62. __get_cpu_var(x2apic_extra_bits) =
  63. early_get_nodeid() << (UV_APIC_PNODE_SHIFT - 1);
  64. uv_system_type = UV_NON_UNIQUE_APIC;
  65. return 1;
  66. }
  67. }
  68. return 0;
  69. }
  70. enum uv_system_type get_uv_system_type(void)
  71. {
  72. return uv_system_type;
  73. }
  74. int is_uv_system(void)
  75. {
  76. return uv_system_type != UV_NONE;
  77. }
  78. EXPORT_SYMBOL_GPL(is_uv_system);
  79. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  80. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  81. struct uv_blade_info *uv_blade_info;
  82. EXPORT_SYMBOL_GPL(uv_blade_info);
  83. short *uv_node_to_blade;
  84. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  85. short *uv_cpu_to_blade;
  86. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  87. short uv_possible_blades;
  88. EXPORT_SYMBOL_GPL(uv_possible_blades);
  89. unsigned long sn_rtc_cycles_per_second;
  90. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  91. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  92. static const struct cpumask *uv_target_cpus(void)
  93. {
  94. return cpumask_of(0);
  95. }
  96. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  97. {
  98. cpumask_clear(retmask);
  99. cpumask_set_cpu(cpu, retmask);
  100. }
  101. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  102. {
  103. #ifdef CONFIG_SMP
  104. unsigned long val;
  105. int pnode;
  106. pnode = uv_apicid_to_pnode(phys_apicid);
  107. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  108. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  109. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  110. APIC_DM_INIT;
  111. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  112. mdelay(10);
  113. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  114. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  115. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  116. APIC_DM_STARTUP;
  117. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  118. atomic_set(&init_deasserted, 1);
  119. #endif
  120. return 0;
  121. }
  122. static void uv_send_IPI_one(int cpu, int vector)
  123. {
  124. unsigned long apicid;
  125. int pnode;
  126. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  127. pnode = uv_apicid_to_pnode(apicid);
  128. uv_hub_send_ipi(pnode, apicid, vector);
  129. }
  130. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  131. {
  132. unsigned int cpu;
  133. for_each_cpu(cpu, mask)
  134. uv_send_IPI_one(cpu, vector);
  135. }
  136. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  137. {
  138. unsigned int this_cpu = smp_processor_id();
  139. unsigned int cpu;
  140. for_each_cpu(cpu, mask) {
  141. if (cpu != this_cpu)
  142. uv_send_IPI_one(cpu, vector);
  143. }
  144. }
  145. static void uv_send_IPI_allbutself(int vector)
  146. {
  147. unsigned int this_cpu = smp_processor_id();
  148. unsigned int cpu;
  149. for_each_online_cpu(cpu) {
  150. if (cpu != this_cpu)
  151. uv_send_IPI_one(cpu, vector);
  152. }
  153. }
  154. static void uv_send_IPI_all(int vector)
  155. {
  156. uv_send_IPI_mask(cpu_online_mask, vector);
  157. }
  158. static int uv_apic_id_registered(void)
  159. {
  160. return 1;
  161. }
  162. static void uv_init_apic_ldr(void)
  163. {
  164. }
  165. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  166. {
  167. /*
  168. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  169. * May as well be the first.
  170. */
  171. int cpu = cpumask_first(cpumask);
  172. if ((unsigned)cpu < nr_cpu_ids)
  173. return per_cpu(x86_cpu_to_apicid, cpu);
  174. else
  175. return BAD_APICID;
  176. }
  177. static unsigned int
  178. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  179. const struct cpumask *andmask)
  180. {
  181. int cpu;
  182. /*
  183. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  184. * May as well be the first.
  185. */
  186. for_each_cpu_and(cpu, cpumask, andmask) {
  187. if (cpumask_test_cpu(cpu, cpu_online_mask))
  188. break;
  189. }
  190. if (cpu < nr_cpu_ids)
  191. return per_cpu(x86_cpu_to_apicid, cpu);
  192. return BAD_APICID;
  193. }
  194. static unsigned int x2apic_get_apic_id(unsigned long x)
  195. {
  196. unsigned int id;
  197. WARN_ON(preemptible() && num_online_cpus() > 1);
  198. id = x | __get_cpu_var(x2apic_extra_bits);
  199. return id;
  200. }
  201. static unsigned long set_apic_id(unsigned int id)
  202. {
  203. unsigned long x;
  204. /* maskout x2apic_extra_bits ? */
  205. x = id;
  206. return x;
  207. }
  208. static unsigned int uv_read_apic_id(void)
  209. {
  210. return x2apic_get_apic_id(apic_read(APIC_ID));
  211. }
  212. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  213. {
  214. return uv_read_apic_id() >> index_msb;
  215. }
  216. static void uv_send_IPI_self(int vector)
  217. {
  218. apic_write(APIC_SELF_IPI, vector);
  219. }
  220. struct apic __refdata apic_x2apic_uv_x = {
  221. .name = "UV large system",
  222. .probe = NULL,
  223. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  224. .apic_id_registered = uv_apic_id_registered,
  225. .irq_delivery_mode = dest_Fixed,
  226. .irq_dest_mode = 0, /* physical */
  227. .target_cpus = uv_target_cpus,
  228. .disable_esr = 0,
  229. .dest_logical = APIC_DEST_LOGICAL,
  230. .check_apicid_used = NULL,
  231. .check_apicid_present = NULL,
  232. .vector_allocation_domain = uv_vector_allocation_domain,
  233. .init_apic_ldr = uv_init_apic_ldr,
  234. .ioapic_phys_id_map = NULL,
  235. .setup_apic_routing = NULL,
  236. .multi_timer_check = NULL,
  237. .apicid_to_node = NULL,
  238. .cpu_to_logical_apicid = NULL,
  239. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  240. .apicid_to_cpu_present = NULL,
  241. .setup_portio_remap = NULL,
  242. .check_phys_apicid_present = default_check_phys_apicid_present,
  243. .enable_apic_mode = NULL,
  244. .phys_pkg_id = uv_phys_pkg_id,
  245. .mps_oem_check = NULL,
  246. .get_apic_id = x2apic_get_apic_id,
  247. .set_apic_id = set_apic_id,
  248. .apic_id_mask = 0xFFFFFFFFu,
  249. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  250. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  251. .send_IPI_mask = uv_send_IPI_mask,
  252. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  253. .send_IPI_allbutself = uv_send_IPI_allbutself,
  254. .send_IPI_all = uv_send_IPI_all,
  255. .send_IPI_self = uv_send_IPI_self,
  256. .wakeup_secondary_cpu = uv_wakeup_secondary,
  257. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  258. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  259. .wait_for_init_deassert = NULL,
  260. .smp_callin_clear_local_apic = NULL,
  261. .inquire_remote_apic = NULL,
  262. .read = native_apic_msr_read,
  263. .write = native_apic_msr_write,
  264. .icr_read = native_x2apic_icr_read,
  265. .icr_write = native_x2apic_icr_write,
  266. .wait_icr_idle = native_x2apic_wait_icr_idle,
  267. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  268. };
  269. static __cpuinit void set_x2apic_extra_bits(int pnode)
  270. {
  271. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  272. }
  273. /*
  274. * Called on boot cpu.
  275. */
  276. static __init int boot_pnode_to_blade(int pnode)
  277. {
  278. int blade;
  279. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  280. if (pnode == uv_blade_info[blade].pnode)
  281. return blade;
  282. BUG();
  283. }
  284. struct redir_addr {
  285. unsigned long redirect;
  286. unsigned long alias;
  287. };
  288. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  289. static __initdata struct redir_addr redir_addrs[] = {
  290. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  291. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  292. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  293. };
  294. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  295. {
  296. union uvh_si_alias0_overlay_config_u alias;
  297. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  298. int i;
  299. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  300. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  301. if (alias.s.enable && alias.s.base == 0) {
  302. *size = (1UL << alias.s.m_alias);
  303. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  304. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  305. return;
  306. }
  307. }
  308. *base = *size = 0;
  309. }
  310. enum map_type {map_wb, map_uc};
  311. static __init void map_high(char *id, unsigned long base, int shift,
  312. int max_pnode, enum map_type map_type)
  313. {
  314. unsigned long bytes, paddr;
  315. paddr = base << shift;
  316. bytes = (1UL << shift) * (max_pnode + 1);
  317. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  318. paddr + bytes);
  319. if (map_type == map_uc)
  320. init_extra_mapping_uc(paddr, bytes);
  321. else
  322. init_extra_mapping_wb(paddr, bytes);
  323. }
  324. static __init void map_gru_high(int max_pnode)
  325. {
  326. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  327. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  328. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  329. if (gru.s.enable) {
  330. map_high("GRU", gru.s.base, shift, max_pnode, map_wb);
  331. gru_start_paddr = ((u64)gru.s.base << shift);
  332. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  333. }
  334. }
  335. static __init void map_mmr_high(int max_pnode)
  336. {
  337. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  338. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  339. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  340. if (mmr.s.enable)
  341. map_high("MMR", mmr.s.base, shift, max_pnode, map_uc);
  342. }
  343. static __init void map_mmioh_high(int max_pnode)
  344. {
  345. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  346. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  347. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  348. if (mmioh.s.enable)
  349. map_high("MMIOH", mmioh.s.base, shift, max_pnode, map_uc);
  350. }
  351. static __init void map_low_mmrs(void)
  352. {
  353. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  354. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  355. }
  356. static __init void uv_rtc_init(void)
  357. {
  358. long status;
  359. u64 ticks_per_sec;
  360. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  361. &ticks_per_sec);
  362. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  363. printk(KERN_WARNING
  364. "unable to determine platform RTC clock frequency, "
  365. "guessing.\n");
  366. /* BIOS gives wrong value for clock freq. so guess */
  367. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  368. } else
  369. sn_rtc_cycles_per_second = ticks_per_sec;
  370. }
  371. /*
  372. * percpu heartbeat timer
  373. */
  374. static void uv_heartbeat(unsigned long ignored)
  375. {
  376. struct timer_list *timer = &uv_hub_info->scir.timer;
  377. unsigned char bits = uv_hub_info->scir.state;
  378. /* flip heartbeat bit */
  379. bits ^= SCIR_CPU_HEARTBEAT;
  380. /* is this cpu idle? */
  381. if (idle_cpu(raw_smp_processor_id()))
  382. bits &= ~SCIR_CPU_ACTIVITY;
  383. else
  384. bits |= SCIR_CPU_ACTIVITY;
  385. /* update system controller interface reg */
  386. uv_set_scir_bits(bits);
  387. /* enable next timer period */
  388. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  389. }
  390. static void __cpuinit uv_heartbeat_enable(int cpu)
  391. {
  392. if (!uv_cpu_hub_info(cpu)->scir.enabled) {
  393. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  394. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  395. setup_timer(timer, uv_heartbeat, cpu);
  396. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  397. add_timer_on(timer, cpu);
  398. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  399. }
  400. /* check boot cpu */
  401. if (!uv_cpu_hub_info(0)->scir.enabled)
  402. uv_heartbeat_enable(0);
  403. }
  404. #ifdef CONFIG_HOTPLUG_CPU
  405. static void __cpuinit uv_heartbeat_disable(int cpu)
  406. {
  407. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  408. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  409. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  410. }
  411. uv_set_cpu_scir_bits(cpu, 0xff);
  412. }
  413. /*
  414. * cpu hotplug notifier
  415. */
  416. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  417. unsigned long action, void *hcpu)
  418. {
  419. long cpu = (long)hcpu;
  420. switch (action) {
  421. case CPU_ONLINE:
  422. uv_heartbeat_enable(cpu);
  423. break;
  424. case CPU_DOWN_PREPARE:
  425. uv_heartbeat_disable(cpu);
  426. break;
  427. default:
  428. break;
  429. }
  430. return NOTIFY_OK;
  431. }
  432. static __init void uv_scir_register_cpu_notifier(void)
  433. {
  434. hotcpu_notifier(uv_scir_cpu_notify, 0);
  435. }
  436. #else /* !CONFIG_HOTPLUG_CPU */
  437. static __init void uv_scir_register_cpu_notifier(void)
  438. {
  439. }
  440. static __init int uv_init_heartbeat(void)
  441. {
  442. int cpu;
  443. if (is_uv_system())
  444. for_each_online_cpu(cpu)
  445. uv_heartbeat_enable(cpu);
  446. return 0;
  447. }
  448. late_initcall(uv_init_heartbeat);
  449. #endif /* !CONFIG_HOTPLUG_CPU */
  450. /*
  451. * Called on each cpu to initialize the per_cpu UV data area.
  452. * FIXME: hotplug not supported yet
  453. */
  454. void __cpuinit uv_cpu_init(void)
  455. {
  456. /* CPU 0 initilization will be done via uv_system_init. */
  457. if (!uv_blade_info)
  458. return;
  459. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  460. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  461. set_x2apic_extra_bits(uv_hub_info->pnode);
  462. }
  463. void __init uv_system_init(void)
  464. {
  465. union uvh_si_addr_map_config_u m_n_config;
  466. union uvh_node_id_u node_id;
  467. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  468. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  469. int gnode_extra, max_pnode = 0;
  470. unsigned long mmr_base, present, paddr;
  471. unsigned short pnode_mask;
  472. map_low_mmrs();
  473. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  474. m_val = m_n_config.s.m_skt;
  475. n_val = m_n_config.s.n_skt;
  476. mmr_base =
  477. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  478. ~UV_MMR_ENABLE;
  479. pnode_mask = (1 << n_val) - 1;
  480. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  481. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  482. gnode_upper = ((unsigned long)gnode_extra << m_val);
  483. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  484. n_val, m_val, gnode_upper, gnode_extra);
  485. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  486. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  487. uv_possible_blades +=
  488. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  489. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  490. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  491. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  492. BUG_ON(!uv_blade_info);
  493. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  494. uv_blade_info[blade].memory_nid = -1;
  495. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  496. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  497. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  498. BUG_ON(!uv_node_to_blade);
  499. memset(uv_node_to_blade, 255, bytes);
  500. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  501. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  502. BUG_ON(!uv_cpu_to_blade);
  503. memset(uv_cpu_to_blade, 255, bytes);
  504. blade = 0;
  505. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  506. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  507. for (j = 0; j < 64; j++) {
  508. if (!test_bit(j, &present))
  509. continue;
  510. uv_blade_info[blade].pnode = (i * 64 + j);
  511. uv_blade_info[blade].nr_possible_cpus = 0;
  512. uv_blade_info[blade].nr_online_cpus = 0;
  513. blade++;
  514. }
  515. }
  516. uv_bios_init();
  517. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
  518. &sn_coherency_id, &sn_region_size);
  519. uv_rtc_init();
  520. for_each_present_cpu(cpu) {
  521. nid = cpu_to_node(cpu);
  522. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  523. blade = boot_pnode_to_blade(pnode);
  524. lcpu = uv_blade_info[blade].nr_possible_cpus;
  525. uv_blade_info[blade].nr_possible_cpus++;
  526. /* Any node on the blade, else will contain -1. */
  527. uv_blade_info[blade].memory_nid = nid;
  528. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  529. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  530. uv_cpu_hub_info(cpu)->m_val = m_val;
  531. uv_cpu_hub_info(cpu)->n_val = n_val;
  532. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  533. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  534. uv_cpu_hub_info(cpu)->pnode = pnode;
  535. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  536. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  537. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  538. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  539. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  540. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  541. uv_cpu_hub_info(cpu)->scir.offset = SCIR_LOCAL_MMR_BASE + lcpu;
  542. uv_node_to_blade[nid] = blade;
  543. uv_cpu_to_blade[cpu] = blade;
  544. max_pnode = max(pnode, max_pnode);
  545. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
  546. "lcpu %d, blade %d\n",
  547. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  548. lcpu, blade);
  549. }
  550. /* Add blade/pnode info for nodes without cpus */
  551. for_each_online_node(nid) {
  552. if (uv_node_to_blade[nid] >= 0)
  553. continue;
  554. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  555. paddr = uv_soc_phys_ram_to_gpa(paddr);
  556. pnode = (paddr >> m_val) & pnode_mask;
  557. blade = boot_pnode_to_blade(pnode);
  558. uv_node_to_blade[nid] = blade;
  559. max_pnode = max(pnode, max_pnode);
  560. }
  561. map_gru_high(max_pnode);
  562. map_mmr_high(max_pnode);
  563. map_mmioh_high(max_pnode);
  564. uv_cpu_init();
  565. uv_scir_register_cpu_notifier();
  566. proc_mkdir("sgi_uv", NULL);
  567. }