setup-sh7724.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089
  1. /*
  2. * SH7724 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on SH7723 Setup
  9. * Copyright (C) 2008 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/mm.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/uio_driver.h>
  21. #include <linux/sh_timer.h>
  22. #include <linux/io.h>
  23. #include <linux/notifier.h>
  24. #include <asm/suspend.h>
  25. #include <asm/clock.h>
  26. #include <asm/mmzone.h>
  27. #include <cpu/sh7724.h>
  28. /* Serial */
  29. static struct plat_sci_port sci_platform_data[] = {
  30. {
  31. .mapbase = 0xffe00000,
  32. .flags = UPF_BOOT_AUTOCONF,
  33. .type = PORT_SCIF,
  34. .irqs = { 80, 80, 80, 80 },
  35. .clk = "scif0",
  36. }, {
  37. .mapbase = 0xffe10000,
  38. .flags = UPF_BOOT_AUTOCONF,
  39. .type = PORT_SCIF,
  40. .irqs = { 81, 81, 81, 81 },
  41. .clk = "scif1",
  42. }, {
  43. .mapbase = 0xffe20000,
  44. .flags = UPF_BOOT_AUTOCONF,
  45. .type = PORT_SCIF,
  46. .irqs = { 82, 82, 82, 82 },
  47. .clk = "scif2",
  48. }, {
  49. .mapbase = 0xa4e30000,
  50. .flags = UPF_BOOT_AUTOCONF,
  51. .type = PORT_SCIFA,
  52. .irqs = { 56, 56, 56, 56 },
  53. .clk = "scif3",
  54. }, {
  55. .mapbase = 0xa4e40000,
  56. .flags = UPF_BOOT_AUTOCONF,
  57. .type = PORT_SCIFA,
  58. .irqs = { 88, 88, 88, 88 },
  59. .clk = "scif4",
  60. }, {
  61. .mapbase = 0xa4e50000,
  62. .flags = UPF_BOOT_AUTOCONF,
  63. .type = PORT_SCIFA,
  64. .irqs = { 109, 109, 109, 109 },
  65. .clk = "scif5",
  66. }, {
  67. .flags = 0,
  68. }
  69. };
  70. static struct platform_device sci_device = {
  71. .name = "sh-sci",
  72. .id = -1,
  73. .dev = {
  74. .platform_data = sci_platform_data,
  75. },
  76. };
  77. /* RTC */
  78. static struct resource rtc_resources[] = {
  79. [0] = {
  80. .start = 0xa465fec0,
  81. .end = 0xa465fec0 + 0x58 - 1,
  82. .flags = IORESOURCE_IO,
  83. },
  84. [1] = {
  85. /* Period IRQ */
  86. .start = 69,
  87. .flags = IORESOURCE_IRQ,
  88. },
  89. [2] = {
  90. /* Carry IRQ */
  91. .start = 70,
  92. .flags = IORESOURCE_IRQ,
  93. },
  94. [3] = {
  95. /* Alarm IRQ */
  96. .start = 68,
  97. .flags = IORESOURCE_IRQ,
  98. },
  99. };
  100. static struct platform_device rtc_device = {
  101. .name = "sh-rtc",
  102. .id = -1,
  103. .num_resources = ARRAY_SIZE(rtc_resources),
  104. .resource = rtc_resources,
  105. .archdata = {
  106. .hwblk_id = HWBLK_RTC,
  107. },
  108. };
  109. /* I2C0 */
  110. static struct resource iic0_resources[] = {
  111. [0] = {
  112. .name = "IIC0",
  113. .start = 0x04470000,
  114. .end = 0x04470018 - 1,
  115. .flags = IORESOURCE_MEM,
  116. },
  117. [1] = {
  118. .start = 96,
  119. .end = 99,
  120. .flags = IORESOURCE_IRQ,
  121. },
  122. };
  123. static struct platform_device iic0_device = {
  124. .name = "i2c-sh_mobile",
  125. .id = 0, /* "i2c0" clock */
  126. .num_resources = ARRAY_SIZE(iic0_resources),
  127. .resource = iic0_resources,
  128. .archdata = {
  129. .hwblk_id = HWBLK_IIC0,
  130. },
  131. };
  132. /* I2C1 */
  133. static struct resource iic1_resources[] = {
  134. [0] = {
  135. .name = "IIC1",
  136. .start = 0x04750000,
  137. .end = 0x04750018 - 1,
  138. .flags = IORESOURCE_MEM,
  139. },
  140. [1] = {
  141. .start = 92,
  142. .end = 95,
  143. .flags = IORESOURCE_IRQ,
  144. },
  145. };
  146. static struct platform_device iic1_device = {
  147. .name = "i2c-sh_mobile",
  148. .id = 1, /* "i2c1" clock */
  149. .num_resources = ARRAY_SIZE(iic1_resources),
  150. .resource = iic1_resources,
  151. .archdata = {
  152. .hwblk_id = HWBLK_IIC1,
  153. },
  154. };
  155. /* VPU */
  156. static struct uio_info vpu_platform_data = {
  157. .name = "VPU5F",
  158. .version = "0",
  159. .irq = 60,
  160. };
  161. static struct resource vpu_resources[] = {
  162. [0] = {
  163. .name = "VPU",
  164. .start = 0xfe900000,
  165. .end = 0xfe902807,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. [1] = {
  169. /* place holder for contiguous memory */
  170. },
  171. };
  172. static struct platform_device vpu_device = {
  173. .name = "uio_pdrv_genirq",
  174. .id = 0,
  175. .dev = {
  176. .platform_data = &vpu_platform_data,
  177. },
  178. .resource = vpu_resources,
  179. .num_resources = ARRAY_SIZE(vpu_resources),
  180. .archdata = {
  181. .hwblk_id = HWBLK_VPU,
  182. },
  183. };
  184. /* VEU0 */
  185. static struct uio_info veu0_platform_data = {
  186. .name = "VEU3F0",
  187. .version = "0",
  188. .irq = 83,
  189. };
  190. static struct resource veu0_resources[] = {
  191. [0] = {
  192. .name = "VEU3F0",
  193. .start = 0xfe920000,
  194. .end = 0xfe9200cb,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. [1] = {
  198. /* place holder for contiguous memory */
  199. },
  200. };
  201. static struct platform_device veu0_device = {
  202. .name = "uio_pdrv_genirq",
  203. .id = 1,
  204. .dev = {
  205. .platform_data = &veu0_platform_data,
  206. },
  207. .resource = veu0_resources,
  208. .num_resources = ARRAY_SIZE(veu0_resources),
  209. .archdata = {
  210. .hwblk_id = HWBLK_VEU0,
  211. },
  212. };
  213. /* VEU1 */
  214. static struct uio_info veu1_platform_data = {
  215. .name = "VEU3F1",
  216. .version = "0",
  217. .irq = 54,
  218. };
  219. static struct resource veu1_resources[] = {
  220. [0] = {
  221. .name = "VEU3F1",
  222. .start = 0xfe924000,
  223. .end = 0xfe9240cb,
  224. .flags = IORESOURCE_MEM,
  225. },
  226. [1] = {
  227. /* place holder for contiguous memory */
  228. },
  229. };
  230. static struct platform_device veu1_device = {
  231. .name = "uio_pdrv_genirq",
  232. .id = 2,
  233. .dev = {
  234. .platform_data = &veu1_platform_data,
  235. },
  236. .resource = veu1_resources,
  237. .num_resources = ARRAY_SIZE(veu1_resources),
  238. .archdata = {
  239. .hwblk_id = HWBLK_VEU1,
  240. },
  241. };
  242. static struct sh_timer_config cmt_platform_data = {
  243. .name = "CMT",
  244. .channel_offset = 0x60,
  245. .timer_bit = 5,
  246. .clk = "cmt0",
  247. .clockevent_rating = 125,
  248. .clocksource_rating = 200,
  249. };
  250. static struct resource cmt_resources[] = {
  251. [0] = {
  252. .name = "CMT",
  253. .start = 0x044a0060,
  254. .end = 0x044a006b,
  255. .flags = IORESOURCE_MEM,
  256. },
  257. [1] = {
  258. .start = 104,
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. };
  262. static struct platform_device cmt_device = {
  263. .name = "sh_cmt",
  264. .id = 0,
  265. .dev = {
  266. .platform_data = &cmt_platform_data,
  267. },
  268. .resource = cmt_resources,
  269. .num_resources = ARRAY_SIZE(cmt_resources),
  270. .archdata = {
  271. .hwblk_id = HWBLK_CMT,
  272. },
  273. };
  274. static struct sh_timer_config tmu0_platform_data = {
  275. .name = "TMU0",
  276. .channel_offset = 0x04,
  277. .timer_bit = 0,
  278. .clk = "tmu0",
  279. .clockevent_rating = 200,
  280. };
  281. static struct resource tmu0_resources[] = {
  282. [0] = {
  283. .name = "TMU0",
  284. .start = 0xffd80008,
  285. .end = 0xffd80013,
  286. .flags = IORESOURCE_MEM,
  287. },
  288. [1] = {
  289. .start = 16,
  290. .flags = IORESOURCE_IRQ,
  291. },
  292. };
  293. static struct platform_device tmu0_device = {
  294. .name = "sh_tmu",
  295. .id = 0,
  296. .dev = {
  297. .platform_data = &tmu0_platform_data,
  298. },
  299. .resource = tmu0_resources,
  300. .num_resources = ARRAY_SIZE(tmu0_resources),
  301. .archdata = {
  302. .hwblk_id = HWBLK_TMU0,
  303. },
  304. };
  305. static struct sh_timer_config tmu1_platform_data = {
  306. .name = "TMU1",
  307. .channel_offset = 0x10,
  308. .timer_bit = 1,
  309. .clk = "tmu0",
  310. .clocksource_rating = 200,
  311. };
  312. static struct resource tmu1_resources[] = {
  313. [0] = {
  314. .name = "TMU1",
  315. .start = 0xffd80014,
  316. .end = 0xffd8001f,
  317. .flags = IORESOURCE_MEM,
  318. },
  319. [1] = {
  320. .start = 17,
  321. .flags = IORESOURCE_IRQ,
  322. },
  323. };
  324. static struct platform_device tmu1_device = {
  325. .name = "sh_tmu",
  326. .id = 1,
  327. .dev = {
  328. .platform_data = &tmu1_platform_data,
  329. },
  330. .resource = tmu1_resources,
  331. .num_resources = ARRAY_SIZE(tmu1_resources),
  332. .archdata = {
  333. .hwblk_id = HWBLK_TMU0,
  334. },
  335. };
  336. static struct sh_timer_config tmu2_platform_data = {
  337. .name = "TMU2",
  338. .channel_offset = 0x1c,
  339. .timer_bit = 2,
  340. .clk = "tmu0",
  341. };
  342. static struct resource tmu2_resources[] = {
  343. [0] = {
  344. .name = "TMU2",
  345. .start = 0xffd80020,
  346. .end = 0xffd8002b,
  347. .flags = IORESOURCE_MEM,
  348. },
  349. [1] = {
  350. .start = 18,
  351. .flags = IORESOURCE_IRQ,
  352. },
  353. };
  354. static struct platform_device tmu2_device = {
  355. .name = "sh_tmu",
  356. .id = 2,
  357. .dev = {
  358. .platform_data = &tmu2_platform_data,
  359. },
  360. .resource = tmu2_resources,
  361. .num_resources = ARRAY_SIZE(tmu2_resources),
  362. .archdata = {
  363. .hwblk_id = HWBLK_TMU0,
  364. },
  365. };
  366. static struct sh_timer_config tmu3_platform_data = {
  367. .name = "TMU3",
  368. .channel_offset = 0x04,
  369. .timer_bit = 0,
  370. .clk = "tmu1",
  371. };
  372. static struct resource tmu3_resources[] = {
  373. [0] = {
  374. .name = "TMU3",
  375. .start = 0xffd90008,
  376. .end = 0xffd90013,
  377. .flags = IORESOURCE_MEM,
  378. },
  379. [1] = {
  380. .start = 57,
  381. .flags = IORESOURCE_IRQ,
  382. },
  383. };
  384. static struct platform_device tmu3_device = {
  385. .name = "sh_tmu",
  386. .id = 3,
  387. .dev = {
  388. .platform_data = &tmu3_platform_data,
  389. },
  390. .resource = tmu3_resources,
  391. .num_resources = ARRAY_SIZE(tmu3_resources),
  392. .archdata = {
  393. .hwblk_id = HWBLK_TMU1,
  394. },
  395. };
  396. static struct sh_timer_config tmu4_platform_data = {
  397. .name = "TMU4",
  398. .channel_offset = 0x10,
  399. .timer_bit = 1,
  400. .clk = "tmu1",
  401. };
  402. static struct resource tmu4_resources[] = {
  403. [0] = {
  404. .name = "TMU4",
  405. .start = 0xffd90014,
  406. .end = 0xffd9001f,
  407. .flags = IORESOURCE_MEM,
  408. },
  409. [1] = {
  410. .start = 58,
  411. .flags = IORESOURCE_IRQ,
  412. },
  413. };
  414. static struct platform_device tmu4_device = {
  415. .name = "sh_tmu",
  416. .id = 4,
  417. .dev = {
  418. .platform_data = &tmu4_platform_data,
  419. },
  420. .resource = tmu4_resources,
  421. .num_resources = ARRAY_SIZE(tmu4_resources),
  422. .archdata = {
  423. .hwblk_id = HWBLK_TMU1,
  424. },
  425. };
  426. static struct sh_timer_config tmu5_platform_data = {
  427. .name = "TMU5",
  428. .channel_offset = 0x1c,
  429. .timer_bit = 2,
  430. .clk = "tmu1",
  431. };
  432. static struct resource tmu5_resources[] = {
  433. [0] = {
  434. .name = "TMU5",
  435. .start = 0xffd90020,
  436. .end = 0xffd9002b,
  437. .flags = IORESOURCE_MEM,
  438. },
  439. [1] = {
  440. .start = 57,
  441. .flags = IORESOURCE_IRQ,
  442. },
  443. };
  444. static struct platform_device tmu5_device = {
  445. .name = "sh_tmu",
  446. .id = 5,
  447. .dev = {
  448. .platform_data = &tmu5_platform_data,
  449. },
  450. .resource = tmu5_resources,
  451. .num_resources = ARRAY_SIZE(tmu5_resources),
  452. .archdata = {
  453. .hwblk_id = HWBLK_TMU1,
  454. },
  455. };
  456. /* JPU */
  457. static struct uio_info jpu_platform_data = {
  458. .name = "JPU",
  459. .version = "0",
  460. .irq = 27,
  461. };
  462. static struct resource jpu_resources[] = {
  463. [0] = {
  464. .name = "JPU",
  465. .start = 0xfe980000,
  466. .end = 0xfe9902d3,
  467. .flags = IORESOURCE_MEM,
  468. },
  469. [1] = {
  470. /* place holder for contiguous memory */
  471. },
  472. };
  473. static struct platform_device jpu_device = {
  474. .name = "uio_pdrv_genirq",
  475. .id = 3,
  476. .dev = {
  477. .platform_data = &jpu_platform_data,
  478. },
  479. .resource = jpu_resources,
  480. .num_resources = ARRAY_SIZE(jpu_resources),
  481. .archdata = {
  482. .hwblk_id = HWBLK_JPU,
  483. },
  484. };
  485. /* SPU2DSP0 */
  486. static struct uio_info spu0_platform_data = {
  487. .name = "SPU2DSP0",
  488. .version = "0",
  489. .irq = 86,
  490. };
  491. static struct resource spu0_resources[] = {
  492. [0] = {
  493. .name = "SPU2DSP0",
  494. .start = 0xFE200000,
  495. .end = 0xFE2FFFFF,
  496. .flags = IORESOURCE_MEM,
  497. },
  498. [1] = {
  499. /* place holder for contiguous memory */
  500. },
  501. };
  502. static struct platform_device spu0_device = {
  503. .name = "uio_pdrv_genirq",
  504. .id = 4,
  505. .dev = {
  506. .platform_data = &spu0_platform_data,
  507. },
  508. .resource = spu0_resources,
  509. .num_resources = ARRAY_SIZE(spu0_resources),
  510. .archdata = {
  511. .hwblk_id = HWBLK_SPU,
  512. },
  513. };
  514. /* SPU2DSP1 */
  515. static struct uio_info spu1_platform_data = {
  516. .name = "SPU2DSP1",
  517. .version = "0",
  518. .irq = 87,
  519. };
  520. static struct resource spu1_resources[] = {
  521. [0] = {
  522. .name = "SPU2DSP1",
  523. .start = 0xFE300000,
  524. .end = 0xFE3FFFFF,
  525. .flags = IORESOURCE_MEM,
  526. },
  527. [1] = {
  528. /* place holder for contiguous memory */
  529. },
  530. };
  531. static struct platform_device spu1_device = {
  532. .name = "uio_pdrv_genirq",
  533. .id = 5,
  534. .dev = {
  535. .platform_data = &spu1_platform_data,
  536. },
  537. .resource = spu1_resources,
  538. .num_resources = ARRAY_SIZE(spu1_resources),
  539. .archdata = {
  540. .hwblk_id = HWBLK_SPU,
  541. },
  542. };
  543. static struct platform_device *sh7724_devices[] __initdata = {
  544. &cmt_device,
  545. &tmu0_device,
  546. &tmu1_device,
  547. &tmu2_device,
  548. &tmu3_device,
  549. &tmu4_device,
  550. &tmu5_device,
  551. &sci_device,
  552. &rtc_device,
  553. &iic0_device,
  554. &iic1_device,
  555. &vpu_device,
  556. &veu0_device,
  557. &veu1_device,
  558. &jpu_device,
  559. &spu0_device,
  560. &spu1_device,
  561. };
  562. static int __init sh7724_devices_setup(void)
  563. {
  564. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  565. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  566. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  567. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  568. platform_resource_setup_memory(&spu0_device, "spu0", 2 << 20);
  569. platform_resource_setup_memory(&spu1_device, "spu1", 2 << 20);
  570. return platform_add_devices(sh7724_devices,
  571. ARRAY_SIZE(sh7724_devices));
  572. }
  573. arch_initcall(sh7724_devices_setup);
  574. static struct platform_device *sh7724_early_devices[] __initdata = {
  575. &cmt_device,
  576. &tmu0_device,
  577. &tmu1_device,
  578. &tmu2_device,
  579. &tmu3_device,
  580. &tmu4_device,
  581. &tmu5_device,
  582. };
  583. void __init plat_early_device_setup(void)
  584. {
  585. early_platform_add_devices(sh7724_early_devices,
  586. ARRAY_SIZE(sh7724_early_devices));
  587. }
  588. #define RAMCR_CACHE_L2FC 0x0002
  589. #define RAMCR_CACHE_L2E 0x0001
  590. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  591. void __uses_jump_to_uncached l2_cache_init(void)
  592. {
  593. /* Enable L2 cache */
  594. ctrl_outl(L2_CACHE_ENABLE, RAMCR);
  595. }
  596. enum {
  597. UNUSED = 0,
  598. /* interrupt sources */
  599. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  600. HUDI,
  601. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  602. _2DG_TRI, _2DG_INI, _2DG_CEI,
  603. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  604. VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU,
  605. SCIFA3,
  606. VPU,
  607. TPU,
  608. CEU1,
  609. BEU1,
  610. USB0, USB1,
  611. ATAPI,
  612. RTC_ATI, RTC_PRI, RTC_CUI,
  613. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  614. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  615. KEYSC,
  616. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  617. VEU0,
  618. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  619. SPU_SPUI0, SPU_SPUI1,
  620. SCIFA4,
  621. ICB,
  622. ETHI,
  623. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  624. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  625. SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2, SDHI0_SDHII3,
  626. CMT,
  627. TSIF,
  628. FSI,
  629. SCIFA5,
  630. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  631. IRDA,
  632. SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2,
  633. JPU,
  634. _2DDMAC,
  635. MMC_MMC2I, MMC_MMC3I,
  636. LCDC,
  637. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  638. /* interrupt groups */
  639. DMAC1A, _2DG, DMAC0A, VIO, USB, RTC,
  640. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMCIF,
  641. };
  642. static struct intc_vect vectors[] __initdata = {
  643. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  644. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  645. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  646. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  647. INTC_VECT(DMAC1A_DEI0, 0x700),
  648. INTC_VECT(DMAC1A_DEI1, 0x720),
  649. INTC_VECT(DMAC1A_DEI2, 0x740),
  650. INTC_VECT(DMAC1A_DEI3, 0x760),
  651. INTC_VECT(_2DG_TRI, 0x780),
  652. INTC_VECT(_2DG_INI, 0x7A0),
  653. INTC_VECT(_2DG_CEI, 0x7C0),
  654. INTC_VECT(DMAC0A_DEI0, 0x800),
  655. INTC_VECT(DMAC0A_DEI1, 0x820),
  656. INTC_VECT(DMAC0A_DEI2, 0x840),
  657. INTC_VECT(DMAC0A_DEI3, 0x860),
  658. INTC_VECT(VIO_CEU0, 0x880),
  659. INTC_VECT(VIO_BEU0, 0x8A0),
  660. INTC_VECT(VIO_VEU1, 0x8C0),
  661. INTC_VECT(VIO_VOU, 0x8E0),
  662. INTC_VECT(SCIFA3, 0x900),
  663. INTC_VECT(VPU, 0x980),
  664. INTC_VECT(TPU, 0x9A0),
  665. INTC_VECT(CEU1, 0x9E0),
  666. INTC_VECT(BEU1, 0xA00),
  667. INTC_VECT(USB0, 0xA20),
  668. INTC_VECT(USB1, 0xA40),
  669. INTC_VECT(ATAPI, 0xA60),
  670. INTC_VECT(RTC_ATI, 0xA80),
  671. INTC_VECT(RTC_PRI, 0xAA0),
  672. INTC_VECT(RTC_CUI, 0xAC0),
  673. INTC_VECT(DMAC1B_DEI4, 0xB00),
  674. INTC_VECT(DMAC1B_DEI5, 0xB20),
  675. INTC_VECT(DMAC1B_DADERR, 0xB40),
  676. INTC_VECT(DMAC0B_DEI4, 0xB80),
  677. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  678. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  679. INTC_VECT(KEYSC, 0xBE0),
  680. INTC_VECT(SCIF_SCIF0, 0xC00),
  681. INTC_VECT(SCIF_SCIF1, 0xC20),
  682. INTC_VECT(SCIF_SCIF2, 0xC40),
  683. INTC_VECT(VEU0, 0xC60),
  684. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  685. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  686. INTC_VECT(SPU_SPUI0, 0xCC0),
  687. INTC_VECT(SPU_SPUI1, 0xCE0),
  688. INTC_VECT(SCIFA4, 0xD00),
  689. INTC_VECT(ICB, 0xD20),
  690. INTC_VECT(ETHI, 0xD60),
  691. INTC_VECT(I2C1_ALI, 0xD80),
  692. INTC_VECT(I2C1_TACKI, 0xDA0),
  693. INTC_VECT(I2C1_WAITI, 0xDC0),
  694. INTC_VECT(I2C1_DTEI, 0xDE0),
  695. INTC_VECT(I2C0_ALI, 0xE00),
  696. INTC_VECT(I2C0_TACKI, 0xE20),
  697. INTC_VECT(I2C0_WAITI, 0xE40),
  698. INTC_VECT(I2C0_DTEI, 0xE60),
  699. INTC_VECT(SDHI0_SDHII0, 0xE80),
  700. INTC_VECT(SDHI0_SDHII1, 0xEA0),
  701. INTC_VECT(SDHI0_SDHII2, 0xEC0),
  702. INTC_VECT(SDHI0_SDHII3, 0xEE0),
  703. INTC_VECT(CMT, 0xF00),
  704. INTC_VECT(TSIF, 0xF20),
  705. INTC_VECT(FSI, 0xF80),
  706. INTC_VECT(SCIFA5, 0xFA0),
  707. INTC_VECT(TMU0_TUNI0, 0x400),
  708. INTC_VECT(TMU0_TUNI1, 0x420),
  709. INTC_VECT(TMU0_TUNI2, 0x440),
  710. INTC_VECT(IRDA, 0x480),
  711. INTC_VECT(SDHI1_SDHII0, 0x4E0),
  712. INTC_VECT(SDHI1_SDHII1, 0x500),
  713. INTC_VECT(SDHI1_SDHII2, 0x520),
  714. INTC_VECT(JPU, 0x560),
  715. INTC_VECT(_2DDMAC, 0x4A0),
  716. INTC_VECT(MMC_MMC2I, 0x5A0),
  717. INTC_VECT(MMC_MMC3I, 0x5C0),
  718. INTC_VECT(LCDC, 0xF40),
  719. INTC_VECT(TMU1_TUNI0, 0x920),
  720. INTC_VECT(TMU1_TUNI1, 0x940),
  721. INTC_VECT(TMU1_TUNI2, 0x960),
  722. };
  723. static struct intc_group groups[] __initdata = {
  724. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  725. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI),
  726. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  727. INTC_GROUP(VIO, VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU),
  728. INTC_GROUP(USB, USB0, USB1),
  729. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  730. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  731. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  732. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  733. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  734. INTC_GROUP(SDHI0, SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2, SDHI0_SDHII3),
  735. INTC_GROUP(SDHI1, SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2),
  736. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  737. INTC_GROUP(MMCIF, MMC_MMC2I, MMC_MMC3I),
  738. };
  739. static struct intc_mask_reg mask_registers[] __initdata = {
  740. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  741. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  742. 0, SDHI1_SDHII2, SDHI1_SDHII1, SDHI1_SDHII0 } },
  743. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  744. { VIO_VOU, VIO_VEU1, VIO_BEU0, VIO_CEU0,
  745. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  746. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  747. { 0, 0, 0, VPU, ATAPI, ETHI, 0, SCIFA3 } },
  748. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  749. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  750. SPU_SPUI1, SPU_SPUI0, BEU1, IRDA } },
  751. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  752. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  753. JPU, 0, 0, LCDC } },
  754. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  755. { KEYSC, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  756. VEU0, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  757. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  758. { 0, 0, ICB, SCIFA4,
  759. CEU1, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  760. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  761. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  762. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  763. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  764. { SDHI0_SDHII3, SDHI0_SDHII2, SDHI0_SDHII1, SDHI0_SDHII0,
  765. 0, 0, SCIFA5, FSI } },
  766. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  767. { 0, 0, 0, CMT, 0, USB1, USB0, 0 } },
  768. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  769. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  770. 0, RTC_CUI, RTC_PRI, RTC_ATI } },
  771. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  772. { 0, _2DG_CEI, _2DG_INI, _2DG_TRI,
  773. 0, TPU, 0, TSIF } },
  774. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  775. { 0, 0, MMC_MMC3I, MMC_MMC2I, 0, 0, 0, _2DDMAC } },
  776. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  777. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  778. };
  779. static struct intc_prio_reg prio_registers[] __initdata = {
  780. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  781. TMU0_TUNI2, IRDA } },
  782. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, DMAC1A, BEU1 } },
  783. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  784. TMU1_TUNI2, SPU } },
  785. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMCIF, 0, ATAPI } },
  786. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA3, VPU } },
  787. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC0B, USB, CMT } },
  788. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  789. SCIF_SCIF2, VEU0 } },
  790. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  791. I2C1, I2C0 } },
  792. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA4, ICB, TSIF, _2DG } },
  793. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU1, ETHI, FSI, SDHI1 } },
  794. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, 0, SDHI0 } },
  795. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA5, 0, TPU, _2DDMAC } },
  796. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  797. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  798. };
  799. static struct intc_sense_reg sense_registers[] __initdata = {
  800. { 0xa414001c, 16, 2, /* ICR1 */
  801. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  802. };
  803. static struct intc_mask_reg ack_registers[] __initdata = {
  804. { 0xa4140024, 0, 8, /* INTREQ00 */
  805. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  806. };
  807. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7724", vectors, groups,
  808. mask_registers, prio_registers, sense_registers,
  809. ack_registers);
  810. void __init plat_irq_setup(void)
  811. {
  812. register_intc_controller(&intc_desc);
  813. }
  814. static struct {
  815. /* BSC */
  816. unsigned long mmselr;
  817. unsigned long cs0bcr;
  818. unsigned long cs4bcr;
  819. unsigned long cs5abcr;
  820. unsigned long cs5bbcr;
  821. unsigned long cs6abcr;
  822. unsigned long cs6bbcr;
  823. unsigned long cs4wcr;
  824. unsigned long cs5awcr;
  825. unsigned long cs5bwcr;
  826. unsigned long cs6awcr;
  827. unsigned long cs6bwcr;
  828. /* INTC */
  829. unsigned short ipra;
  830. unsigned short iprb;
  831. unsigned short iprc;
  832. unsigned short iprd;
  833. unsigned short ipre;
  834. unsigned short iprf;
  835. unsigned short iprg;
  836. unsigned short iprh;
  837. unsigned short ipri;
  838. unsigned short iprj;
  839. unsigned short iprk;
  840. unsigned short iprl;
  841. unsigned char imr0;
  842. unsigned char imr1;
  843. unsigned char imr2;
  844. unsigned char imr3;
  845. unsigned char imr4;
  846. unsigned char imr5;
  847. unsigned char imr6;
  848. unsigned char imr7;
  849. unsigned char imr8;
  850. unsigned char imr9;
  851. unsigned char imr10;
  852. unsigned char imr11;
  853. unsigned char imr12;
  854. /* RWDT */
  855. unsigned short rwtcnt;
  856. unsigned short rwtcsr;
  857. /* CPG */
  858. unsigned long irdaclk;
  859. unsigned long spuclk;
  860. } sh7724_rstandby_state;
  861. static int sh7724_pre_sleep_notifier_call(struct notifier_block *nb,
  862. unsigned long flags, void *unused)
  863. {
  864. if (!(flags & SUSP_SH_RSTANDBY))
  865. return NOTIFY_DONE;
  866. /* BCR */
  867. sh7724_rstandby_state.mmselr = __raw_readl(0xff800020); /* MMSELR */
  868. sh7724_rstandby_state.mmselr |= 0xa5a50000;
  869. sh7724_rstandby_state.cs0bcr = __raw_readl(0xfec10004); /* CS0BCR */
  870. sh7724_rstandby_state.cs4bcr = __raw_readl(0xfec10010); /* CS4BCR */
  871. sh7724_rstandby_state.cs5abcr = __raw_readl(0xfec10014); /* CS5ABCR */
  872. sh7724_rstandby_state.cs5bbcr = __raw_readl(0xfec10018); /* CS5BBCR */
  873. sh7724_rstandby_state.cs6abcr = __raw_readl(0xfec1001c); /* CS6ABCR */
  874. sh7724_rstandby_state.cs6bbcr = __raw_readl(0xfec10020); /* CS6BBCR */
  875. sh7724_rstandby_state.cs4wcr = __raw_readl(0xfec10030); /* CS4WCR */
  876. sh7724_rstandby_state.cs5awcr = __raw_readl(0xfec10034); /* CS5AWCR */
  877. sh7724_rstandby_state.cs5bwcr = __raw_readl(0xfec10038); /* CS5BWCR */
  878. sh7724_rstandby_state.cs6awcr = __raw_readl(0xfec1003c); /* CS6AWCR */
  879. sh7724_rstandby_state.cs6bwcr = __raw_readl(0xfec10040); /* CS6BWCR */
  880. /* INTC */
  881. sh7724_rstandby_state.ipra = __raw_readw(0xa4080000); /* IPRA */
  882. sh7724_rstandby_state.iprb = __raw_readw(0xa4080004); /* IPRB */
  883. sh7724_rstandby_state.iprc = __raw_readw(0xa4080008); /* IPRC */
  884. sh7724_rstandby_state.iprd = __raw_readw(0xa408000c); /* IPRD */
  885. sh7724_rstandby_state.ipre = __raw_readw(0xa4080010); /* IPRE */
  886. sh7724_rstandby_state.iprf = __raw_readw(0xa4080014); /* IPRF */
  887. sh7724_rstandby_state.iprg = __raw_readw(0xa4080018); /* IPRG */
  888. sh7724_rstandby_state.iprh = __raw_readw(0xa408001c); /* IPRH */
  889. sh7724_rstandby_state.ipri = __raw_readw(0xa4080020); /* IPRI */
  890. sh7724_rstandby_state.iprj = __raw_readw(0xa4080024); /* IPRJ */
  891. sh7724_rstandby_state.iprk = __raw_readw(0xa4080028); /* IPRK */
  892. sh7724_rstandby_state.iprl = __raw_readw(0xa408002c); /* IPRL */
  893. sh7724_rstandby_state.imr0 = __raw_readb(0xa4080080); /* IMR0 */
  894. sh7724_rstandby_state.imr1 = __raw_readb(0xa4080084); /* IMR1 */
  895. sh7724_rstandby_state.imr2 = __raw_readb(0xa4080088); /* IMR2 */
  896. sh7724_rstandby_state.imr3 = __raw_readb(0xa408008c); /* IMR3 */
  897. sh7724_rstandby_state.imr4 = __raw_readb(0xa4080090); /* IMR4 */
  898. sh7724_rstandby_state.imr5 = __raw_readb(0xa4080094); /* IMR5 */
  899. sh7724_rstandby_state.imr6 = __raw_readb(0xa4080098); /* IMR6 */
  900. sh7724_rstandby_state.imr7 = __raw_readb(0xa408009c); /* IMR7 */
  901. sh7724_rstandby_state.imr8 = __raw_readb(0xa40800a0); /* IMR8 */
  902. sh7724_rstandby_state.imr9 = __raw_readb(0xa40800a4); /* IMR9 */
  903. sh7724_rstandby_state.imr10 = __raw_readb(0xa40800a8); /* IMR10 */
  904. sh7724_rstandby_state.imr11 = __raw_readb(0xa40800ac); /* IMR11 */
  905. sh7724_rstandby_state.imr12 = __raw_readb(0xa40800b0); /* IMR12 */
  906. /* RWDT */
  907. sh7724_rstandby_state.rwtcnt = __raw_readb(0xa4520000); /* RWTCNT */
  908. sh7724_rstandby_state.rwtcnt |= 0x5a00;
  909. sh7724_rstandby_state.rwtcsr = __raw_readb(0xa4520004); /* RWTCSR */
  910. sh7724_rstandby_state.rwtcsr |= 0xa500;
  911. __raw_writew(sh7724_rstandby_state.rwtcsr & 0x07, 0xa4520004);
  912. /* CPG */
  913. sh7724_rstandby_state.irdaclk = __raw_readl(0xa4150018); /* IRDACLKCR */
  914. sh7724_rstandby_state.spuclk = __raw_readl(0xa415003c); /* SPUCLKCR */
  915. return NOTIFY_DONE;
  916. }
  917. static int sh7724_post_sleep_notifier_call(struct notifier_block *nb,
  918. unsigned long flags, void *unused)
  919. {
  920. if (!(flags & SUSP_SH_RSTANDBY))
  921. return NOTIFY_DONE;
  922. /* BCR */
  923. __raw_writel(sh7724_rstandby_state.mmselr, 0xff800020); /* MMSELR */
  924. __raw_writel(sh7724_rstandby_state.cs0bcr, 0xfec10004); /* CS0BCR */
  925. __raw_writel(sh7724_rstandby_state.cs4bcr, 0xfec10010); /* CS4BCR */
  926. __raw_writel(sh7724_rstandby_state.cs5abcr, 0xfec10014); /* CS5ABCR */
  927. __raw_writel(sh7724_rstandby_state.cs5bbcr, 0xfec10018); /* CS5BBCR */
  928. __raw_writel(sh7724_rstandby_state.cs6abcr, 0xfec1001c); /* CS6ABCR */
  929. __raw_writel(sh7724_rstandby_state.cs6bbcr, 0xfec10020); /* CS6BBCR */
  930. __raw_writel(sh7724_rstandby_state.cs4wcr, 0xfec10030); /* CS4WCR */
  931. __raw_writel(sh7724_rstandby_state.cs5awcr, 0xfec10034); /* CS5AWCR */
  932. __raw_writel(sh7724_rstandby_state.cs5bwcr, 0xfec10038); /* CS5BWCR */
  933. __raw_writel(sh7724_rstandby_state.cs6awcr, 0xfec1003c); /* CS6AWCR */
  934. __raw_writel(sh7724_rstandby_state.cs6bwcr, 0xfec10040); /* CS6BWCR */
  935. /* INTC */
  936. __raw_writew(sh7724_rstandby_state.ipra, 0xa4080000); /* IPRA */
  937. __raw_writew(sh7724_rstandby_state.iprb, 0xa4080004); /* IPRB */
  938. __raw_writew(sh7724_rstandby_state.iprc, 0xa4080008); /* IPRC */
  939. __raw_writew(sh7724_rstandby_state.iprd, 0xa408000c); /* IPRD */
  940. __raw_writew(sh7724_rstandby_state.ipre, 0xa4080010); /* IPRE */
  941. __raw_writew(sh7724_rstandby_state.iprf, 0xa4080014); /* IPRF */
  942. __raw_writew(sh7724_rstandby_state.iprg, 0xa4080018); /* IPRG */
  943. __raw_writew(sh7724_rstandby_state.iprh, 0xa408001c); /* IPRH */
  944. __raw_writew(sh7724_rstandby_state.ipri, 0xa4080020); /* IPRI */
  945. __raw_writew(sh7724_rstandby_state.iprj, 0xa4080024); /* IPRJ */
  946. __raw_writew(sh7724_rstandby_state.iprk, 0xa4080028); /* IPRK */
  947. __raw_writew(sh7724_rstandby_state.iprl, 0xa408002c); /* IPRL */
  948. __raw_writeb(sh7724_rstandby_state.imr0, 0xa4080080); /* IMR0 */
  949. __raw_writeb(sh7724_rstandby_state.imr1, 0xa4080084); /* IMR1 */
  950. __raw_writeb(sh7724_rstandby_state.imr2, 0xa4080088); /* IMR2 */
  951. __raw_writeb(sh7724_rstandby_state.imr3, 0xa408008c); /* IMR3 */
  952. __raw_writeb(sh7724_rstandby_state.imr4, 0xa4080090); /* IMR4 */
  953. __raw_writeb(sh7724_rstandby_state.imr5, 0xa4080094); /* IMR5 */
  954. __raw_writeb(sh7724_rstandby_state.imr6, 0xa4080098); /* IMR6 */
  955. __raw_writeb(sh7724_rstandby_state.imr7, 0xa408009c); /* IMR7 */
  956. __raw_writeb(sh7724_rstandby_state.imr8, 0xa40800a0); /* IMR8 */
  957. __raw_writeb(sh7724_rstandby_state.imr9, 0xa40800a4); /* IMR9 */
  958. __raw_writeb(sh7724_rstandby_state.imr10, 0xa40800a8); /* IMR10 */
  959. __raw_writeb(sh7724_rstandby_state.imr11, 0xa40800ac); /* IMR11 */
  960. __raw_writeb(sh7724_rstandby_state.imr12, 0xa40800b0); /* IMR12 */
  961. /* RWDT */
  962. __raw_writew(sh7724_rstandby_state.rwtcnt, 0xa4520000); /* RWTCNT */
  963. __raw_writew(sh7724_rstandby_state.rwtcsr, 0xa4520004); /* RWTCSR */
  964. /* CPG */
  965. __raw_writel(sh7724_rstandby_state.irdaclk, 0xa4150018); /* IRDACLKCR */
  966. __raw_writel(sh7724_rstandby_state.spuclk, 0xa415003c); /* SPUCLKCR */
  967. return NOTIFY_DONE;
  968. }
  969. static struct notifier_block sh7724_pre_sleep_notifier = {
  970. .notifier_call = sh7724_pre_sleep_notifier_call,
  971. .priority = SH_MOBILE_PRE(SH_MOBILE_SLEEP_CPU),
  972. };
  973. static struct notifier_block sh7724_post_sleep_notifier = {
  974. .notifier_call = sh7724_post_sleep_notifier_call,
  975. .priority = SH_MOBILE_POST(SH_MOBILE_SLEEP_CPU),
  976. };
  977. static int __init sh7724_sleep_setup(void)
  978. {
  979. atomic_notifier_chain_register(&sh_mobile_pre_sleep_notifier_list,
  980. &sh7724_pre_sleep_notifier);
  981. atomic_notifier_chain_register(&sh_mobile_post_sleep_notifier_list,
  982. &sh7724_post_sleep_notifier);
  983. return 0;
  984. }
  985. arch_initcall(sh7724_sleep_setup);