irq.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004-2008 Cavium Networks
  7. */
  8. #ifndef __OCTEON_IRQ_H__
  9. #define __OCTEON_IRQ_H__
  10. #define NR_IRQS OCTEON_IRQ_LAST
  11. #define MIPS_CPU_IRQ_BASE OCTEON_IRQ_SW0
  12. /* 0 - 7 represent the i8259 master */
  13. #define OCTEON_IRQ_I8259M0 0
  14. #define OCTEON_IRQ_I8259M1 1
  15. #define OCTEON_IRQ_I8259M2 2
  16. #define OCTEON_IRQ_I8259M3 3
  17. #define OCTEON_IRQ_I8259M4 4
  18. #define OCTEON_IRQ_I8259M5 5
  19. #define OCTEON_IRQ_I8259M6 6
  20. #define OCTEON_IRQ_I8259M7 7
  21. /* 8 - 15 represent the i8259 slave */
  22. #define OCTEON_IRQ_I8259S0 8
  23. #define OCTEON_IRQ_I8259S1 9
  24. #define OCTEON_IRQ_I8259S2 10
  25. #define OCTEON_IRQ_I8259S3 11
  26. #define OCTEON_IRQ_I8259S4 12
  27. #define OCTEON_IRQ_I8259S5 13
  28. #define OCTEON_IRQ_I8259S6 14
  29. #define OCTEON_IRQ_I8259S7 15
  30. /* 16 - 23 represent the 8 MIPS standard interrupt sources */
  31. #define OCTEON_IRQ_SW0 16
  32. #define OCTEON_IRQ_SW1 17
  33. #define OCTEON_IRQ_CIU0 18
  34. #define OCTEON_IRQ_CIU1 19
  35. #define OCTEON_IRQ_CIU4 20
  36. #define OCTEON_IRQ_5 21
  37. #define OCTEON_IRQ_PERF 22
  38. #define OCTEON_IRQ_TIMER 23
  39. /* 24 - 87 represent the sources in CIU_INTX_EN0 */
  40. #define OCTEON_IRQ_WORKQ0 24
  41. #define OCTEON_IRQ_WORKQ1 25
  42. #define OCTEON_IRQ_WORKQ2 26
  43. #define OCTEON_IRQ_WORKQ3 27
  44. #define OCTEON_IRQ_WORKQ4 28
  45. #define OCTEON_IRQ_WORKQ5 29
  46. #define OCTEON_IRQ_WORKQ6 30
  47. #define OCTEON_IRQ_WORKQ7 31
  48. #define OCTEON_IRQ_WORKQ8 32
  49. #define OCTEON_IRQ_WORKQ9 33
  50. #define OCTEON_IRQ_WORKQ10 34
  51. #define OCTEON_IRQ_WORKQ11 35
  52. #define OCTEON_IRQ_WORKQ12 36
  53. #define OCTEON_IRQ_WORKQ13 37
  54. #define OCTEON_IRQ_WORKQ14 38
  55. #define OCTEON_IRQ_WORKQ15 39
  56. #define OCTEON_IRQ_GPIO0 40
  57. #define OCTEON_IRQ_GPIO1 41
  58. #define OCTEON_IRQ_GPIO2 42
  59. #define OCTEON_IRQ_GPIO3 43
  60. #define OCTEON_IRQ_GPIO4 44
  61. #define OCTEON_IRQ_GPIO5 45
  62. #define OCTEON_IRQ_GPIO6 46
  63. #define OCTEON_IRQ_GPIO7 47
  64. #define OCTEON_IRQ_GPIO8 48
  65. #define OCTEON_IRQ_GPIO9 49
  66. #define OCTEON_IRQ_GPIO10 50
  67. #define OCTEON_IRQ_GPIO11 51
  68. #define OCTEON_IRQ_GPIO12 52
  69. #define OCTEON_IRQ_GPIO13 53
  70. #define OCTEON_IRQ_GPIO14 54
  71. #define OCTEON_IRQ_GPIO15 55
  72. #define OCTEON_IRQ_MBOX0 56
  73. #define OCTEON_IRQ_MBOX1 57
  74. #define OCTEON_IRQ_UART0 58
  75. #define OCTEON_IRQ_UART1 59
  76. #define OCTEON_IRQ_PCI_INT0 60
  77. #define OCTEON_IRQ_PCI_INT1 61
  78. #define OCTEON_IRQ_PCI_INT2 62
  79. #define OCTEON_IRQ_PCI_INT3 63
  80. #define OCTEON_IRQ_PCI_MSI0 64
  81. #define OCTEON_IRQ_PCI_MSI1 65
  82. #define OCTEON_IRQ_PCI_MSI2 66
  83. #define OCTEON_IRQ_PCI_MSI3 67
  84. #define OCTEON_IRQ_RESERVED68 68 /* Summary of CIU_INT_SUM1 */
  85. #define OCTEON_IRQ_TWSI 69
  86. #define OCTEON_IRQ_RML 70
  87. #define OCTEON_IRQ_TRACE 71
  88. #define OCTEON_IRQ_GMX_DRP0 72
  89. #define OCTEON_IRQ_GMX_DRP1 73
  90. #define OCTEON_IRQ_IPD_DRP 74
  91. #define OCTEON_IRQ_KEY_ZERO 75
  92. #define OCTEON_IRQ_TIMER0 76
  93. #define OCTEON_IRQ_TIMER1 77
  94. #define OCTEON_IRQ_TIMER2 78
  95. #define OCTEON_IRQ_TIMER3 79
  96. #define OCTEON_IRQ_USB0 80
  97. #define OCTEON_IRQ_PCM 81
  98. #define OCTEON_IRQ_MPI 82
  99. #define OCTEON_IRQ_TWSI2 83
  100. #define OCTEON_IRQ_POWIQ 84
  101. #define OCTEON_IRQ_IPDPPTHR 85
  102. #define OCTEON_IRQ_MII0 86
  103. #define OCTEON_IRQ_BOOTDMA 87
  104. /* 88 - 151 represent the sources in CIU_INTX_EN1 */
  105. #define OCTEON_IRQ_WDOG0 88
  106. #define OCTEON_IRQ_WDOG1 89
  107. #define OCTEON_IRQ_WDOG2 90
  108. #define OCTEON_IRQ_WDOG3 91
  109. #define OCTEON_IRQ_WDOG4 92
  110. #define OCTEON_IRQ_WDOG5 93
  111. #define OCTEON_IRQ_WDOG6 94
  112. #define OCTEON_IRQ_WDOG7 95
  113. #define OCTEON_IRQ_WDOG8 96
  114. #define OCTEON_IRQ_WDOG9 97
  115. #define OCTEON_IRQ_WDOG10 98
  116. #define OCTEON_IRQ_WDOG11 99
  117. #define OCTEON_IRQ_WDOG12 100
  118. #define OCTEON_IRQ_WDOG13 101
  119. #define OCTEON_IRQ_WDOG14 102
  120. #define OCTEON_IRQ_WDOG15 103
  121. #define OCTEON_IRQ_UART2 104
  122. #define OCTEON_IRQ_USB1 105
  123. #define OCTEON_IRQ_MII1 106
  124. #define OCTEON_IRQ_RESERVED107 107
  125. #define OCTEON_IRQ_RESERVED108 108
  126. #define OCTEON_IRQ_RESERVED109 109
  127. #define OCTEON_IRQ_RESERVED110 110
  128. #define OCTEON_IRQ_RESERVED111 111
  129. #define OCTEON_IRQ_RESERVED112 112
  130. #define OCTEON_IRQ_RESERVED113 113
  131. #define OCTEON_IRQ_RESERVED114 114
  132. #define OCTEON_IRQ_RESERVED115 115
  133. #define OCTEON_IRQ_RESERVED116 116
  134. #define OCTEON_IRQ_RESERVED117 117
  135. #define OCTEON_IRQ_RESERVED118 118
  136. #define OCTEON_IRQ_RESERVED119 119
  137. #define OCTEON_IRQ_RESERVED120 120
  138. #define OCTEON_IRQ_RESERVED121 121
  139. #define OCTEON_IRQ_RESERVED122 122
  140. #define OCTEON_IRQ_RESERVED123 123
  141. #define OCTEON_IRQ_RESERVED124 124
  142. #define OCTEON_IRQ_RESERVED125 125
  143. #define OCTEON_IRQ_RESERVED126 126
  144. #define OCTEON_IRQ_RESERVED127 127
  145. #define OCTEON_IRQ_RESERVED128 128
  146. #define OCTEON_IRQ_RESERVED129 129
  147. #define OCTEON_IRQ_RESERVED130 130
  148. #define OCTEON_IRQ_RESERVED131 131
  149. #define OCTEON_IRQ_RESERVED132 132
  150. #define OCTEON_IRQ_RESERVED133 133
  151. #define OCTEON_IRQ_RESERVED134 134
  152. #define OCTEON_IRQ_RESERVED135 135
  153. #define OCTEON_IRQ_RESERVED136 136
  154. #define OCTEON_IRQ_RESERVED137 137
  155. #define OCTEON_IRQ_RESERVED138 138
  156. #define OCTEON_IRQ_RESERVED139 139
  157. #define OCTEON_IRQ_RESERVED140 140
  158. #define OCTEON_IRQ_RESERVED141 141
  159. #define OCTEON_IRQ_RESERVED142 142
  160. #define OCTEON_IRQ_RESERVED143 143
  161. #define OCTEON_IRQ_RESERVED144 144
  162. #define OCTEON_IRQ_RESERVED145 145
  163. #define OCTEON_IRQ_RESERVED146 146
  164. #define OCTEON_IRQ_RESERVED147 147
  165. #define OCTEON_IRQ_RESERVED148 148
  166. #define OCTEON_IRQ_RESERVED149 149
  167. #define OCTEON_IRQ_RESERVED150 150
  168. #define OCTEON_IRQ_RESERVED151 151
  169. #ifdef CONFIG_PCI_MSI
  170. /* 152 - 215 represent the MSI interrupts 0-63 */
  171. #define OCTEON_IRQ_MSI_BIT0 152
  172. #define OCTEON_IRQ_MSI_BIT1 153
  173. #define OCTEON_IRQ_MSI_BIT2 154
  174. #define OCTEON_IRQ_MSI_BIT3 155
  175. #define OCTEON_IRQ_MSI_BIT4 156
  176. #define OCTEON_IRQ_MSI_BIT5 157
  177. #define OCTEON_IRQ_MSI_BIT6 158
  178. #define OCTEON_IRQ_MSI_BIT7 159
  179. #define OCTEON_IRQ_MSI_BIT8 160
  180. #define OCTEON_IRQ_MSI_BIT9 161
  181. #define OCTEON_IRQ_MSI_BIT10 162
  182. #define OCTEON_IRQ_MSI_BIT11 163
  183. #define OCTEON_IRQ_MSI_BIT12 164
  184. #define OCTEON_IRQ_MSI_BIT13 165
  185. #define OCTEON_IRQ_MSI_BIT14 166
  186. #define OCTEON_IRQ_MSI_BIT15 167
  187. #define OCTEON_IRQ_MSI_BIT16 168
  188. #define OCTEON_IRQ_MSI_BIT17 169
  189. #define OCTEON_IRQ_MSI_BIT18 170
  190. #define OCTEON_IRQ_MSI_BIT19 171
  191. #define OCTEON_IRQ_MSI_BIT20 172
  192. #define OCTEON_IRQ_MSI_BIT21 173
  193. #define OCTEON_IRQ_MSI_BIT22 174
  194. #define OCTEON_IRQ_MSI_BIT23 175
  195. #define OCTEON_IRQ_MSI_BIT24 176
  196. #define OCTEON_IRQ_MSI_BIT25 177
  197. #define OCTEON_IRQ_MSI_BIT26 178
  198. #define OCTEON_IRQ_MSI_BIT27 179
  199. #define OCTEON_IRQ_MSI_BIT28 180
  200. #define OCTEON_IRQ_MSI_BIT29 181
  201. #define OCTEON_IRQ_MSI_BIT30 182
  202. #define OCTEON_IRQ_MSI_BIT31 183
  203. #define OCTEON_IRQ_MSI_BIT32 184
  204. #define OCTEON_IRQ_MSI_BIT33 185
  205. #define OCTEON_IRQ_MSI_BIT34 186
  206. #define OCTEON_IRQ_MSI_BIT35 187
  207. #define OCTEON_IRQ_MSI_BIT36 188
  208. #define OCTEON_IRQ_MSI_BIT37 189
  209. #define OCTEON_IRQ_MSI_BIT38 190
  210. #define OCTEON_IRQ_MSI_BIT39 191
  211. #define OCTEON_IRQ_MSI_BIT40 192
  212. #define OCTEON_IRQ_MSI_BIT41 193
  213. #define OCTEON_IRQ_MSI_BIT42 194
  214. #define OCTEON_IRQ_MSI_BIT43 195
  215. #define OCTEON_IRQ_MSI_BIT44 196
  216. #define OCTEON_IRQ_MSI_BIT45 197
  217. #define OCTEON_IRQ_MSI_BIT46 198
  218. #define OCTEON_IRQ_MSI_BIT47 199
  219. #define OCTEON_IRQ_MSI_BIT48 200
  220. #define OCTEON_IRQ_MSI_BIT49 201
  221. #define OCTEON_IRQ_MSI_BIT50 202
  222. #define OCTEON_IRQ_MSI_BIT51 203
  223. #define OCTEON_IRQ_MSI_BIT52 204
  224. #define OCTEON_IRQ_MSI_BIT53 205
  225. #define OCTEON_IRQ_MSI_BIT54 206
  226. #define OCTEON_IRQ_MSI_BIT55 207
  227. #define OCTEON_IRQ_MSI_BIT56 208
  228. #define OCTEON_IRQ_MSI_BIT57 209
  229. #define OCTEON_IRQ_MSI_BIT58 210
  230. #define OCTEON_IRQ_MSI_BIT59 211
  231. #define OCTEON_IRQ_MSI_BIT60 212
  232. #define OCTEON_IRQ_MSI_BIT61 213
  233. #define OCTEON_IRQ_MSI_BIT62 214
  234. #define OCTEON_IRQ_MSI_BIT63 215
  235. #define OCTEON_IRQ_LAST 216
  236. #else
  237. #define OCTEON_IRQ_LAST 152
  238. #endif
  239. #endif