timer_defs.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. #ifndef __timer_defs_h
  2. #define __timer_defs_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/timer/rtl/timer_regs.r
  6. * id: timer_regs.r,v 1.7 2003/03/11 11:16:59 perz Exp
  7. * last modfied: Mon Apr 11 16:09:53 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c --outfile timer_defs.h ../../inst/timer/rtl/timer_regs.r
  10. * id: $Id: timer_defs.h,v 1.1 2007/04/11 13:51:01 ricardw Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. /* Main access macros */
  16. #ifndef REG_RD
  17. #define REG_RD( scope, inst, reg ) \
  18. REG_READ( reg_##scope##_##reg, \
  19. (inst) + REG_RD_ADDR_##scope##_##reg )
  20. #endif
  21. #ifndef REG_WR
  22. #define REG_WR( scope, inst, reg, val ) \
  23. REG_WRITE( reg_##scope##_##reg, \
  24. (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  25. #endif
  26. #ifndef REG_RD_VECT
  27. #define REG_RD_VECT( scope, inst, reg, index ) \
  28. REG_READ( reg_##scope##_##reg, \
  29. (inst) + REG_RD_ADDR_##scope##_##reg + \
  30. (index) * STRIDE_##scope##_##reg )
  31. #endif
  32. #ifndef REG_WR_VECT
  33. #define REG_WR_VECT( scope, inst, reg, index, val ) \
  34. REG_WRITE( reg_##scope##_##reg, \
  35. (inst) + REG_WR_ADDR_##scope##_##reg + \
  36. (index) * STRIDE_##scope##_##reg, (val) )
  37. #endif
  38. #ifndef REG_RD_INT
  39. #define REG_RD_INT( scope, inst, reg ) \
  40. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )
  41. #endif
  42. #ifndef REG_WR_INT
  43. #define REG_WR_INT( scope, inst, reg, val ) \
  44. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  45. #endif
  46. #ifndef REG_RD_INT_VECT
  47. #define REG_RD_INT_VECT( scope, inst, reg, index ) \
  48. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \
  49. (index) * STRIDE_##scope##_##reg )
  50. #endif
  51. #ifndef REG_WR_INT_VECT
  52. #define REG_WR_INT_VECT( scope, inst, reg, index, val ) \
  53. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \
  54. (index) * STRIDE_##scope##_##reg, (val) )
  55. #endif
  56. #ifndef REG_TYPE_CONV
  57. #define REG_TYPE_CONV( type, orgtype, val ) \
  58. ( { union { orgtype o; type n; } r; r.o = val; r.n; } )
  59. #endif
  60. #ifndef reg_page_size
  61. #define reg_page_size 8192
  62. #endif
  63. #ifndef REG_ADDR
  64. #define REG_ADDR( scope, inst, reg ) \
  65. ( (inst) + REG_RD_ADDR_##scope##_##reg )
  66. #endif
  67. #ifndef REG_ADDR_VECT
  68. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  69. ( (inst) + REG_RD_ADDR_##scope##_##reg + \
  70. (index) * STRIDE_##scope##_##reg )
  71. #endif
  72. /* C-code for register scope timer */
  73. /* Register rw_tmr0_div, scope timer, type rw */
  74. typedef unsigned int reg_timer_rw_tmr0_div;
  75. #define REG_RD_ADDR_timer_rw_tmr0_div 0
  76. #define REG_WR_ADDR_timer_rw_tmr0_div 0
  77. /* Register r_tmr0_data, scope timer, type r */
  78. typedef unsigned int reg_timer_r_tmr0_data;
  79. #define REG_RD_ADDR_timer_r_tmr0_data 4
  80. /* Register rw_tmr0_ctrl, scope timer, type rw */
  81. typedef struct {
  82. unsigned int op : 2;
  83. unsigned int freq : 3;
  84. unsigned int dummy1 : 27;
  85. } reg_timer_rw_tmr0_ctrl;
  86. #define REG_RD_ADDR_timer_rw_tmr0_ctrl 8
  87. #define REG_WR_ADDR_timer_rw_tmr0_ctrl 8
  88. /* Register rw_tmr1_div, scope timer, type rw */
  89. typedef unsigned int reg_timer_rw_tmr1_div;
  90. #define REG_RD_ADDR_timer_rw_tmr1_div 16
  91. #define REG_WR_ADDR_timer_rw_tmr1_div 16
  92. /* Register r_tmr1_data, scope timer, type r */
  93. typedef unsigned int reg_timer_r_tmr1_data;
  94. #define REG_RD_ADDR_timer_r_tmr1_data 20
  95. /* Register rw_tmr1_ctrl, scope timer, type rw */
  96. typedef struct {
  97. unsigned int op : 2;
  98. unsigned int freq : 3;
  99. unsigned int dummy1 : 27;
  100. } reg_timer_rw_tmr1_ctrl;
  101. #define REG_RD_ADDR_timer_rw_tmr1_ctrl 24
  102. #define REG_WR_ADDR_timer_rw_tmr1_ctrl 24
  103. /* Register rs_cnt_data, scope timer, type rs */
  104. typedef struct {
  105. unsigned int tmr : 24;
  106. unsigned int cnt : 8;
  107. } reg_timer_rs_cnt_data;
  108. #define REG_RD_ADDR_timer_rs_cnt_data 32
  109. /* Register r_cnt_data, scope timer, type r */
  110. typedef struct {
  111. unsigned int tmr : 24;
  112. unsigned int cnt : 8;
  113. } reg_timer_r_cnt_data;
  114. #define REG_RD_ADDR_timer_r_cnt_data 36
  115. /* Register rw_cnt_cfg, scope timer, type rw */
  116. typedef struct {
  117. unsigned int clk : 2;
  118. unsigned int dummy1 : 30;
  119. } reg_timer_rw_cnt_cfg;
  120. #define REG_RD_ADDR_timer_rw_cnt_cfg 40
  121. #define REG_WR_ADDR_timer_rw_cnt_cfg 40
  122. /* Register rw_trig, scope timer, type rw */
  123. typedef unsigned int reg_timer_rw_trig;
  124. #define REG_RD_ADDR_timer_rw_trig 48
  125. #define REG_WR_ADDR_timer_rw_trig 48
  126. /* Register rw_trig_cfg, scope timer, type rw */
  127. typedef struct {
  128. unsigned int tmr : 2;
  129. unsigned int dummy1 : 30;
  130. } reg_timer_rw_trig_cfg;
  131. #define REG_RD_ADDR_timer_rw_trig_cfg 52
  132. #define REG_WR_ADDR_timer_rw_trig_cfg 52
  133. /* Register r_time, scope timer, type r */
  134. typedef unsigned int reg_timer_r_time;
  135. #define REG_RD_ADDR_timer_r_time 56
  136. /* Register rw_out, scope timer, type rw */
  137. typedef struct {
  138. unsigned int tmr : 2;
  139. unsigned int dummy1 : 30;
  140. } reg_timer_rw_out;
  141. #define REG_RD_ADDR_timer_rw_out 60
  142. #define REG_WR_ADDR_timer_rw_out 60
  143. /* Register rw_wd_ctrl, scope timer, type rw */
  144. typedef struct {
  145. unsigned int cnt : 8;
  146. unsigned int cmd : 1;
  147. unsigned int key : 7;
  148. unsigned int dummy1 : 16;
  149. } reg_timer_rw_wd_ctrl;
  150. #define REG_RD_ADDR_timer_rw_wd_ctrl 64
  151. #define REG_WR_ADDR_timer_rw_wd_ctrl 64
  152. /* Register r_wd_stat, scope timer, type r */
  153. typedef struct {
  154. unsigned int cnt : 8;
  155. unsigned int cmd : 1;
  156. unsigned int dummy1 : 23;
  157. } reg_timer_r_wd_stat;
  158. #define REG_RD_ADDR_timer_r_wd_stat 68
  159. /* Register rw_intr_mask, scope timer, type rw */
  160. typedef struct {
  161. unsigned int tmr0 : 1;
  162. unsigned int tmr1 : 1;
  163. unsigned int cnt : 1;
  164. unsigned int trig : 1;
  165. unsigned int dummy1 : 28;
  166. } reg_timer_rw_intr_mask;
  167. #define REG_RD_ADDR_timer_rw_intr_mask 72
  168. #define REG_WR_ADDR_timer_rw_intr_mask 72
  169. /* Register rw_ack_intr, scope timer, type rw */
  170. typedef struct {
  171. unsigned int tmr0 : 1;
  172. unsigned int tmr1 : 1;
  173. unsigned int cnt : 1;
  174. unsigned int trig : 1;
  175. unsigned int dummy1 : 28;
  176. } reg_timer_rw_ack_intr;
  177. #define REG_RD_ADDR_timer_rw_ack_intr 76
  178. #define REG_WR_ADDR_timer_rw_ack_intr 76
  179. /* Register r_intr, scope timer, type r */
  180. typedef struct {
  181. unsigned int tmr0 : 1;
  182. unsigned int tmr1 : 1;
  183. unsigned int cnt : 1;
  184. unsigned int trig : 1;
  185. unsigned int dummy1 : 28;
  186. } reg_timer_r_intr;
  187. #define REG_RD_ADDR_timer_r_intr 80
  188. /* Register r_masked_intr, scope timer, type r */
  189. typedef struct {
  190. unsigned int tmr0 : 1;
  191. unsigned int tmr1 : 1;
  192. unsigned int cnt : 1;
  193. unsigned int trig : 1;
  194. unsigned int dummy1 : 28;
  195. } reg_timer_r_masked_intr;
  196. #define REG_RD_ADDR_timer_r_masked_intr 84
  197. /* Register rw_test, scope timer, type rw */
  198. typedef struct {
  199. unsigned int dis : 1;
  200. unsigned int en : 1;
  201. unsigned int dummy1 : 30;
  202. } reg_timer_rw_test;
  203. #define REG_RD_ADDR_timer_rw_test 88
  204. #define REG_WR_ADDR_timer_rw_test 88
  205. /* Constants */
  206. enum {
  207. regk_timer_ext = 0x00000001,
  208. regk_timer_f100 = 0x00000007,
  209. regk_timer_f29_493 = 0x00000004,
  210. regk_timer_f32 = 0x00000005,
  211. regk_timer_f32_768 = 0x00000006,
  212. regk_timer_hold = 0x00000001,
  213. regk_timer_ld = 0x00000000,
  214. regk_timer_no = 0x00000000,
  215. regk_timer_off = 0x00000000,
  216. regk_timer_run = 0x00000002,
  217. regk_timer_rw_cnt_cfg_default = 0x00000000,
  218. regk_timer_rw_intr_mask_default = 0x00000000,
  219. regk_timer_rw_out_default = 0x00000000,
  220. regk_timer_rw_test_default = 0x00000000,
  221. regk_timer_rw_tmr0_ctrl_default = 0x00000000,
  222. regk_timer_rw_tmr1_ctrl_default = 0x00000000,
  223. regk_timer_rw_trig_cfg_default = 0x00000000,
  224. regk_timer_start = 0x00000001,
  225. regk_timer_stop = 0x00000000,
  226. regk_timer_time = 0x00000001,
  227. regk_timer_tmr0 = 0x00000002,
  228. regk_timer_tmr1 = 0x00000003,
  229. regk_timer_yes = 0x00000001
  230. };
  231. #endif /* __timer_defs_h */