blackfin.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566
  1. /*
  2. * Copyright 2005-2009 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #ifndef _MACH_BLACKFIN_H_
  7. #define _MACH_BLACKFIN_H_
  8. #define BF561_FAMILY
  9. #include "bf561.h"
  10. #include "defBF561.h"
  11. #include "anomaly.h"
  12. #if !defined(__ASSEMBLY__)
  13. #include "cdefBF561.h"
  14. #endif
  15. #define bfin_read_FIO_FLAG_D() bfin_read_FIO0_FLAG_D()
  16. #define bfin_write_FIO_FLAG_D(val) bfin_write_FIO0_FLAG_D(val)
  17. #define bfin_read_FIO_DIR() bfin_read_FIO0_DIR()
  18. #define bfin_write_FIO_DIR(val) bfin_write_FIO0_DIR(val)
  19. #define bfin_read_FIO_INEN() bfin_read_FIO0_INEN()
  20. #define bfin_write_FIO_INEN(val) bfin_write_FIO0_INEN(val)
  21. #define SIC_IWR0 SICA_IWR0
  22. #define SIC_IWR1 SICA_IWR1
  23. #define SIC_IAR0 SICA_IAR0
  24. #define bfin_write_SIC_IMASK0 bfin_write_SICA_IMASK0
  25. #define bfin_write_SIC_IMASK1 bfin_write_SICA_IMASK1
  26. #define bfin_write_SIC_IWR0 bfin_write_SICA_IWR0
  27. #define bfin_write_SIC_IWR1 bfin_write_SICA_IWR1
  28. #define bfin_read_SIC_IMASK0 bfin_read_SICA_IMASK0
  29. #define bfin_read_SIC_IMASK1 bfin_read_SICA_IMASK1
  30. #define bfin_read_SIC_IWR0 bfin_read_SICA_IWR0
  31. #define bfin_read_SIC_IWR1 bfin_read_SICA_IWR1
  32. #define bfin_read_SIC_ISR0 bfin_read_SICA_ISR0
  33. #define bfin_read_SIC_ISR1 bfin_read_SICA_ISR1
  34. #define bfin_read_SIC_IMASK(x) bfin_read32(SICA_IMASK0 + (x << 2))
  35. #define bfin_write_SIC_IMASK(x, val) bfin_write32((SICA_IMASK0 + (x << 2)), val)
  36. #define bfin_read_SICB_IMASK(x) bfin_read32(SICB_IMASK0 + (x << 2))
  37. #define bfin_write_SICB_IMASK(x, val) bfin_write32((SICB_IMASK0 + (x << 2)), val)
  38. #define bfin_read_SIC_ISR(x) bfin_read32(SICA_ISR0 + (x << 2))
  39. #define bfin_write_SIC_ISR(x, val) bfin_write32((SICA_ISR0 + (x << 2)), val)
  40. #define bfin_read_SICB_ISR(x) bfin_read32(SICB_ISR0 + (x << 2))
  41. #define bfin_write_SICB_ISR(x, val) bfin_write32((SICB_ISR0 + (x << 2)), val)
  42. #define BFIN_UART_NR_PORTS 1
  43. #define OFFSET_THR 0x00 /* Transmit Holding register */
  44. #define OFFSET_RBR 0x00 /* Receive Buffer register */
  45. #define OFFSET_DLL 0x00 /* Divisor Latch (Low-Byte) */
  46. #define OFFSET_IER 0x04 /* Interrupt Enable Register */
  47. #define OFFSET_DLH 0x04 /* Divisor Latch (High-Byte) */
  48. #define OFFSET_IIR 0x08 /* Interrupt Identification Register */
  49. #define OFFSET_LCR 0x0C /* Line Control Register */
  50. #define OFFSET_MCR 0x10 /* Modem Control Register */
  51. #define OFFSET_LSR 0x14 /* Line Status Register */
  52. #define OFFSET_MSR 0x18 /* Modem Status Register */
  53. #define OFFSET_SCR 0x1C /* SCR Scratch Register */
  54. #define OFFSET_GCTL 0x24 /* Global Control Register */
  55. #endif /* _MACH_BLACKFIN_H_ */