bfin5xx_spi.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * Blackfin On-Chip SPI Driver
  3. *
  4. * Copyright 2004-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #ifndef _SPI_CHANNEL_H_
  9. #define _SPI_CHANNEL_H_
  10. #define MIN_SPI_BAUD_VAL 2
  11. #define SPI_READ 0
  12. #define SPI_WRITE 1
  13. #define SPI_CTRL_OFF 0x0
  14. #define SPI_FLAG_OFF 0x4
  15. #define SPI_STAT_OFF 0x8
  16. #define SPI_TXBUFF_OFF 0xc
  17. #define SPI_RXBUFF_OFF 0x10
  18. #define SPI_BAUD_OFF 0x14
  19. #define SPI_SHAW_OFF 0x18
  20. #define BIT_CTL_ENABLE 0x4000
  21. #define BIT_CTL_OPENDRAIN 0x2000
  22. #define BIT_CTL_MASTER 0x1000
  23. #define BIT_CTL_POLAR 0x0800
  24. #define BIT_CTL_PHASE 0x0400
  25. #define BIT_CTL_BITORDER 0x0200
  26. #define BIT_CTL_WORDSIZE 0x0100
  27. #define BIT_CTL_MISOENABLE 0x0020
  28. #define BIT_CTL_RXMOD 0x0000
  29. #define BIT_CTL_TXMOD 0x0001
  30. #define BIT_CTL_TIMOD_DMA_TX 0x0003
  31. #define BIT_CTL_TIMOD_DMA_RX 0x0002
  32. #define BIT_CTL_SENDOPT 0x0004
  33. #define BIT_CTL_TIMOD 0x0003
  34. #define BIT_STAT_SPIF 0x0001
  35. #define BIT_STAT_MODF 0x0002
  36. #define BIT_STAT_TXE 0x0004
  37. #define BIT_STAT_TXS 0x0008
  38. #define BIT_STAT_RBSY 0x0010
  39. #define BIT_STAT_RXS 0x0020
  40. #define BIT_STAT_TXCOL 0x0040
  41. #define BIT_STAT_CLR 0xFFFF
  42. #define BIT_STU_SENDOVER 0x0001
  43. #define BIT_STU_RECVFULL 0x0020
  44. #define CFG_SPI_ENABLE 1
  45. #define CFG_SPI_DISABLE 0
  46. #define CFG_SPI_OUTENABLE 1
  47. #define CFG_SPI_OUTDISABLE 0
  48. #define CFG_SPI_ACTLOW 1
  49. #define CFG_SPI_ACTHIGH 0
  50. #define CFG_SPI_PHASESTART 1
  51. #define CFG_SPI_PHASEMID 0
  52. #define CFG_SPI_MASTER 1
  53. #define CFG_SPI_SLAVE 0
  54. #define CFG_SPI_SENELAST 0
  55. #define CFG_SPI_SENDZERO 1
  56. #define CFG_SPI_RCVFLUSH 1
  57. #define CFG_SPI_RCVDISCARD 0
  58. #define CFG_SPI_LSBFIRST 1
  59. #define CFG_SPI_MSBFIRST 0
  60. #define CFG_SPI_WORDSIZE16 1
  61. #define CFG_SPI_WORDSIZE8 0
  62. #define CFG_SPI_MISOENABLE 1
  63. #define CFG_SPI_MISODISABLE 0
  64. #define CFG_SPI_READ 0x00
  65. #define CFG_SPI_WRITE 0x01
  66. #define CFG_SPI_DMAREAD 0x02
  67. #define CFG_SPI_DMAWRITE 0x03
  68. #define CFG_SPI_CSCLEARALL 0
  69. #define CFG_SPI_CHIPSEL1 1
  70. #define CFG_SPI_CHIPSEL2 2
  71. #define CFG_SPI_CHIPSEL3 3
  72. #define CFG_SPI_CHIPSEL4 4
  73. #define CFG_SPI_CHIPSEL5 5
  74. #define CFG_SPI_CHIPSEL6 6
  75. #define CFG_SPI_CHIPSEL7 7
  76. #define CFG_SPI_CS1VALUE 1
  77. #define CFG_SPI_CS2VALUE 2
  78. #define CFG_SPI_CS3VALUE 3
  79. #define CFG_SPI_CS4VALUE 4
  80. #define CFG_SPI_CS5VALUE 5
  81. #define CFG_SPI_CS6VALUE 6
  82. #define CFG_SPI_CS7VALUE 7
  83. #define CMD_SPI_SET_BAUDRATE 2
  84. #define CMD_SPI_GET_SYSTEMCLOCK 25
  85. #define CMD_SPI_SET_WRITECONTINUOUS 26
  86. /* device.platform_data for SSP controller devices */
  87. struct bfin5xx_spi_master {
  88. u16 num_chipselect;
  89. u8 enable_dma;
  90. u16 pin_req[7];
  91. };
  92. /* spi_board_info.controller_data for SPI slave devices,
  93. * copied to spi_device.platform_data ... mostly for dma tuning
  94. */
  95. struct bfin5xx_spi_chip {
  96. u16 ctl_reg;
  97. u8 enable_dma;
  98. u8 bits_per_word;
  99. u8 cs_change_per_word;
  100. u16 cs_chg_udelay; /* Some devices require 16-bit delays */
  101. u32 cs_gpio;
  102. /* Value to send if no TX value is supplied, usually 0x0 or 0xFFFF */
  103. u16 idle_tx_val;
  104. u8 pio_interrupt; /* Enable spi data irq */
  105. };
  106. #endif /* _SPI_CHANNEL_H_ */