clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <asm/clkdev.h>
  23. #include <plat/cpu.h>
  24. #include <plat/usb.h>
  25. #include <plat/clock.h>
  26. #include <plat/sram.h>
  27. #include <plat/clkdev_omap.h>
  28. #include "clock.h"
  29. #include "opp.h"
  30. __u32 arm_idlect1_mask;
  31. struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
  32. /*-------------------------------------------------------------------------
  33. * Omap1 specific clock functions
  34. *-------------------------------------------------------------------------*/
  35. static int clk_omap1_dummy_enable(struct clk *clk)
  36. {
  37. return 0;
  38. }
  39. static void clk_omap1_dummy_disable(struct clk *clk)
  40. {
  41. }
  42. const struct clkops clkops_dummy = {
  43. .enable = clk_omap1_dummy_enable,
  44. .disable = clk_omap1_dummy_disable,
  45. };
  46. /* XXX can be replaced with a fixed_divisor_recalc */
  47. unsigned long omap1_watchdog_recalc(struct clk *clk)
  48. {
  49. return clk->parent->rate / 14;
  50. }
  51. unsigned long omap1_uart_recalc(struct clk *clk)
  52. {
  53. unsigned int val = __raw_readl(clk->enable_reg);
  54. return val & clk->enable_bit ? 48000000 : 12000000;
  55. }
  56. unsigned long omap1_sossi_recalc(struct clk *clk)
  57. {
  58. u32 div = omap_readl(MOD_CONF_CTRL_1);
  59. div = (div >> 17) & 0x7;
  60. div++;
  61. return clk->parent->rate / div;
  62. }
  63. static void omap1_clk_allow_idle(struct clk *clk)
  64. {
  65. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  66. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  67. return;
  68. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  69. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  70. }
  71. static void omap1_clk_deny_idle(struct clk *clk)
  72. {
  73. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  74. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  75. return;
  76. if (iclk->no_idle_count++ == 0)
  77. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  78. }
  79. static __u16 verify_ckctl_value(__u16 newval)
  80. {
  81. /* This function checks for following limitations set
  82. * by the hardware (all conditions must be true):
  83. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  84. * ARM_CK >= TC_CK
  85. * DSP_CK >= TC_CK
  86. * DSPMMU_CK >= TC_CK
  87. *
  88. * In addition following rules are enforced:
  89. * LCD_CK <= TC_CK
  90. * ARMPER_CK <= TC_CK
  91. *
  92. * However, maximum frequencies are not checked for!
  93. */
  94. __u8 per_exp;
  95. __u8 lcd_exp;
  96. __u8 arm_exp;
  97. __u8 dsp_exp;
  98. __u8 tc_exp;
  99. __u8 dspmmu_exp;
  100. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  101. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  102. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  103. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  104. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  105. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  106. if (dspmmu_exp < dsp_exp)
  107. dspmmu_exp = dsp_exp;
  108. if (dspmmu_exp > dsp_exp+1)
  109. dspmmu_exp = dsp_exp+1;
  110. if (tc_exp < arm_exp)
  111. tc_exp = arm_exp;
  112. if (tc_exp < dspmmu_exp)
  113. tc_exp = dspmmu_exp;
  114. if (tc_exp > lcd_exp)
  115. lcd_exp = tc_exp;
  116. if (tc_exp > per_exp)
  117. per_exp = tc_exp;
  118. newval &= 0xf000;
  119. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  120. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  121. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  122. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  123. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  124. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  125. return newval;
  126. }
  127. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  128. {
  129. /* Note: If target frequency is too low, this function will return 4,
  130. * which is invalid value. Caller must check for this value and act
  131. * accordingly.
  132. *
  133. * Note: This function does not check for following limitations set
  134. * by the hardware (all conditions must be true):
  135. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  136. * ARM_CK >= TC_CK
  137. * DSP_CK >= TC_CK
  138. * DSPMMU_CK >= TC_CK
  139. */
  140. unsigned long realrate;
  141. struct clk * parent;
  142. unsigned dsor_exp;
  143. parent = clk->parent;
  144. if (unlikely(parent == NULL))
  145. return -EIO;
  146. realrate = parent->rate;
  147. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  148. if (realrate <= rate)
  149. break;
  150. realrate /= 2;
  151. }
  152. return dsor_exp;
  153. }
  154. unsigned long omap1_ckctl_recalc(struct clk *clk)
  155. {
  156. /* Calculate divisor encoded as 2-bit exponent */
  157. int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  158. return clk->parent->rate / dsor;
  159. }
  160. unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
  161. {
  162. int dsor;
  163. /* Calculate divisor encoded as 2-bit exponent
  164. *
  165. * The clock control bits are in DSP domain,
  166. * so api_ck is needed for access.
  167. * Note that DSP_CKCTL virt addr = phys addr, so
  168. * we must use __raw_readw() instead of omap_readw().
  169. */
  170. omap1_clk_enable(api_ck_p);
  171. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  172. omap1_clk_disable(api_ck_p);
  173. return clk->parent->rate / dsor;
  174. }
  175. /* MPU virtual clock functions */
  176. int omap1_select_table_rate(struct clk *clk, unsigned long rate)
  177. {
  178. /* Find the highest supported frequency <= rate and switch to it */
  179. struct mpu_rate * ptr;
  180. unsigned long dpll1_rate, ref_rate;
  181. dpll1_rate = clk_get_rate(ck_dpll1_p);
  182. ref_rate = clk_get_rate(ck_ref_p);
  183. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  184. if (ptr->xtal != ref_rate)
  185. continue;
  186. /* DPLL1 cannot be reprogrammed without risking system crash */
  187. if (likely(dpll1_rate != 0) && ptr->pll_rate != dpll1_rate)
  188. continue;
  189. /* Can check only after xtal frequency check */
  190. if (ptr->rate <= rate)
  191. break;
  192. }
  193. if (!ptr->rate)
  194. return -EINVAL;
  195. /*
  196. * In most cases we should not need to reprogram DPLL.
  197. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  198. * (on 730, bit 13 must always be 1)
  199. */
  200. if (cpu_is_omap7xx())
  201. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  202. else
  203. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  204. /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
  205. ck_dpll1_p->rate = ptr->pll_rate;
  206. return 0;
  207. }
  208. int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  209. {
  210. int dsor_exp;
  211. u16 regval;
  212. dsor_exp = calc_dsor_exp(clk, rate);
  213. if (dsor_exp > 3)
  214. dsor_exp = -EINVAL;
  215. if (dsor_exp < 0)
  216. return dsor_exp;
  217. regval = __raw_readw(DSP_CKCTL);
  218. regval &= ~(3 << clk->rate_offset);
  219. regval |= dsor_exp << clk->rate_offset;
  220. __raw_writew(regval, DSP_CKCTL);
  221. clk->rate = clk->parent->rate / (1 << dsor_exp);
  222. return 0;
  223. }
  224. long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  225. {
  226. int dsor_exp = calc_dsor_exp(clk, rate);
  227. if (dsor_exp < 0)
  228. return dsor_exp;
  229. if (dsor_exp > 3)
  230. dsor_exp = 3;
  231. return clk->parent->rate / (1 << dsor_exp);
  232. }
  233. int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  234. {
  235. int dsor_exp;
  236. u16 regval;
  237. dsor_exp = calc_dsor_exp(clk, rate);
  238. if (dsor_exp > 3)
  239. dsor_exp = -EINVAL;
  240. if (dsor_exp < 0)
  241. return dsor_exp;
  242. regval = omap_readw(ARM_CKCTL);
  243. regval &= ~(3 << clk->rate_offset);
  244. regval |= dsor_exp << clk->rate_offset;
  245. regval = verify_ckctl_value(regval);
  246. omap_writew(regval, ARM_CKCTL);
  247. clk->rate = clk->parent->rate / (1 << dsor_exp);
  248. return 0;
  249. }
  250. long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
  251. {
  252. /* Find the highest supported frequency <= rate */
  253. struct mpu_rate * ptr;
  254. long highest_rate;
  255. unsigned long ref_rate;
  256. ref_rate = clk_get_rate(ck_ref_p);
  257. highest_rate = -EINVAL;
  258. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  259. if (ptr->xtal != ref_rate)
  260. continue;
  261. highest_rate = ptr->rate;
  262. /* Can check only after xtal frequency check */
  263. if (ptr->rate <= rate)
  264. break;
  265. }
  266. return highest_rate;
  267. }
  268. static unsigned calc_ext_dsor(unsigned long rate)
  269. {
  270. unsigned dsor;
  271. /* MCLK and BCLK divisor selection is not linear:
  272. * freq = 96MHz / dsor
  273. *
  274. * RATIO_SEL range: dsor <-> RATIO_SEL
  275. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  276. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  277. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  278. * can not be used.
  279. */
  280. for (dsor = 2; dsor < 96; ++dsor) {
  281. if ((dsor & 1) && dsor > 8)
  282. continue;
  283. if (rate >= 96000000 / dsor)
  284. break;
  285. }
  286. return dsor;
  287. }
  288. /* XXX Only needed on 1510 */
  289. int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
  290. {
  291. unsigned int val;
  292. val = __raw_readl(clk->enable_reg);
  293. if (rate == 12000000)
  294. val &= ~(1 << clk->enable_bit);
  295. else if (rate == 48000000)
  296. val |= (1 << clk->enable_bit);
  297. else
  298. return -EINVAL;
  299. __raw_writel(val, clk->enable_reg);
  300. clk->rate = rate;
  301. return 0;
  302. }
  303. /* External clock (MCLK & BCLK) functions */
  304. int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
  305. {
  306. unsigned dsor;
  307. __u16 ratio_bits;
  308. dsor = calc_ext_dsor(rate);
  309. clk->rate = 96000000 / dsor;
  310. if (dsor > 8)
  311. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  312. else
  313. ratio_bits = (dsor - 2) << 2;
  314. ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
  315. __raw_writew(ratio_bits, clk->enable_reg);
  316. return 0;
  317. }
  318. int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  319. {
  320. u32 l;
  321. int div;
  322. unsigned long p_rate;
  323. p_rate = clk->parent->rate;
  324. /* Round towards slower frequency */
  325. div = (p_rate + rate - 1) / rate;
  326. div--;
  327. if (div < 0 || div > 7)
  328. return -EINVAL;
  329. l = omap_readl(MOD_CONF_CTRL_1);
  330. l &= ~(7 << 17);
  331. l |= div << 17;
  332. omap_writel(l, MOD_CONF_CTRL_1);
  333. clk->rate = p_rate / (div + 1);
  334. return 0;
  335. }
  336. long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
  337. {
  338. return 96000000 / calc_ext_dsor(rate);
  339. }
  340. void omap1_init_ext_clk(struct clk *clk)
  341. {
  342. unsigned dsor;
  343. __u16 ratio_bits;
  344. /* Determine current rate and ensure clock is based on 96MHz APLL */
  345. ratio_bits = __raw_readw(clk->enable_reg) & ~1;
  346. __raw_writew(ratio_bits, clk->enable_reg);
  347. ratio_bits = (ratio_bits & 0xfc) >> 2;
  348. if (ratio_bits > 6)
  349. dsor = (ratio_bits - 6) * 2 + 8;
  350. else
  351. dsor = ratio_bits + 2;
  352. clk-> rate = 96000000 / dsor;
  353. }
  354. int omap1_clk_enable(struct clk *clk)
  355. {
  356. int ret = 0;
  357. if (clk->usecount++ == 0) {
  358. if (clk->parent) {
  359. ret = omap1_clk_enable(clk->parent);
  360. if (ret)
  361. goto err;
  362. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  363. omap1_clk_deny_idle(clk->parent);
  364. }
  365. ret = clk->ops->enable(clk);
  366. if (ret) {
  367. if (clk->parent)
  368. omap1_clk_disable(clk->parent);
  369. goto err;
  370. }
  371. }
  372. return ret;
  373. err:
  374. clk->usecount--;
  375. return ret;
  376. }
  377. void omap1_clk_disable(struct clk *clk)
  378. {
  379. if (clk->usecount > 0 && !(--clk->usecount)) {
  380. clk->ops->disable(clk);
  381. if (likely(clk->parent)) {
  382. omap1_clk_disable(clk->parent);
  383. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  384. omap1_clk_allow_idle(clk->parent);
  385. }
  386. }
  387. }
  388. static int omap1_clk_enable_generic(struct clk *clk)
  389. {
  390. __u16 regval16;
  391. __u32 regval32;
  392. if (unlikely(clk->enable_reg == NULL)) {
  393. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  394. clk->name);
  395. return -EINVAL;
  396. }
  397. if (clk->flags & ENABLE_REG_32BIT) {
  398. regval32 = __raw_readl(clk->enable_reg);
  399. regval32 |= (1 << clk->enable_bit);
  400. __raw_writel(regval32, clk->enable_reg);
  401. } else {
  402. regval16 = __raw_readw(clk->enable_reg);
  403. regval16 |= (1 << clk->enable_bit);
  404. __raw_writew(regval16, clk->enable_reg);
  405. }
  406. return 0;
  407. }
  408. static void omap1_clk_disable_generic(struct clk *clk)
  409. {
  410. __u16 regval16;
  411. __u32 regval32;
  412. if (clk->enable_reg == NULL)
  413. return;
  414. if (clk->flags & ENABLE_REG_32BIT) {
  415. regval32 = __raw_readl(clk->enable_reg);
  416. regval32 &= ~(1 << clk->enable_bit);
  417. __raw_writel(regval32, clk->enable_reg);
  418. } else {
  419. regval16 = __raw_readw(clk->enable_reg);
  420. regval16 &= ~(1 << clk->enable_bit);
  421. __raw_writew(regval16, clk->enable_reg);
  422. }
  423. }
  424. const struct clkops clkops_generic = {
  425. .enable = omap1_clk_enable_generic,
  426. .disable = omap1_clk_disable_generic,
  427. };
  428. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  429. {
  430. int retval;
  431. retval = omap1_clk_enable(api_ck_p);
  432. if (!retval) {
  433. retval = omap1_clk_enable_generic(clk);
  434. omap1_clk_disable(api_ck_p);
  435. }
  436. return retval;
  437. }
  438. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  439. {
  440. if (omap1_clk_enable(api_ck_p) == 0) {
  441. omap1_clk_disable_generic(clk);
  442. omap1_clk_disable(api_ck_p);
  443. }
  444. }
  445. const struct clkops clkops_dspck = {
  446. .enable = omap1_clk_enable_dsp_domain,
  447. .disable = omap1_clk_disable_dsp_domain,
  448. };
  449. static int omap1_clk_enable_uart_functional(struct clk *clk)
  450. {
  451. int ret;
  452. struct uart_clk *uclk;
  453. ret = omap1_clk_enable_generic(clk);
  454. if (ret == 0) {
  455. /* Set smart idle acknowledgement mode */
  456. uclk = (struct uart_clk *)clk;
  457. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  458. uclk->sysc_addr);
  459. }
  460. return ret;
  461. }
  462. static void omap1_clk_disable_uart_functional(struct clk *clk)
  463. {
  464. struct uart_clk *uclk;
  465. /* Set force idle acknowledgement mode */
  466. uclk = (struct uart_clk *)clk;
  467. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  468. omap1_clk_disable_generic(clk);
  469. }
  470. const struct clkops clkops_uart = {
  471. .enable = omap1_clk_enable_uart_functional,
  472. .disable = omap1_clk_disable_uart_functional,
  473. };
  474. long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  475. {
  476. if (clk->flags & RATE_FIXED)
  477. return clk->rate;
  478. if (clk->round_rate != NULL)
  479. return clk->round_rate(clk, rate);
  480. return clk->rate;
  481. }
  482. int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  483. {
  484. int ret = -EINVAL;
  485. if (clk->set_rate)
  486. ret = clk->set_rate(clk, rate);
  487. return ret;
  488. }
  489. /*-------------------------------------------------------------------------
  490. * Omap1 clock reset and init functions
  491. *-------------------------------------------------------------------------*/
  492. #ifdef CONFIG_OMAP_RESET_CLOCKS
  493. void __init omap1_clk_disable_unused(struct clk *clk)
  494. {
  495. __u32 regval32;
  496. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  497. * has not enabled any DSP clocks */
  498. if (clk->enable_reg == DSP_IDLECT2) {
  499. printk(KERN_INFO "Skipping reset check for DSP domain "
  500. "clock \"%s\"\n", clk->name);
  501. return;
  502. }
  503. /* Is the clock already disabled? */
  504. if (clk->flags & ENABLE_REG_32BIT)
  505. regval32 = __raw_readl(clk->enable_reg);
  506. else
  507. regval32 = __raw_readw(clk->enable_reg);
  508. if ((regval32 & (1 << clk->enable_bit)) == 0)
  509. return;
  510. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  511. clk->ops->disable(clk);
  512. printk(" done\n");
  513. }
  514. #endif