timer.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/smp_twd.h>
  46. #include <asm/sched_clock.h>
  47. #include <asm/arch_timer.h>
  48. #include "omap_hwmod.h"
  49. #include "omap_device.h"
  50. #include <plat/counter-32k.h>
  51. #include <plat/dmtimer.h>
  52. #include "omap-pm.h"
  53. #include "soc.h"
  54. #include "common.h"
  55. #include "powerdomain.h"
  56. /* Parent clocks, eventually these will come from the clock framework */
  57. #define OMAP2_MPU_SOURCE "sys_ck"
  58. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  59. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  60. #define OMAP2_32K_SOURCE "func_32k_ck"
  61. #define OMAP3_32K_SOURCE "omap_32k_fck"
  62. #define OMAP4_32K_SOURCE "sys_32k_ck"
  63. #ifdef CONFIG_OMAP_32K_TIMER
  64. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  65. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  66. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  67. #define OMAP3_SECURE_TIMER 12
  68. #define TIMER_PROP_SECURE "ti,timer-secure"
  69. #else
  70. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  71. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  72. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  73. #define OMAP3_SECURE_TIMER 1
  74. #define TIMER_PROP_SECURE "ti,timer-alwon"
  75. #endif
  76. #define REALTIME_COUNTER_BASE 0x48243200
  77. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  78. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  79. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  80. /* Clockevent code */
  81. static struct omap_dm_timer clkev;
  82. static struct clock_event_device clockevent_gpt;
  83. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  84. {
  85. struct clock_event_device *evt = &clockevent_gpt;
  86. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  87. evt->event_handler(evt);
  88. return IRQ_HANDLED;
  89. }
  90. static struct irqaction omap2_gp_timer_irq = {
  91. .name = "gp_timer",
  92. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  93. .handler = omap2_gp_timer_interrupt,
  94. };
  95. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  96. struct clock_event_device *evt)
  97. {
  98. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  99. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  100. return 0;
  101. }
  102. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  103. struct clock_event_device *evt)
  104. {
  105. u32 period;
  106. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  107. switch (mode) {
  108. case CLOCK_EVT_MODE_PERIODIC:
  109. period = clkev.rate / HZ;
  110. period -= 1;
  111. /* Looks like we need to first set the load value separately */
  112. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  113. 0xffffffff - period, OMAP_TIMER_POSTED);
  114. __omap_dm_timer_load_start(&clkev,
  115. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  116. 0xffffffff - period, OMAP_TIMER_POSTED);
  117. break;
  118. case CLOCK_EVT_MODE_ONESHOT:
  119. break;
  120. case CLOCK_EVT_MODE_UNUSED:
  121. case CLOCK_EVT_MODE_SHUTDOWN:
  122. case CLOCK_EVT_MODE_RESUME:
  123. break;
  124. }
  125. }
  126. static struct clock_event_device clockevent_gpt = {
  127. .name = "gp_timer",
  128. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  129. .shift = 32,
  130. .rating = 300,
  131. .set_next_event = omap2_gp_timer_set_next_event,
  132. .set_mode = omap2_gp_timer_set_mode,
  133. };
  134. static struct property device_disabled = {
  135. .name = "status",
  136. .length = sizeof("disabled"),
  137. .value = "disabled",
  138. };
  139. static struct of_device_id omap_timer_match[] __initdata = {
  140. { .compatible = "ti,omap2-timer", },
  141. { }
  142. };
  143. /**
  144. * omap_get_timer_dt - get a timer using device-tree
  145. * @match - device-tree match structure for matching a device type
  146. * @property - optional timer property to match
  147. *
  148. * Helper function to get a timer during early boot using device-tree for use
  149. * as kernel system timer. Optionally, the property argument can be used to
  150. * select a timer with a specific property. Once a timer is found then mark
  151. * the timer node in device-tree as disabled, to prevent the kernel from
  152. * registering this timer as a platform device and so no one else can use it.
  153. */
  154. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  155. const char *property)
  156. {
  157. struct device_node *np;
  158. for_each_matching_node(np, match) {
  159. if (!of_device_is_available(np)) {
  160. of_node_put(np);
  161. continue;
  162. }
  163. if (property && !of_get_property(np, property, NULL)) {
  164. of_node_put(np);
  165. continue;
  166. }
  167. prom_add_property(np, &device_disabled);
  168. return np;
  169. }
  170. return NULL;
  171. }
  172. /**
  173. * omap_dmtimer_init - initialisation function when device tree is used
  174. *
  175. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  176. * be used by the kernel as they are reserved. Therefore, to prevent the
  177. * kernel registering these devices remove them dynamically from the device
  178. * tree on boot.
  179. */
  180. void __init omap_dmtimer_init(void)
  181. {
  182. struct device_node *np;
  183. if (!cpu_is_omap34xx())
  184. return;
  185. /* If we are a secure device, remove any secure timer nodes */
  186. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  187. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  188. if (np)
  189. of_node_put(np);
  190. }
  191. }
  192. /**
  193. * omap_dm_timer_get_errata - get errata flags for a timer
  194. *
  195. * Get the timer errata flags that are specific to the OMAP device being used.
  196. */
  197. u32 __init omap_dm_timer_get_errata(void)
  198. {
  199. if (cpu_is_omap24xx())
  200. return 0;
  201. return OMAP_TIMER_ERRATA_I103_I767;
  202. }
  203. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  204. int gptimer_id,
  205. const char *fck_source,
  206. const char *property,
  207. int posted)
  208. {
  209. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  210. const char *oh_name;
  211. struct device_node *np;
  212. struct omap_hwmod *oh;
  213. struct resource irq, mem;
  214. int r = 0;
  215. if (of_have_populated_dt()) {
  216. np = omap_get_timer_dt(omap_timer_match, NULL);
  217. if (!np)
  218. return -ENODEV;
  219. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  220. if (!oh_name)
  221. return -ENODEV;
  222. timer->irq = irq_of_parse_and_map(np, 0);
  223. if (!timer->irq)
  224. return -ENXIO;
  225. timer->io_base = of_iomap(np, 0);
  226. of_node_put(np);
  227. } else {
  228. if (omap_dm_timer_reserve_systimer(gptimer_id))
  229. return -ENODEV;
  230. sprintf(name, "timer%d", gptimer_id);
  231. oh_name = name;
  232. }
  233. oh = omap_hwmod_lookup(oh_name);
  234. if (!oh)
  235. return -ENODEV;
  236. if (!of_have_populated_dt()) {
  237. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  238. &irq);
  239. if (r)
  240. return -ENXIO;
  241. timer->irq = irq.start;
  242. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  243. &mem);
  244. if (r)
  245. return -ENXIO;
  246. /* Static mapping, never released */
  247. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  248. }
  249. if (!timer->io_base)
  250. return -ENXIO;
  251. /* After the dmtimer is using hwmod these clocks won't be needed */
  252. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  253. if (IS_ERR(timer->fclk))
  254. return -ENODEV;
  255. /* FIXME: Need to remove hard-coded test on timer ID */
  256. if (gptimer_id != 12) {
  257. struct clk *src;
  258. src = clk_get(NULL, fck_source);
  259. if (IS_ERR(src)) {
  260. r = -EINVAL;
  261. } else {
  262. r = clk_set_parent(timer->fclk, src);
  263. if (IS_ERR_VALUE(r))
  264. pr_warn("%s: %s cannot set source\n",
  265. __func__, oh->name);
  266. clk_put(src);
  267. }
  268. }
  269. omap_hwmod_setup_one(oh_name);
  270. omap_hwmod_enable(oh);
  271. __omap_dm_timer_init_regs(timer);
  272. if (posted)
  273. __omap_dm_timer_enable_posted(timer);
  274. /* Check that the intended posted configuration matches the actual */
  275. if (posted != timer->posted)
  276. return -EINVAL;
  277. timer->rate = clk_get_rate(timer->fclk);
  278. timer->reserved = 1;
  279. return r;
  280. }
  281. static void __init omap2_gp_clockevent_init(int gptimer_id,
  282. const char *fck_source,
  283. const char *property)
  284. {
  285. int res;
  286. clkev.errata = omap_dm_timer_get_errata();
  287. /*
  288. * For clock-event timers we never read the timer counter and
  289. * so we are not impacted by errata i103 and i767. Therefore,
  290. * we can safely ignore this errata for clock-event timers.
  291. */
  292. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  293. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
  294. OMAP_TIMER_POSTED);
  295. BUG_ON(res);
  296. omap2_gp_timer_irq.dev_id = &clkev;
  297. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  298. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  299. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  300. clockevent_gpt.shift);
  301. clockevent_gpt.max_delta_ns =
  302. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  303. clockevent_gpt.min_delta_ns =
  304. clockevent_delta2ns(3, &clockevent_gpt);
  305. /* Timer internal resynch latency. */
  306. clockevent_gpt.cpumask = cpu_possible_mask;
  307. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  308. clockevents_register_device(&clockevent_gpt);
  309. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  310. gptimer_id, clkev.rate);
  311. }
  312. /* Clocksource code */
  313. static struct omap_dm_timer clksrc;
  314. static bool use_gptimer_clksrc;
  315. /*
  316. * clocksource
  317. */
  318. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  319. {
  320. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  321. OMAP_TIMER_NONPOSTED);
  322. }
  323. static struct clocksource clocksource_gpt = {
  324. .name = "gp_timer",
  325. .rating = 300,
  326. .read = clocksource_read_cycles,
  327. .mask = CLOCKSOURCE_MASK(32),
  328. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  329. };
  330. static u32 notrace dmtimer_read_sched_clock(void)
  331. {
  332. if (clksrc.reserved)
  333. return __omap_dm_timer_read_counter(&clksrc,
  334. OMAP_TIMER_NONPOSTED);
  335. return 0;
  336. }
  337. #ifdef CONFIG_OMAP_32K_TIMER
  338. static struct of_device_id omap_counter_match[] __initdata = {
  339. { .compatible = "ti,omap-counter32k", },
  340. { }
  341. };
  342. /* Setup free-running counter for clocksource */
  343. static int __init omap2_sync32k_clocksource_init(void)
  344. {
  345. int ret;
  346. struct device_node *np = NULL;
  347. struct omap_hwmod *oh;
  348. void __iomem *vbase;
  349. const char *oh_name = "counter_32k";
  350. /*
  351. * If device-tree is present, then search the DT blob
  352. * to see if the 32kHz counter is supported.
  353. */
  354. if (of_have_populated_dt()) {
  355. np = omap_get_timer_dt(omap_counter_match, NULL);
  356. if (!np)
  357. return -ENODEV;
  358. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  359. if (!oh_name)
  360. return -ENODEV;
  361. }
  362. /*
  363. * First check hwmod data is available for sync32k counter
  364. */
  365. oh = omap_hwmod_lookup(oh_name);
  366. if (!oh || oh->slaves_cnt == 0)
  367. return -ENODEV;
  368. omap_hwmod_setup_one(oh_name);
  369. if (np) {
  370. vbase = of_iomap(np, 0);
  371. of_node_put(np);
  372. } else {
  373. vbase = omap_hwmod_get_mpu_rt_va(oh);
  374. }
  375. if (!vbase) {
  376. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  377. return -ENXIO;
  378. }
  379. ret = omap_hwmod_enable(oh);
  380. if (ret) {
  381. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  382. __func__, ret);
  383. return ret;
  384. }
  385. ret = omap_init_clocksource_32k(vbase);
  386. if (ret) {
  387. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  388. __func__, ret);
  389. omap_hwmod_idle(oh);
  390. }
  391. return ret;
  392. }
  393. #else
  394. static inline int omap2_sync32k_clocksource_init(void)
  395. {
  396. return -ENODEV;
  397. }
  398. #endif
  399. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  400. const char *fck_source)
  401. {
  402. int res;
  403. clksrc.errata = omap_dm_timer_get_errata();
  404. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
  405. OMAP_TIMER_NONPOSTED);
  406. BUG_ON(res);
  407. __omap_dm_timer_load_start(&clksrc,
  408. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  409. OMAP_TIMER_NONPOSTED);
  410. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  411. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  412. pr_err("Could not register clocksource %s\n",
  413. clocksource_gpt.name);
  414. else
  415. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  416. gptimer_id, clksrc.rate);
  417. }
  418. static void __init omap2_clocksource_init(int gptimer_id,
  419. const char *fck_source)
  420. {
  421. /*
  422. * First give preference to kernel parameter configuration
  423. * by user (clocksource="gp_timer").
  424. *
  425. * In case of missing kernel parameter for clocksource,
  426. * first check for availability for 32k-sync timer, in case
  427. * of failure in finding 32k_counter module or registering
  428. * it as clocksource, execution will fallback to gp-timer.
  429. */
  430. if (use_gptimer_clksrc == true)
  431. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  432. else if (omap2_sync32k_clocksource_init())
  433. /* Fall back to gp-timer code */
  434. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  435. }
  436. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  437. /*
  438. * The realtime counter also called master counter, is a free-running
  439. * counter, which is related to real time. It produces the count used
  440. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  441. * at a rate of 6.144 MHz. Because the device operates on different clocks
  442. * in different power modes, the master counter shifts operation between
  443. * clocks, adjusting the increment per clock in hardware accordingly to
  444. * maintain a constant count rate.
  445. */
  446. static void __init realtime_counter_init(void)
  447. {
  448. void __iomem *base;
  449. static struct clk *sys_clk;
  450. unsigned long rate;
  451. unsigned int reg, num, den;
  452. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  453. if (!base) {
  454. pr_err("%s: ioremap failed\n", __func__);
  455. return;
  456. }
  457. sys_clk = clk_get(NULL, "sys_clkin_ck");
  458. if (IS_ERR(sys_clk)) {
  459. pr_err("%s: failed to get system clock handle\n", __func__);
  460. iounmap(base);
  461. return;
  462. }
  463. rate = clk_get_rate(sys_clk);
  464. /* Numerator/denumerator values refer TRM Realtime Counter section */
  465. switch (rate) {
  466. case 1200000:
  467. num = 64;
  468. den = 125;
  469. break;
  470. case 1300000:
  471. num = 768;
  472. den = 1625;
  473. break;
  474. case 19200000:
  475. num = 8;
  476. den = 25;
  477. break;
  478. case 2600000:
  479. num = 384;
  480. den = 1625;
  481. break;
  482. case 2700000:
  483. num = 256;
  484. den = 1125;
  485. break;
  486. case 38400000:
  487. default:
  488. /* Program it for 38.4 MHz */
  489. num = 4;
  490. den = 25;
  491. break;
  492. }
  493. /* Program numerator and denumerator registers */
  494. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  495. NUMERATOR_DENUMERATOR_MASK;
  496. reg |= num;
  497. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  498. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  499. NUMERATOR_DENUMERATOR_MASK;
  500. reg |= den;
  501. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  502. iounmap(base);
  503. }
  504. #else
  505. static inline void __init realtime_counter_init(void)
  506. {}
  507. #endif
  508. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  509. clksrc_nr, clksrc_src) \
  510. static void __init omap##name##_timer_init(void) \
  511. { \
  512. omap_dmtimer_init(); \
  513. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  514. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  515. }
  516. #define OMAP_SYS_TIMER(name) \
  517. struct sys_timer omap##name##_timer = { \
  518. .init = omap##name##_timer_init, \
  519. };
  520. #ifdef CONFIG_ARCH_OMAP2
  521. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, "ti,timer-alwon",
  522. 2, OMAP2_MPU_SOURCE)
  523. OMAP_SYS_TIMER(2)
  524. #endif
  525. #ifdef CONFIG_ARCH_OMAP3
  526. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, "ti,timer-alwon",
  527. 2, OMAP3_MPU_SOURCE)
  528. OMAP_SYS_TIMER(3)
  529. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  530. TIMER_PROP_SECURE, 2, OMAP3_MPU_SOURCE)
  531. OMAP_SYS_TIMER(3_secure)
  532. #endif
  533. #ifdef CONFIG_SOC_AM33XX
  534. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  535. 2, OMAP4_MPU_SOURCE)
  536. OMAP_SYS_TIMER(3_am33xx)
  537. #endif
  538. #ifdef CONFIG_ARCH_OMAP4
  539. #ifdef CONFIG_LOCAL_TIMERS
  540. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  541. OMAP44XX_LOCAL_TWD_BASE, 29);
  542. #endif
  543. static void __init omap4_timer_init(void)
  544. {
  545. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  546. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  547. #ifdef CONFIG_LOCAL_TIMERS
  548. /* Local timers are not supprted on OMAP4430 ES1.0 */
  549. if (omap_rev() != OMAP4430_REV_ES1_0) {
  550. int err;
  551. if (of_have_populated_dt()) {
  552. twd_local_timer_of_register();
  553. return;
  554. }
  555. err = twd_local_timer_register(&twd_local_timer);
  556. if (err)
  557. pr_err("twd_local_timer_register failed %d\n", err);
  558. }
  559. #endif
  560. }
  561. OMAP_SYS_TIMER(4)
  562. #endif
  563. #ifdef CONFIG_SOC_OMAP5
  564. static void __init omap5_timer_init(void)
  565. {
  566. int err;
  567. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  568. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  569. realtime_counter_init();
  570. err = arch_timer_of_register();
  571. if (err)
  572. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  573. }
  574. OMAP_SYS_TIMER(5)
  575. #endif
  576. /**
  577. * omap_timer_init - build and register timer device with an
  578. * associated timer hwmod
  579. * @oh: timer hwmod pointer to be used to build timer device
  580. * @user: parameter that can be passed from calling hwmod API
  581. *
  582. * Called by omap_hwmod_for_each_by_class to register each of the timer
  583. * devices present in the system. The number of timer devices is known
  584. * by parsing through the hwmod database for a given class name. At the
  585. * end of function call memory is allocated for timer device and it is
  586. * registered to the framework ready to be proved by the driver.
  587. */
  588. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  589. {
  590. int id;
  591. int ret = 0;
  592. char *name = "omap_timer";
  593. struct dmtimer_platform_data *pdata;
  594. struct platform_device *pdev;
  595. struct omap_timer_capability_dev_attr *timer_dev_attr;
  596. pr_debug("%s: %s\n", __func__, oh->name);
  597. /* on secure device, do not register secure timer */
  598. timer_dev_attr = oh->dev_attr;
  599. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  600. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  601. return ret;
  602. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  603. if (!pdata) {
  604. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  605. return -ENOMEM;
  606. }
  607. /*
  608. * Extract the IDs from name field in hwmod database
  609. * and use the same for constructing ids' for the
  610. * timer devices. In a way, we are avoiding usage of
  611. * static variable witin the function to do the same.
  612. * CAUTION: We have to be careful and make sure the
  613. * name in hwmod database does not change in which case
  614. * we might either make corresponding change here or
  615. * switch back static variable mechanism.
  616. */
  617. sscanf(oh->name, "timer%2d", &id);
  618. if (timer_dev_attr)
  619. pdata->timer_capability = timer_dev_attr->timer_capability;
  620. pdata->timer_errata = omap_dm_timer_get_errata();
  621. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  622. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  623. NULL, 0, 0);
  624. if (IS_ERR(pdev)) {
  625. pr_err("%s: Can't build omap_device for %s: %s.\n",
  626. __func__, name, oh->name);
  627. ret = -EINVAL;
  628. }
  629. kfree(pdata);
  630. return ret;
  631. }
  632. /**
  633. * omap2_dm_timer_init - top level regular device initialization
  634. *
  635. * Uses dedicated hwmod api to parse through hwmod database for
  636. * given class name and then build and register the timer device.
  637. */
  638. static int __init omap2_dm_timer_init(void)
  639. {
  640. int ret;
  641. /* If dtb is there, the devices will be created dynamically */
  642. if (of_have_populated_dt())
  643. return -ENODEV;
  644. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  645. if (unlikely(ret)) {
  646. pr_err("%s: device registration failed.\n", __func__);
  647. return -EINVAL;
  648. }
  649. return 0;
  650. }
  651. arch_initcall(omap2_dm_timer_init);
  652. /**
  653. * omap2_override_clocksource - clocksource override with user configuration
  654. *
  655. * Allows user to override default clocksource, using kernel parameter
  656. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  657. *
  658. * Note that, here we are using same standard kernel parameter "clocksource=",
  659. * and not introducing any OMAP specific interface.
  660. */
  661. static int __init omap2_override_clocksource(char *str)
  662. {
  663. if (!str)
  664. return 0;
  665. /*
  666. * For OMAP architecture, we only have two options
  667. * - sync_32k (default)
  668. * - gp_timer (sys_clk based)
  669. */
  670. if (!strcmp(str, "gp_timer"))
  671. use_gptimer_clksrc = true;
  672. return 0;
  673. }
  674. early_param("clocksource", omap2_override_clocksource);