timer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <asm/mach/time.h>
  43. #include <asm/smp_twd.h>
  44. #include <asm/sched_clock.h>
  45. #include <asm/arch_timer.h>
  46. #include <plat/omap_hwmod.h>
  47. #include <plat/omap_device.h>
  48. #include <plat/dmtimer.h>
  49. #include <plat/omap-pm.h>
  50. #include "soc.h"
  51. #include "common.h"
  52. #include "powerdomain.h"
  53. /* Parent clocks, eventually these will come from the clock framework */
  54. #define OMAP2_MPU_SOURCE "sys_ck"
  55. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  56. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  57. #define OMAP2_32K_SOURCE "func_32k_ck"
  58. #define OMAP3_32K_SOURCE "omap_32k_fck"
  59. #define OMAP4_32K_SOURCE "sys_32k_ck"
  60. #ifdef CONFIG_OMAP_32K_TIMER
  61. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  62. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  63. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  64. #define OMAP3_SECURE_TIMER 12
  65. #define TIMER_PROP_SECURE "ti,timer-secure"
  66. #else
  67. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  68. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  69. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  70. #define OMAP3_SECURE_TIMER 1
  71. #define TIMER_PROP_SECURE "ti,timer-alwon"
  72. #endif
  73. #define REALTIME_COUNTER_BASE 0x48243200
  74. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  75. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  76. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  77. /* Clockevent code */
  78. static struct omap_dm_timer clkev;
  79. static struct clock_event_device clockevent_gpt;
  80. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  81. {
  82. struct clock_event_device *evt = &clockevent_gpt;
  83. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  84. evt->event_handler(evt);
  85. return IRQ_HANDLED;
  86. }
  87. static struct irqaction omap2_gp_timer_irq = {
  88. .name = "gp_timer",
  89. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  90. .handler = omap2_gp_timer_interrupt,
  91. };
  92. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  93. struct clock_event_device *evt)
  94. {
  95. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  96. 0xffffffff - cycles, 1);
  97. return 0;
  98. }
  99. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  100. struct clock_event_device *evt)
  101. {
  102. u32 period;
  103. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  104. switch (mode) {
  105. case CLOCK_EVT_MODE_PERIODIC:
  106. period = clkev.rate / HZ;
  107. period -= 1;
  108. /* Looks like we need to first set the load value separately */
  109. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  110. 0xffffffff - period, 1);
  111. __omap_dm_timer_load_start(&clkev,
  112. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  113. 0xffffffff - period, 1);
  114. break;
  115. case CLOCK_EVT_MODE_ONESHOT:
  116. break;
  117. case CLOCK_EVT_MODE_UNUSED:
  118. case CLOCK_EVT_MODE_SHUTDOWN:
  119. case CLOCK_EVT_MODE_RESUME:
  120. break;
  121. }
  122. }
  123. static struct clock_event_device clockevent_gpt = {
  124. .name = "gp_timer",
  125. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  126. .shift = 32,
  127. .rating = 300,
  128. .set_next_event = omap2_gp_timer_set_next_event,
  129. .set_mode = omap2_gp_timer_set_mode,
  130. };
  131. static struct property device_disabled = {
  132. .name = "status",
  133. .length = sizeof("disabled"),
  134. .value = "disabled",
  135. };
  136. static struct of_device_id omap_timer_match[] __initdata = {
  137. { .compatible = "ti,omap2-timer", },
  138. { }
  139. };
  140. static struct of_device_id omap_counter_match[] __initdata = {
  141. { .compatible = "ti,omap-counter32k", },
  142. { }
  143. };
  144. /**
  145. * omap_get_timer_dt - get a timer using device-tree
  146. * @match - device-tree match structure for matching a device type
  147. * @property - optional timer property to match
  148. *
  149. * Helper function to get a timer during early boot using device-tree for use
  150. * as kernel system timer. Optionally, the property argument can be used to
  151. * select a timer with a specific property. Once a timer is found then mark
  152. * the timer node in device-tree as disabled, to prevent the kernel from
  153. * registering this timer as a platform device and so no one else can use it.
  154. */
  155. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  156. const char *property)
  157. {
  158. struct device_node *np;
  159. for_each_matching_node(np, match) {
  160. if (!of_device_is_available(np)) {
  161. of_node_put(np);
  162. continue;
  163. }
  164. if (property && !of_get_property(np, property, NULL)) {
  165. of_node_put(np);
  166. continue;
  167. }
  168. prom_add_property(np, &device_disabled);
  169. return np;
  170. }
  171. return NULL;
  172. }
  173. /**
  174. * omap_dmtimer_init - initialisation function when device tree is used
  175. *
  176. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  177. * be used by the kernel as they are reserved. Therefore, to prevent the
  178. * kernel registering these devices remove them dynamically from the device
  179. * tree on boot.
  180. */
  181. void __init omap_dmtimer_init(void)
  182. {
  183. struct device_node *np;
  184. if (!cpu_is_omap34xx())
  185. return;
  186. /* If we are a secure device, remove any secure timer nodes */
  187. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  188. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  189. if (np)
  190. of_node_put(np);
  191. }
  192. }
  193. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  194. int gptimer_id,
  195. const char *fck_source,
  196. const char *property)
  197. {
  198. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  199. const char *oh_name;
  200. struct device_node *np;
  201. struct omap_hwmod *oh;
  202. struct resource irq_rsrc, mem_rsrc;
  203. size_t size;
  204. int res = 0;
  205. int r;
  206. if (of_have_populated_dt()) {
  207. np = omap_get_timer_dt(omap_timer_match, NULL);
  208. if (!np)
  209. return -ENODEV;
  210. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  211. if (!oh_name)
  212. return -ENODEV;
  213. timer->irq = irq_of_parse_and_map(np, 0);
  214. if (!timer->irq)
  215. return -ENXIO;
  216. timer->io_base = of_iomap(np, 0);
  217. of_node_put(np);
  218. } else {
  219. if (omap_dm_timer_reserve_systimer(gptimer_id))
  220. return -ENODEV;
  221. sprintf(name, "timer%d", gptimer_id);
  222. oh_name = name;
  223. }
  224. omap_hwmod_setup_one(oh_name);
  225. oh = omap_hwmod_lookup(oh_name);
  226. if (!oh)
  227. return -ENODEV;
  228. if (!of_have_populated_dt()) {
  229. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  230. &irq_rsrc);
  231. if (r)
  232. return -ENXIO;
  233. timer->irq = irq_rsrc.start;
  234. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  235. &mem_rsrc);
  236. if (r)
  237. return -ENXIO;
  238. timer->phys_base = mem_rsrc.start;
  239. size = mem_rsrc.end - mem_rsrc.start;
  240. /* Static mapping, never released */
  241. timer->io_base = ioremap(timer->phys_base, size);
  242. }
  243. if (!timer->io_base)
  244. return -ENXIO;
  245. /* After the dmtimer is using hwmod these clocks won't be needed */
  246. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  247. if (IS_ERR(timer->fclk))
  248. return -ENODEV;
  249. omap_hwmod_enable(oh);
  250. /* FIXME: Need to remove hard-coded test on timer ID */
  251. if (gptimer_id != 12) {
  252. struct clk *src;
  253. src = clk_get(NULL, fck_source);
  254. if (IS_ERR(src)) {
  255. res = -EINVAL;
  256. } else {
  257. res = __omap_dm_timer_set_source(timer->fclk, src);
  258. if (IS_ERR_VALUE(res))
  259. pr_warn("%s: %s cannot set source\n",
  260. __func__, oh->name);
  261. clk_put(src);
  262. }
  263. }
  264. __omap_dm_timer_init_regs(timer);
  265. __omap_dm_timer_reset(timer, 1, 1);
  266. timer->posted = 1;
  267. timer->rate = clk_get_rate(timer->fclk);
  268. timer->reserved = 1;
  269. return res;
  270. }
  271. static void __init omap2_gp_clockevent_init(int gptimer_id,
  272. const char *fck_source,
  273. const char *property)
  274. {
  275. int res;
  276. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property);
  277. BUG_ON(res);
  278. omap2_gp_timer_irq.dev_id = &clkev;
  279. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  280. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  281. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  282. clockevent_gpt.shift);
  283. clockevent_gpt.max_delta_ns =
  284. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  285. clockevent_gpt.min_delta_ns =
  286. clockevent_delta2ns(3, &clockevent_gpt);
  287. /* Timer internal resynch latency. */
  288. clockevent_gpt.cpumask = cpu_possible_mask;
  289. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  290. clockevents_register_device(&clockevent_gpt);
  291. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  292. gptimer_id, clkev.rate);
  293. }
  294. /* Clocksource code */
  295. static struct omap_dm_timer clksrc;
  296. static bool use_gptimer_clksrc;
  297. /*
  298. * clocksource
  299. */
  300. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  301. {
  302. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  303. }
  304. static struct clocksource clocksource_gpt = {
  305. .name = "gp_timer",
  306. .rating = 300,
  307. .read = clocksource_read_cycles,
  308. .mask = CLOCKSOURCE_MASK(32),
  309. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  310. };
  311. static u32 notrace dmtimer_read_sched_clock(void)
  312. {
  313. if (clksrc.reserved)
  314. return __omap_dm_timer_read_counter(&clksrc, 1);
  315. return 0;
  316. }
  317. #ifdef CONFIG_OMAP_32K_TIMER
  318. /* Setup free-running counter for clocksource */
  319. static int __init omap2_sync32k_clocksource_init(void)
  320. {
  321. int ret;
  322. struct device_node *np = NULL;
  323. struct omap_hwmod *oh;
  324. void __iomem *vbase;
  325. const char *oh_name = "counter_32k";
  326. /*
  327. * If device-tree is present, then search the DT blob
  328. * to see if the 32kHz counter is supported.
  329. */
  330. if (of_have_populated_dt()) {
  331. np = omap_get_timer_dt(omap_counter_match, NULL);
  332. if (!np)
  333. return -ENODEV;
  334. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  335. if (!oh_name)
  336. return -ENODEV;
  337. }
  338. /*
  339. * First check hwmod data is available for sync32k counter
  340. */
  341. oh = omap_hwmod_lookup(oh_name);
  342. if (!oh || oh->slaves_cnt == 0)
  343. return -ENODEV;
  344. omap_hwmod_setup_one(oh_name);
  345. if (np) {
  346. vbase = of_iomap(np, 0);
  347. of_node_put(np);
  348. } else {
  349. vbase = omap_hwmod_get_mpu_rt_va(oh);
  350. }
  351. if (!vbase) {
  352. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  353. return -ENXIO;
  354. }
  355. ret = omap_hwmod_enable(oh);
  356. if (ret) {
  357. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  358. __func__, ret);
  359. return ret;
  360. }
  361. ret = omap_init_clocksource_32k(vbase);
  362. if (ret) {
  363. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  364. __func__, ret);
  365. omap_hwmod_idle(oh);
  366. }
  367. return ret;
  368. }
  369. #else
  370. static inline int omap2_sync32k_clocksource_init(void)
  371. {
  372. return -ENODEV;
  373. }
  374. #endif
  375. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  376. const char *fck_source)
  377. {
  378. int res;
  379. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL);
  380. BUG_ON(res);
  381. __omap_dm_timer_load_start(&clksrc,
  382. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  383. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  384. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  385. pr_err("Could not register clocksource %s\n",
  386. clocksource_gpt.name);
  387. else
  388. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  389. gptimer_id, clksrc.rate);
  390. }
  391. static void __init omap2_clocksource_init(int gptimer_id,
  392. const char *fck_source)
  393. {
  394. /*
  395. * First give preference to kernel parameter configuration
  396. * by user (clocksource="gp_timer").
  397. *
  398. * In case of missing kernel parameter for clocksource,
  399. * first check for availability for 32k-sync timer, in case
  400. * of failure in finding 32k_counter module or registering
  401. * it as clocksource, execution will fallback to gp-timer.
  402. */
  403. if (use_gptimer_clksrc == true)
  404. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  405. else if (omap2_sync32k_clocksource_init())
  406. /* Fall back to gp-timer code */
  407. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  408. }
  409. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  410. /*
  411. * The realtime counter also called master counter, is a free-running
  412. * counter, which is related to real time. It produces the count used
  413. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  414. * at a rate of 6.144 MHz. Because the device operates on different clocks
  415. * in different power modes, the master counter shifts operation between
  416. * clocks, adjusting the increment per clock in hardware accordingly to
  417. * maintain a constant count rate.
  418. */
  419. static void __init realtime_counter_init(void)
  420. {
  421. void __iomem *base;
  422. static struct clk *sys_clk;
  423. unsigned long rate;
  424. unsigned int reg, num, den;
  425. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  426. if (!base) {
  427. pr_err("%s: ioremap failed\n", __func__);
  428. return;
  429. }
  430. sys_clk = clk_get(NULL, "sys_clkin_ck");
  431. if (IS_ERR(sys_clk)) {
  432. pr_err("%s: failed to get system clock handle\n", __func__);
  433. iounmap(base);
  434. return;
  435. }
  436. rate = clk_get_rate(sys_clk);
  437. /* Numerator/denumerator values refer TRM Realtime Counter section */
  438. switch (rate) {
  439. case 1200000:
  440. num = 64;
  441. den = 125;
  442. break;
  443. case 1300000:
  444. num = 768;
  445. den = 1625;
  446. break;
  447. case 19200000:
  448. num = 8;
  449. den = 25;
  450. break;
  451. case 2600000:
  452. num = 384;
  453. den = 1625;
  454. break;
  455. case 2700000:
  456. num = 256;
  457. den = 1125;
  458. break;
  459. case 38400000:
  460. default:
  461. /* Program it for 38.4 MHz */
  462. num = 4;
  463. den = 25;
  464. break;
  465. }
  466. /* Program numerator and denumerator registers */
  467. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  468. NUMERATOR_DENUMERATOR_MASK;
  469. reg |= num;
  470. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  471. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  472. NUMERATOR_DENUMERATOR_MASK;
  473. reg |= den;
  474. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  475. iounmap(base);
  476. }
  477. #else
  478. static inline void __init realtime_counter_init(void)
  479. {}
  480. #endif
  481. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  482. clksrc_nr, clksrc_src) \
  483. static void __init omap##name##_timer_init(void) \
  484. { \
  485. omap_dmtimer_init(); \
  486. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  487. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  488. }
  489. #define OMAP_SYS_TIMER(name) \
  490. struct sys_timer omap##name##_timer = { \
  491. .init = omap##name##_timer_init, \
  492. };
  493. #ifdef CONFIG_ARCH_OMAP2
  494. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, "ti,timer-alwon",
  495. 2, OMAP2_MPU_SOURCE)
  496. OMAP_SYS_TIMER(2)
  497. #endif
  498. #ifdef CONFIG_ARCH_OMAP3
  499. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, "ti,timer-alwon",
  500. 2, OMAP3_MPU_SOURCE)
  501. OMAP_SYS_TIMER(3)
  502. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  503. TIMER_PROP_SECURE, 2, OMAP3_MPU_SOURCE)
  504. OMAP_SYS_TIMER(3_secure)
  505. #endif
  506. #ifdef CONFIG_SOC_AM33XX
  507. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  508. 2, OMAP4_MPU_SOURCE)
  509. OMAP_SYS_TIMER(3_am33xx)
  510. #endif
  511. #ifdef CONFIG_ARCH_OMAP4
  512. #ifdef CONFIG_LOCAL_TIMERS
  513. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  514. OMAP44XX_LOCAL_TWD_BASE, 29);
  515. #endif
  516. static void __init omap4_timer_init(void)
  517. {
  518. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  519. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  520. #ifdef CONFIG_LOCAL_TIMERS
  521. /* Local timers are not supprted on OMAP4430 ES1.0 */
  522. if (omap_rev() != OMAP4430_REV_ES1_0) {
  523. int err;
  524. if (of_have_populated_dt()) {
  525. twd_local_timer_of_register();
  526. return;
  527. }
  528. err = twd_local_timer_register(&twd_local_timer);
  529. if (err)
  530. pr_err("twd_local_timer_register failed %d\n", err);
  531. }
  532. #endif
  533. }
  534. OMAP_SYS_TIMER(4)
  535. #endif
  536. #ifdef CONFIG_SOC_OMAP5
  537. static void __init omap5_timer_init(void)
  538. {
  539. int err;
  540. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  541. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  542. realtime_counter_init();
  543. err = arch_timer_of_register();
  544. if (err)
  545. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  546. }
  547. OMAP_SYS_TIMER(5)
  548. #endif
  549. /**
  550. * omap_timer_init - build and register timer device with an
  551. * associated timer hwmod
  552. * @oh: timer hwmod pointer to be used to build timer device
  553. * @user: parameter that can be passed from calling hwmod API
  554. *
  555. * Called by omap_hwmod_for_each_by_class to register each of the timer
  556. * devices present in the system. The number of timer devices is known
  557. * by parsing through the hwmod database for a given class name. At the
  558. * end of function call memory is allocated for timer device and it is
  559. * registered to the framework ready to be proved by the driver.
  560. */
  561. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  562. {
  563. int id;
  564. int ret = 0;
  565. char *name = "omap_timer";
  566. struct dmtimer_platform_data *pdata;
  567. struct platform_device *pdev;
  568. struct omap_timer_capability_dev_attr *timer_dev_attr;
  569. pr_debug("%s: %s\n", __func__, oh->name);
  570. /* on secure device, do not register secure timer */
  571. timer_dev_attr = oh->dev_attr;
  572. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  573. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  574. return ret;
  575. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  576. if (!pdata) {
  577. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  578. return -ENOMEM;
  579. }
  580. /*
  581. * Extract the IDs from name field in hwmod database
  582. * and use the same for constructing ids' for the
  583. * timer devices. In a way, we are avoiding usage of
  584. * static variable witin the function to do the same.
  585. * CAUTION: We have to be careful and make sure the
  586. * name in hwmod database does not change in which case
  587. * we might either make corresponding change here or
  588. * switch back static variable mechanism.
  589. */
  590. sscanf(oh->name, "timer%2d", &id);
  591. if (timer_dev_attr)
  592. pdata->timer_capability = timer_dev_attr->timer_capability;
  593. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  594. NULL, 0, 0);
  595. if (IS_ERR(pdev)) {
  596. pr_err("%s: Can't build omap_device for %s: %s.\n",
  597. __func__, name, oh->name);
  598. ret = -EINVAL;
  599. }
  600. kfree(pdata);
  601. return ret;
  602. }
  603. /**
  604. * omap2_dm_timer_init - top level regular device initialization
  605. *
  606. * Uses dedicated hwmod api to parse through hwmod database for
  607. * given class name and then build and register the timer device.
  608. */
  609. static int __init omap2_dm_timer_init(void)
  610. {
  611. int ret;
  612. /* If dtb is there, the devices will be created dynamically */
  613. if (of_have_populated_dt())
  614. return -ENODEV;
  615. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  616. if (unlikely(ret)) {
  617. pr_err("%s: device registration failed.\n", __func__);
  618. return -EINVAL;
  619. }
  620. return 0;
  621. }
  622. arch_initcall(omap2_dm_timer_init);
  623. /**
  624. * omap2_override_clocksource - clocksource override with user configuration
  625. *
  626. * Allows user to override default clocksource, using kernel parameter
  627. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  628. *
  629. * Note that, here we are using same standard kernel parameter "clocksource=",
  630. * and not introducing any OMAP specific interface.
  631. */
  632. static int __init omap2_override_clocksource(char *str)
  633. {
  634. if (!str)
  635. return 0;
  636. /*
  637. * For OMAP architecture, we only have two options
  638. * - sync_32k (default)
  639. * - gp_timer (sys_clk based)
  640. */
  641. if (!strcmp(str, "gp_timer"))
  642. use_gptimer_clksrc = true;
  643. return 0;
  644. }
  645. early_param("clocksource", omap2_override_clocksource);