intel_dp.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "drm_dp_helper.h"
  37. #define DP_LINK_STATUS_SIZE 6
  38. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  39. #define DP_LINK_CONFIGURATION_SIZE 9
  40. struct intel_dp {
  41. struct intel_encoder base;
  42. uint32_t output_reg;
  43. uint32_t DP;
  44. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  45. bool has_audio;
  46. int force_audio;
  47. uint32_t color_range;
  48. int dpms_mode;
  49. uint8_t link_bw;
  50. uint8_t lane_count;
  51. uint8_t dpcd[4];
  52. struct i2c_adapter adapter;
  53. struct i2c_algo_dp_aux_data algo;
  54. bool is_pch_edp;
  55. uint8_t train_set[4];
  56. uint8_t link_status[DP_LINK_STATUS_SIZE];
  57. struct drm_property *force_audio_property;
  58. };
  59. /**
  60. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  61. * @intel_dp: DP struct
  62. *
  63. * If a CPU or PCH DP output is attached to an eDP panel, this function
  64. * will return true, and false otherwise.
  65. */
  66. static bool is_edp(struct intel_dp *intel_dp)
  67. {
  68. return intel_dp->base.type == INTEL_OUTPUT_EDP;
  69. }
  70. /**
  71. * is_pch_edp - is the port on the PCH and attached to an eDP panel?
  72. * @intel_dp: DP struct
  73. *
  74. * Returns true if the given DP struct corresponds to a PCH DP port attached
  75. * to an eDP panel, false otherwise. Helpful for determining whether we
  76. * may need FDI resources for a given DP output or not.
  77. */
  78. static bool is_pch_edp(struct intel_dp *intel_dp)
  79. {
  80. return intel_dp->is_pch_edp;
  81. }
  82. static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  83. {
  84. return container_of(encoder, struct intel_dp, base.base);
  85. }
  86. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  87. {
  88. return container_of(intel_attached_encoder(connector),
  89. struct intel_dp, base);
  90. }
  91. /**
  92. * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
  93. * @encoder: DRM encoder
  94. *
  95. * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
  96. * by intel_display.c.
  97. */
  98. bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
  99. {
  100. struct intel_dp *intel_dp;
  101. if (!encoder)
  102. return false;
  103. intel_dp = enc_to_intel_dp(encoder);
  104. return is_pch_edp(intel_dp);
  105. }
  106. static void intel_dp_start_link_train(struct intel_dp *intel_dp);
  107. static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  108. static void intel_dp_link_down(struct intel_dp *intel_dp);
  109. void
  110. intel_edp_link_config (struct intel_encoder *intel_encoder,
  111. int *lane_num, int *link_bw)
  112. {
  113. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  114. *lane_num = intel_dp->lane_count;
  115. if (intel_dp->link_bw == DP_LINK_BW_1_62)
  116. *link_bw = 162000;
  117. else if (intel_dp->link_bw == DP_LINK_BW_2_7)
  118. *link_bw = 270000;
  119. }
  120. static int
  121. intel_dp_max_lane_count(struct intel_dp *intel_dp)
  122. {
  123. int max_lane_count = 4;
  124. if (intel_dp->dpcd[0] >= 0x11) {
  125. max_lane_count = intel_dp->dpcd[2] & 0x1f;
  126. switch (max_lane_count) {
  127. case 1: case 2: case 4:
  128. break;
  129. default:
  130. max_lane_count = 4;
  131. }
  132. }
  133. return max_lane_count;
  134. }
  135. static int
  136. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  137. {
  138. int max_link_bw = intel_dp->dpcd[1];
  139. switch (max_link_bw) {
  140. case DP_LINK_BW_1_62:
  141. case DP_LINK_BW_2_7:
  142. break;
  143. default:
  144. max_link_bw = DP_LINK_BW_1_62;
  145. break;
  146. }
  147. return max_link_bw;
  148. }
  149. static int
  150. intel_dp_link_clock(uint8_t link_bw)
  151. {
  152. if (link_bw == DP_LINK_BW_2_7)
  153. return 270000;
  154. else
  155. return 162000;
  156. }
  157. /* I think this is a fiction */
  158. static int
  159. intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
  160. {
  161. struct drm_i915_private *dev_priv = dev->dev_private;
  162. if (is_edp(intel_dp))
  163. return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
  164. else
  165. return pixel_clock * 3;
  166. }
  167. static int
  168. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  169. {
  170. return (max_link_clock * max_lanes * 8) / 10;
  171. }
  172. static int
  173. intel_dp_mode_valid(struct drm_connector *connector,
  174. struct drm_display_mode *mode)
  175. {
  176. struct intel_dp *intel_dp = intel_attached_dp(connector);
  177. struct drm_device *dev = connector->dev;
  178. struct drm_i915_private *dev_priv = dev->dev_private;
  179. int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
  180. int max_lanes = intel_dp_max_lane_count(intel_dp);
  181. if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
  182. if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
  183. return MODE_PANEL;
  184. if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
  185. return MODE_PANEL;
  186. }
  187. /* only refuse the mode on non eDP since we have seen some weird eDP panels
  188. which are outside spec tolerances but somehow work by magic */
  189. if (!is_edp(intel_dp) &&
  190. (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
  191. > intel_dp_max_data_rate(max_link_clock, max_lanes)))
  192. return MODE_CLOCK_HIGH;
  193. if (mode->clock < 10000)
  194. return MODE_CLOCK_LOW;
  195. return MODE_OK;
  196. }
  197. static uint32_t
  198. pack_aux(uint8_t *src, int src_bytes)
  199. {
  200. int i;
  201. uint32_t v = 0;
  202. if (src_bytes > 4)
  203. src_bytes = 4;
  204. for (i = 0; i < src_bytes; i++)
  205. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  206. return v;
  207. }
  208. static void
  209. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  210. {
  211. int i;
  212. if (dst_bytes > 4)
  213. dst_bytes = 4;
  214. for (i = 0; i < dst_bytes; i++)
  215. dst[i] = src >> ((3-i) * 8);
  216. }
  217. /* hrawclock is 1/4 the FSB frequency */
  218. static int
  219. intel_hrawclk(struct drm_device *dev)
  220. {
  221. struct drm_i915_private *dev_priv = dev->dev_private;
  222. uint32_t clkcfg;
  223. clkcfg = I915_READ(CLKCFG);
  224. switch (clkcfg & CLKCFG_FSB_MASK) {
  225. case CLKCFG_FSB_400:
  226. return 100;
  227. case CLKCFG_FSB_533:
  228. return 133;
  229. case CLKCFG_FSB_667:
  230. return 166;
  231. case CLKCFG_FSB_800:
  232. return 200;
  233. case CLKCFG_FSB_1067:
  234. return 266;
  235. case CLKCFG_FSB_1333:
  236. return 333;
  237. /* these two are just a guess; one of them might be right */
  238. case CLKCFG_FSB_1600:
  239. case CLKCFG_FSB_1600_ALT:
  240. return 400;
  241. default:
  242. return 133;
  243. }
  244. }
  245. static int
  246. intel_dp_aux_ch(struct intel_dp *intel_dp,
  247. uint8_t *send, int send_bytes,
  248. uint8_t *recv, int recv_size)
  249. {
  250. uint32_t output_reg = intel_dp->output_reg;
  251. struct drm_device *dev = intel_dp->base.base.dev;
  252. struct drm_i915_private *dev_priv = dev->dev_private;
  253. uint32_t ch_ctl = output_reg + 0x10;
  254. uint32_t ch_data = ch_ctl + 4;
  255. int i;
  256. int recv_bytes;
  257. uint32_t status;
  258. uint32_t aux_clock_divider;
  259. int try, precharge;
  260. /* The clock divider is based off the hrawclk,
  261. * and would like to run at 2MHz. So, take the
  262. * hrawclk value and divide by 2 and use that
  263. *
  264. * Note that PCH attached eDP panels should use a 125MHz input
  265. * clock divider.
  266. */
  267. if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
  268. if (IS_GEN6(dev))
  269. aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
  270. else
  271. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  272. } else if (HAS_PCH_SPLIT(dev))
  273. aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
  274. else
  275. aux_clock_divider = intel_hrawclk(dev) / 2;
  276. if (IS_GEN6(dev))
  277. precharge = 3;
  278. else
  279. precharge = 5;
  280. if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
  281. DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
  282. I915_READ(ch_ctl));
  283. return -EBUSY;
  284. }
  285. /* Must try at least 3 times according to DP spec */
  286. for (try = 0; try < 5; try++) {
  287. /* Load the send data into the aux channel data registers */
  288. for (i = 0; i < send_bytes; i += 4)
  289. I915_WRITE(ch_data + i,
  290. pack_aux(send + i, send_bytes - i));
  291. /* Send the command and wait for it to complete */
  292. I915_WRITE(ch_ctl,
  293. DP_AUX_CH_CTL_SEND_BUSY |
  294. DP_AUX_CH_CTL_TIME_OUT_400us |
  295. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  296. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  297. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  298. DP_AUX_CH_CTL_DONE |
  299. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  300. DP_AUX_CH_CTL_RECEIVE_ERROR);
  301. for (;;) {
  302. status = I915_READ(ch_ctl);
  303. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  304. break;
  305. udelay(100);
  306. }
  307. /* Clear done status and any errors */
  308. I915_WRITE(ch_ctl,
  309. status |
  310. DP_AUX_CH_CTL_DONE |
  311. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  312. DP_AUX_CH_CTL_RECEIVE_ERROR);
  313. if (status & DP_AUX_CH_CTL_DONE)
  314. break;
  315. }
  316. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  317. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  318. return -EBUSY;
  319. }
  320. /* Check for timeout or receive error.
  321. * Timeouts occur when the sink is not connected
  322. */
  323. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  324. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  325. return -EIO;
  326. }
  327. /* Timeouts occur when the device isn't connected, so they're
  328. * "normal" -- don't fill the kernel log with these */
  329. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  330. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  331. return -ETIMEDOUT;
  332. }
  333. /* Unload any bytes sent back from the other side */
  334. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  335. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  336. if (recv_bytes > recv_size)
  337. recv_bytes = recv_size;
  338. for (i = 0; i < recv_bytes; i += 4)
  339. unpack_aux(I915_READ(ch_data + i),
  340. recv + i, recv_bytes - i);
  341. return recv_bytes;
  342. }
  343. /* Write data to the aux channel in native mode */
  344. static int
  345. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  346. uint16_t address, uint8_t *send, int send_bytes)
  347. {
  348. int ret;
  349. uint8_t msg[20];
  350. int msg_bytes;
  351. uint8_t ack;
  352. if (send_bytes > 16)
  353. return -1;
  354. msg[0] = AUX_NATIVE_WRITE << 4;
  355. msg[1] = address >> 8;
  356. msg[2] = address & 0xff;
  357. msg[3] = send_bytes - 1;
  358. memcpy(&msg[4], send, send_bytes);
  359. msg_bytes = send_bytes + 4;
  360. for (;;) {
  361. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  362. if (ret < 0)
  363. return ret;
  364. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  365. break;
  366. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  367. udelay(100);
  368. else
  369. return -EIO;
  370. }
  371. return send_bytes;
  372. }
  373. /* Write a single byte to the aux channel in native mode */
  374. static int
  375. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  376. uint16_t address, uint8_t byte)
  377. {
  378. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  379. }
  380. /* read bytes from a native aux channel */
  381. static int
  382. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  383. uint16_t address, uint8_t *recv, int recv_bytes)
  384. {
  385. uint8_t msg[4];
  386. int msg_bytes;
  387. uint8_t reply[20];
  388. int reply_bytes;
  389. uint8_t ack;
  390. int ret;
  391. msg[0] = AUX_NATIVE_READ << 4;
  392. msg[1] = address >> 8;
  393. msg[2] = address & 0xff;
  394. msg[3] = recv_bytes - 1;
  395. msg_bytes = 4;
  396. reply_bytes = recv_bytes + 1;
  397. for (;;) {
  398. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  399. reply, reply_bytes);
  400. if (ret == 0)
  401. return -EPROTO;
  402. if (ret < 0)
  403. return ret;
  404. ack = reply[0];
  405. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  406. memcpy(recv, reply + 1, ret - 1);
  407. return ret - 1;
  408. }
  409. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  410. udelay(100);
  411. else
  412. return -EIO;
  413. }
  414. }
  415. static int
  416. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  417. uint8_t write_byte, uint8_t *read_byte)
  418. {
  419. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  420. struct intel_dp *intel_dp = container_of(adapter,
  421. struct intel_dp,
  422. adapter);
  423. uint16_t address = algo_data->address;
  424. uint8_t msg[5];
  425. uint8_t reply[2];
  426. unsigned retry;
  427. int msg_bytes;
  428. int reply_bytes;
  429. int ret;
  430. /* Set up the command byte */
  431. if (mode & MODE_I2C_READ)
  432. msg[0] = AUX_I2C_READ << 4;
  433. else
  434. msg[0] = AUX_I2C_WRITE << 4;
  435. if (!(mode & MODE_I2C_STOP))
  436. msg[0] |= AUX_I2C_MOT << 4;
  437. msg[1] = address >> 8;
  438. msg[2] = address;
  439. switch (mode) {
  440. case MODE_I2C_WRITE:
  441. msg[3] = 0;
  442. msg[4] = write_byte;
  443. msg_bytes = 5;
  444. reply_bytes = 1;
  445. break;
  446. case MODE_I2C_READ:
  447. msg[3] = 0;
  448. msg_bytes = 4;
  449. reply_bytes = 2;
  450. break;
  451. default:
  452. msg_bytes = 3;
  453. reply_bytes = 1;
  454. break;
  455. }
  456. for (retry = 0; retry < 5; retry++) {
  457. ret = intel_dp_aux_ch(intel_dp,
  458. msg, msg_bytes,
  459. reply, reply_bytes);
  460. if (ret < 0) {
  461. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  462. return ret;
  463. }
  464. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  465. case AUX_NATIVE_REPLY_ACK:
  466. /* I2C-over-AUX Reply field is only valid
  467. * when paired with AUX ACK.
  468. */
  469. break;
  470. case AUX_NATIVE_REPLY_NACK:
  471. DRM_DEBUG_KMS("aux_ch native nack\n");
  472. return -EREMOTEIO;
  473. case AUX_NATIVE_REPLY_DEFER:
  474. udelay(100);
  475. continue;
  476. default:
  477. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  478. reply[0]);
  479. return -EREMOTEIO;
  480. }
  481. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  482. case AUX_I2C_REPLY_ACK:
  483. if (mode == MODE_I2C_READ) {
  484. *read_byte = reply[1];
  485. }
  486. return reply_bytes - 1;
  487. case AUX_I2C_REPLY_NACK:
  488. DRM_DEBUG_KMS("aux_i2c nack\n");
  489. return -EREMOTEIO;
  490. case AUX_I2C_REPLY_DEFER:
  491. DRM_DEBUG_KMS("aux_i2c defer\n");
  492. udelay(100);
  493. break;
  494. default:
  495. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  496. return -EREMOTEIO;
  497. }
  498. }
  499. DRM_ERROR("too many retries, giving up\n");
  500. return -EREMOTEIO;
  501. }
  502. static int
  503. intel_dp_i2c_init(struct intel_dp *intel_dp,
  504. struct intel_connector *intel_connector, const char *name)
  505. {
  506. DRM_DEBUG_KMS("i2c_init %s\n", name);
  507. intel_dp->algo.running = false;
  508. intel_dp->algo.address = 0;
  509. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  510. memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
  511. intel_dp->adapter.owner = THIS_MODULE;
  512. intel_dp->adapter.class = I2C_CLASS_DDC;
  513. strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  514. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  515. intel_dp->adapter.algo_data = &intel_dp->algo;
  516. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  517. return i2c_dp_aux_add_bus(&intel_dp->adapter);
  518. }
  519. static bool
  520. intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
  521. struct drm_display_mode *adjusted_mode)
  522. {
  523. struct drm_device *dev = encoder->dev;
  524. struct drm_i915_private *dev_priv = dev->dev_private;
  525. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  526. int lane_count, clock;
  527. int max_lane_count = intel_dp_max_lane_count(intel_dp);
  528. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  529. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  530. if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
  531. intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
  532. intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
  533. mode, adjusted_mode);
  534. /*
  535. * the mode->clock is used to calculate the Data&Link M/N
  536. * of the pipe. For the eDP the fixed clock should be used.
  537. */
  538. mode->clock = dev_priv->panel_fixed_mode->clock;
  539. }
  540. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  541. for (clock = 0; clock <= max_clock; clock++) {
  542. int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
  543. if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
  544. <= link_avail) {
  545. intel_dp->link_bw = bws[clock];
  546. intel_dp->lane_count = lane_count;
  547. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  548. DRM_DEBUG_KMS("Display port link bw %02x lane "
  549. "count %d clock %d\n",
  550. intel_dp->link_bw, intel_dp->lane_count,
  551. adjusted_mode->clock);
  552. return true;
  553. }
  554. }
  555. }
  556. if (is_edp(intel_dp)) {
  557. /* okay we failed just pick the highest */
  558. intel_dp->lane_count = max_lane_count;
  559. intel_dp->link_bw = bws[max_clock];
  560. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  561. DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
  562. "count %d clock %d\n",
  563. intel_dp->link_bw, intel_dp->lane_count,
  564. adjusted_mode->clock);
  565. return true;
  566. }
  567. return false;
  568. }
  569. struct intel_dp_m_n {
  570. uint32_t tu;
  571. uint32_t gmch_m;
  572. uint32_t gmch_n;
  573. uint32_t link_m;
  574. uint32_t link_n;
  575. };
  576. static void
  577. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  578. {
  579. while (*num > 0xffffff || *den > 0xffffff) {
  580. *num >>= 1;
  581. *den >>= 1;
  582. }
  583. }
  584. static void
  585. intel_dp_compute_m_n(int bpp,
  586. int nlanes,
  587. int pixel_clock,
  588. int link_clock,
  589. struct intel_dp_m_n *m_n)
  590. {
  591. m_n->tu = 64;
  592. m_n->gmch_m = (pixel_clock * bpp) >> 3;
  593. m_n->gmch_n = link_clock * nlanes;
  594. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  595. m_n->link_m = pixel_clock;
  596. m_n->link_n = link_clock;
  597. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  598. }
  599. void
  600. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  601. struct drm_display_mode *adjusted_mode)
  602. {
  603. struct drm_device *dev = crtc->dev;
  604. struct drm_mode_config *mode_config = &dev->mode_config;
  605. struct drm_encoder *encoder;
  606. struct drm_i915_private *dev_priv = dev->dev_private;
  607. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  608. int lane_count = 4, bpp = 24;
  609. struct intel_dp_m_n m_n;
  610. int pipe = intel_crtc->pipe;
  611. /*
  612. * Find the lane count in the intel_encoder private
  613. */
  614. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  615. struct intel_dp *intel_dp;
  616. if (encoder->crtc != crtc)
  617. continue;
  618. intel_dp = enc_to_intel_dp(encoder);
  619. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
  620. lane_count = intel_dp->lane_count;
  621. break;
  622. } else if (is_edp(intel_dp)) {
  623. lane_count = dev_priv->edp.lanes;
  624. bpp = dev_priv->edp.bpp;
  625. break;
  626. }
  627. }
  628. /*
  629. * Compute the GMCH and Link ratios. The '3' here is
  630. * the number of bytes_per_pixel post-LUT, which we always
  631. * set up for 8-bits of R/G/B, or 3 bytes total.
  632. */
  633. intel_dp_compute_m_n(bpp, lane_count,
  634. mode->clock, adjusted_mode->clock, &m_n);
  635. if (HAS_PCH_SPLIT(dev)) {
  636. I915_WRITE(TRANSDATA_M1(pipe),
  637. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  638. m_n.gmch_m);
  639. I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
  640. I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
  641. I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
  642. } else {
  643. I915_WRITE(PIPE_GMCH_DATA_M(pipe),
  644. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  645. m_n.gmch_m);
  646. I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
  647. I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
  648. I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
  649. }
  650. }
  651. static void
  652. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  653. struct drm_display_mode *adjusted_mode)
  654. {
  655. struct drm_device *dev = encoder->dev;
  656. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  657. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  658. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  659. intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  660. intel_dp->DP |= intel_dp->color_range;
  661. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  662. intel_dp->DP |= DP_SYNC_HS_HIGH;
  663. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  664. intel_dp->DP |= DP_SYNC_VS_HIGH;
  665. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  666. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  667. else
  668. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  669. switch (intel_dp->lane_count) {
  670. case 1:
  671. intel_dp->DP |= DP_PORT_WIDTH_1;
  672. break;
  673. case 2:
  674. intel_dp->DP |= DP_PORT_WIDTH_2;
  675. break;
  676. case 4:
  677. intel_dp->DP |= DP_PORT_WIDTH_4;
  678. break;
  679. }
  680. if (intel_dp->has_audio)
  681. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  682. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  683. intel_dp->link_configuration[0] = intel_dp->link_bw;
  684. intel_dp->link_configuration[1] = intel_dp->lane_count;
  685. /*
  686. * Check for DPCD version > 1.1 and enhanced framing support
  687. */
  688. if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
  689. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  690. intel_dp->DP |= DP_ENHANCED_FRAMING;
  691. }
  692. /* CPT DP's pipe select is decided in TRANS_DP_CTL */
  693. if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
  694. intel_dp->DP |= DP_PIPEB_SELECT;
  695. if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
  696. /* don't miss out required setting for eDP */
  697. intel_dp->DP |= DP_PLL_ENABLE;
  698. if (adjusted_mode->clock < 200000)
  699. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  700. else
  701. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  702. }
  703. }
  704. static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  705. {
  706. struct drm_device *dev = intel_dp->base.base.dev;
  707. struct drm_i915_private *dev_priv = dev->dev_private;
  708. u32 pp;
  709. /*
  710. * If the panel wasn't on, make sure there's not a currently
  711. * active PP sequence before enabling AUX VDD.
  712. */
  713. if (!(I915_READ(PCH_PP_STATUS) & PP_ON))
  714. msleep(dev_priv->panel_t3);
  715. pp = I915_READ(PCH_PP_CONTROL);
  716. pp |= EDP_FORCE_VDD;
  717. I915_WRITE(PCH_PP_CONTROL, pp);
  718. POSTING_READ(PCH_PP_CONTROL);
  719. }
  720. static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp)
  721. {
  722. struct drm_device *dev = intel_dp->base.base.dev;
  723. struct drm_i915_private *dev_priv = dev->dev_private;
  724. u32 pp;
  725. pp = I915_READ(PCH_PP_CONTROL);
  726. pp &= ~EDP_FORCE_VDD;
  727. I915_WRITE(PCH_PP_CONTROL, pp);
  728. POSTING_READ(PCH_PP_CONTROL);
  729. /* Make sure sequencer is idle before allowing subsequent activity */
  730. msleep(dev_priv->panel_t12);
  731. }
  732. /* Returns true if the panel was already on when called */
  733. static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
  734. {
  735. struct drm_device *dev = intel_dp->base.base.dev;
  736. struct drm_i915_private *dev_priv = dev->dev_private;
  737. u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
  738. if (I915_READ(PCH_PP_STATUS) & PP_ON)
  739. return true;
  740. pp = I915_READ(PCH_PP_CONTROL);
  741. /* ILK workaround: disable reset around power sequence */
  742. pp &= ~PANEL_POWER_RESET;
  743. I915_WRITE(PCH_PP_CONTROL, pp);
  744. POSTING_READ(PCH_PP_CONTROL);
  745. pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
  746. I915_WRITE(PCH_PP_CONTROL, pp);
  747. POSTING_READ(PCH_PP_CONTROL);
  748. if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
  749. 5000))
  750. DRM_ERROR("panel on wait timed out: 0x%08x\n",
  751. I915_READ(PCH_PP_STATUS));
  752. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  753. I915_WRITE(PCH_PP_CONTROL, pp);
  754. POSTING_READ(PCH_PP_CONTROL);
  755. return false;
  756. }
  757. static void ironlake_edp_panel_off (struct drm_device *dev)
  758. {
  759. struct drm_i915_private *dev_priv = dev->dev_private;
  760. u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
  761. PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
  762. pp = I915_READ(PCH_PP_CONTROL);
  763. /* ILK workaround: disable reset around power sequence */
  764. pp &= ~PANEL_POWER_RESET;
  765. I915_WRITE(PCH_PP_CONTROL, pp);
  766. POSTING_READ(PCH_PP_CONTROL);
  767. pp &= ~POWER_TARGET_ON;
  768. I915_WRITE(PCH_PP_CONTROL, pp);
  769. POSTING_READ(PCH_PP_CONTROL);
  770. if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
  771. DRM_ERROR("panel off wait timed out: 0x%08x\n",
  772. I915_READ(PCH_PP_STATUS));
  773. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  774. I915_WRITE(PCH_PP_CONTROL, pp);
  775. POSTING_READ(PCH_PP_CONTROL);
  776. }
  777. static void ironlake_edp_backlight_on (struct drm_device *dev)
  778. {
  779. struct drm_i915_private *dev_priv = dev->dev_private;
  780. u32 pp;
  781. DRM_DEBUG_KMS("\n");
  782. /*
  783. * If we enable the backlight right away following a panel power
  784. * on, we may see slight flicker as the panel syncs with the eDP
  785. * link. So delay a bit to make sure the image is solid before
  786. * allowing it to appear.
  787. */
  788. msleep(300);
  789. pp = I915_READ(PCH_PP_CONTROL);
  790. pp |= EDP_BLC_ENABLE;
  791. I915_WRITE(PCH_PP_CONTROL, pp);
  792. }
  793. static void ironlake_edp_backlight_off (struct drm_device *dev)
  794. {
  795. struct drm_i915_private *dev_priv = dev->dev_private;
  796. u32 pp;
  797. DRM_DEBUG_KMS("\n");
  798. pp = I915_READ(PCH_PP_CONTROL);
  799. pp &= ~EDP_BLC_ENABLE;
  800. I915_WRITE(PCH_PP_CONTROL, pp);
  801. }
  802. static void ironlake_edp_pll_on(struct drm_encoder *encoder)
  803. {
  804. struct drm_device *dev = encoder->dev;
  805. struct drm_i915_private *dev_priv = dev->dev_private;
  806. u32 dpa_ctl;
  807. DRM_DEBUG_KMS("\n");
  808. dpa_ctl = I915_READ(DP_A);
  809. dpa_ctl |= DP_PLL_ENABLE;
  810. I915_WRITE(DP_A, dpa_ctl);
  811. POSTING_READ(DP_A);
  812. udelay(200);
  813. }
  814. static void ironlake_edp_pll_off(struct drm_encoder *encoder)
  815. {
  816. struct drm_device *dev = encoder->dev;
  817. struct drm_i915_private *dev_priv = dev->dev_private;
  818. u32 dpa_ctl;
  819. dpa_ctl = I915_READ(DP_A);
  820. dpa_ctl &= ~DP_PLL_ENABLE;
  821. I915_WRITE(DP_A, dpa_ctl);
  822. POSTING_READ(DP_A);
  823. udelay(200);
  824. }
  825. static void intel_dp_prepare(struct drm_encoder *encoder)
  826. {
  827. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  828. struct drm_device *dev = encoder->dev;
  829. if (is_edp(intel_dp)) {
  830. ironlake_edp_backlight_off(dev);
  831. ironlake_edp_panel_off(dev);
  832. if (!is_pch_edp(intel_dp))
  833. ironlake_edp_pll_on(encoder);
  834. else
  835. ironlake_edp_pll_off(encoder);
  836. }
  837. intel_dp_link_down(intel_dp);
  838. }
  839. static void intel_dp_commit(struct drm_encoder *encoder)
  840. {
  841. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  842. struct drm_device *dev = encoder->dev;
  843. if (is_edp(intel_dp))
  844. ironlake_edp_panel_vdd_on(intel_dp);
  845. intel_dp_start_link_train(intel_dp);
  846. if (is_edp(intel_dp)) {
  847. ironlake_edp_panel_on(intel_dp);
  848. ironlake_edp_panel_vdd_off(intel_dp);
  849. }
  850. intel_dp_complete_link_train(intel_dp);
  851. if (is_edp(intel_dp))
  852. ironlake_edp_backlight_on(dev);
  853. }
  854. static void
  855. intel_dp_dpms(struct drm_encoder *encoder, int mode)
  856. {
  857. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  858. struct drm_device *dev = encoder->dev;
  859. struct drm_i915_private *dev_priv = dev->dev_private;
  860. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  861. if (mode != DRM_MODE_DPMS_ON) {
  862. if (is_edp(intel_dp))
  863. ironlake_edp_backlight_off(dev);
  864. intel_dp_link_down(intel_dp);
  865. if (is_edp(intel_dp))
  866. ironlake_edp_panel_off(dev);
  867. if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
  868. ironlake_edp_pll_off(encoder);
  869. } else {
  870. if (is_edp(intel_dp))
  871. ironlake_edp_panel_vdd_on(intel_dp);
  872. if (!(dp_reg & DP_PORT_EN)) {
  873. intel_dp_start_link_train(intel_dp);
  874. if (is_edp(intel_dp)) {
  875. ironlake_edp_panel_on(intel_dp);
  876. ironlake_edp_panel_vdd_off(intel_dp);
  877. }
  878. intel_dp_complete_link_train(intel_dp);
  879. }
  880. if (is_edp(intel_dp))
  881. ironlake_edp_backlight_on(dev);
  882. }
  883. intel_dp->dpms_mode = mode;
  884. }
  885. /*
  886. * Fetch AUX CH registers 0x202 - 0x207 which contain
  887. * link status information
  888. */
  889. static bool
  890. intel_dp_get_link_status(struct intel_dp *intel_dp)
  891. {
  892. int ret;
  893. ret = intel_dp_aux_native_read(intel_dp,
  894. DP_LANE0_1_STATUS,
  895. intel_dp->link_status, DP_LINK_STATUS_SIZE);
  896. if (ret != DP_LINK_STATUS_SIZE)
  897. return false;
  898. return true;
  899. }
  900. static uint8_t
  901. intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  902. int r)
  903. {
  904. return link_status[r - DP_LANE0_1_STATUS];
  905. }
  906. static uint8_t
  907. intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
  908. int lane)
  909. {
  910. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  911. int s = ((lane & 1) ?
  912. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  913. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  914. uint8_t l = intel_dp_link_status(link_status, i);
  915. return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  916. }
  917. static uint8_t
  918. intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
  919. int lane)
  920. {
  921. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  922. int s = ((lane & 1) ?
  923. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  924. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  925. uint8_t l = intel_dp_link_status(link_status, i);
  926. return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  927. }
  928. #if 0
  929. static char *voltage_names[] = {
  930. "0.4V", "0.6V", "0.8V", "1.2V"
  931. };
  932. static char *pre_emph_names[] = {
  933. "0dB", "3.5dB", "6dB", "9.5dB"
  934. };
  935. static char *link_train_names[] = {
  936. "pattern 1", "pattern 2", "idle", "off"
  937. };
  938. #endif
  939. /*
  940. * These are source-specific values; current Intel hardware supports
  941. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  942. */
  943. #define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
  944. static uint8_t
  945. intel_dp_pre_emphasis_max(uint8_t voltage_swing)
  946. {
  947. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  948. case DP_TRAIN_VOLTAGE_SWING_400:
  949. return DP_TRAIN_PRE_EMPHASIS_6;
  950. case DP_TRAIN_VOLTAGE_SWING_600:
  951. return DP_TRAIN_PRE_EMPHASIS_6;
  952. case DP_TRAIN_VOLTAGE_SWING_800:
  953. return DP_TRAIN_PRE_EMPHASIS_3_5;
  954. case DP_TRAIN_VOLTAGE_SWING_1200:
  955. default:
  956. return DP_TRAIN_PRE_EMPHASIS_0;
  957. }
  958. }
  959. static void
  960. intel_get_adjust_train(struct intel_dp *intel_dp)
  961. {
  962. uint8_t v = 0;
  963. uint8_t p = 0;
  964. int lane;
  965. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  966. uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
  967. uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
  968. if (this_v > v)
  969. v = this_v;
  970. if (this_p > p)
  971. p = this_p;
  972. }
  973. if (v >= I830_DP_VOLTAGE_MAX)
  974. v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
  975. if (p >= intel_dp_pre_emphasis_max(v))
  976. p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  977. for (lane = 0; lane < 4; lane++)
  978. intel_dp->train_set[lane] = v | p;
  979. }
  980. static uint32_t
  981. intel_dp_signal_levels(uint8_t train_set, int lane_count)
  982. {
  983. uint32_t signal_levels = 0;
  984. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  985. case DP_TRAIN_VOLTAGE_SWING_400:
  986. default:
  987. signal_levels |= DP_VOLTAGE_0_4;
  988. break;
  989. case DP_TRAIN_VOLTAGE_SWING_600:
  990. signal_levels |= DP_VOLTAGE_0_6;
  991. break;
  992. case DP_TRAIN_VOLTAGE_SWING_800:
  993. signal_levels |= DP_VOLTAGE_0_8;
  994. break;
  995. case DP_TRAIN_VOLTAGE_SWING_1200:
  996. signal_levels |= DP_VOLTAGE_1_2;
  997. break;
  998. }
  999. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1000. case DP_TRAIN_PRE_EMPHASIS_0:
  1001. default:
  1002. signal_levels |= DP_PRE_EMPHASIS_0;
  1003. break;
  1004. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1005. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1006. break;
  1007. case DP_TRAIN_PRE_EMPHASIS_6:
  1008. signal_levels |= DP_PRE_EMPHASIS_6;
  1009. break;
  1010. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1011. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1012. break;
  1013. }
  1014. return signal_levels;
  1015. }
  1016. /* Gen6's DP voltage swing and pre-emphasis control */
  1017. static uint32_t
  1018. intel_gen6_edp_signal_levels(uint8_t train_set)
  1019. {
  1020. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1021. DP_TRAIN_PRE_EMPHASIS_MASK);
  1022. switch (signal_levels) {
  1023. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1024. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1025. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1026. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1027. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1028. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1029. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1030. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1031. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1032. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1033. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1034. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1035. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1036. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1037. default:
  1038. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1039. "0x%x\n", signal_levels);
  1040. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1041. }
  1042. }
  1043. static uint8_t
  1044. intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  1045. int lane)
  1046. {
  1047. int i = DP_LANE0_1_STATUS + (lane >> 1);
  1048. int s = (lane & 1) * 4;
  1049. uint8_t l = intel_dp_link_status(link_status, i);
  1050. return (l >> s) & 0xf;
  1051. }
  1052. /* Check for clock recovery is done on all channels */
  1053. static bool
  1054. intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  1055. {
  1056. int lane;
  1057. uint8_t lane_status;
  1058. for (lane = 0; lane < lane_count; lane++) {
  1059. lane_status = intel_get_lane_status(link_status, lane);
  1060. if ((lane_status & DP_LANE_CR_DONE) == 0)
  1061. return false;
  1062. }
  1063. return true;
  1064. }
  1065. /* Check to see if channel eq is done on all channels */
  1066. #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
  1067. DP_LANE_CHANNEL_EQ_DONE|\
  1068. DP_LANE_SYMBOL_LOCKED)
  1069. static bool
  1070. intel_channel_eq_ok(struct intel_dp *intel_dp)
  1071. {
  1072. uint8_t lane_align;
  1073. uint8_t lane_status;
  1074. int lane;
  1075. lane_align = intel_dp_link_status(intel_dp->link_status,
  1076. DP_LANE_ALIGN_STATUS_UPDATED);
  1077. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  1078. return false;
  1079. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1080. lane_status = intel_get_lane_status(intel_dp->link_status, lane);
  1081. if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
  1082. return false;
  1083. }
  1084. return true;
  1085. }
  1086. static bool
  1087. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1088. uint32_t dp_reg_value,
  1089. uint8_t dp_train_pat)
  1090. {
  1091. struct drm_device *dev = intel_dp->base.base.dev;
  1092. struct drm_i915_private *dev_priv = dev->dev_private;
  1093. int ret;
  1094. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1095. POSTING_READ(intel_dp->output_reg);
  1096. intel_dp_aux_native_write_1(intel_dp,
  1097. DP_TRAINING_PATTERN_SET,
  1098. dp_train_pat);
  1099. ret = intel_dp_aux_native_write(intel_dp,
  1100. DP_TRAINING_LANE0_SET,
  1101. intel_dp->train_set, 4);
  1102. if (ret != 4)
  1103. return false;
  1104. return true;
  1105. }
  1106. /* Enable corresponding port and start training pattern 1 */
  1107. static void
  1108. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1109. {
  1110. struct drm_device *dev = intel_dp->base.base.dev;
  1111. struct drm_i915_private *dev_priv = dev->dev_private;
  1112. struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
  1113. int i;
  1114. uint8_t voltage;
  1115. bool clock_recovery = false;
  1116. int tries;
  1117. u32 reg;
  1118. uint32_t DP = intel_dp->DP;
  1119. /* Enable output, wait for it to become active */
  1120. I915_WRITE(intel_dp->output_reg, intel_dp->DP);
  1121. POSTING_READ(intel_dp->output_reg);
  1122. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1123. /* Write the link configuration data */
  1124. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1125. intel_dp->link_configuration,
  1126. DP_LINK_CONFIGURATION_SIZE);
  1127. DP |= DP_PORT_EN;
  1128. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1129. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1130. else
  1131. DP &= ~DP_LINK_TRAIN_MASK;
  1132. memset(intel_dp->train_set, 0, 4);
  1133. voltage = 0xff;
  1134. tries = 0;
  1135. clock_recovery = false;
  1136. for (;;) {
  1137. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1138. uint32_t signal_levels;
  1139. if (IS_GEN6(dev) && is_edp(intel_dp)) {
  1140. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1141. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1142. } else {
  1143. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
  1144. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1145. }
  1146. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1147. reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
  1148. else
  1149. reg = DP | DP_LINK_TRAIN_PAT_1;
  1150. if (!intel_dp_set_link_train(intel_dp, reg,
  1151. DP_TRAINING_PATTERN_1))
  1152. break;
  1153. /* Set training pattern 1 */
  1154. udelay(100);
  1155. if (!intel_dp_get_link_status(intel_dp))
  1156. break;
  1157. if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
  1158. clock_recovery = true;
  1159. break;
  1160. }
  1161. /* Check to see if we've tried the max voltage */
  1162. for (i = 0; i < intel_dp->lane_count; i++)
  1163. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1164. break;
  1165. if (i == intel_dp->lane_count)
  1166. break;
  1167. /* Check to see if we've tried the same voltage 5 times */
  1168. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  1169. ++tries;
  1170. if (tries == 5)
  1171. break;
  1172. } else
  1173. tries = 0;
  1174. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1175. /* Compute new intel_dp->train_set as requested by target */
  1176. intel_get_adjust_train(intel_dp);
  1177. }
  1178. intel_dp->DP = DP;
  1179. }
  1180. static void
  1181. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1182. {
  1183. struct drm_device *dev = intel_dp->base.base.dev;
  1184. struct drm_i915_private *dev_priv = dev->dev_private;
  1185. bool channel_eq = false;
  1186. int tries, cr_tries;
  1187. u32 reg;
  1188. uint32_t DP = intel_dp->DP;
  1189. /* channel equalization */
  1190. tries = 0;
  1191. cr_tries = 0;
  1192. channel_eq = false;
  1193. for (;;) {
  1194. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1195. uint32_t signal_levels;
  1196. if (cr_tries > 5) {
  1197. DRM_ERROR("failed to train DP, aborting\n");
  1198. intel_dp_link_down(intel_dp);
  1199. break;
  1200. }
  1201. if (IS_GEN6(dev) && is_edp(intel_dp)) {
  1202. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1203. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1204. } else {
  1205. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
  1206. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1207. }
  1208. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1209. reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
  1210. else
  1211. reg = DP | DP_LINK_TRAIN_PAT_2;
  1212. /* channel eq pattern */
  1213. if (!intel_dp_set_link_train(intel_dp, reg,
  1214. DP_TRAINING_PATTERN_2))
  1215. break;
  1216. udelay(400);
  1217. if (!intel_dp_get_link_status(intel_dp))
  1218. break;
  1219. /* Make sure clock is still ok */
  1220. if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
  1221. intel_dp_start_link_train(intel_dp);
  1222. cr_tries++;
  1223. continue;
  1224. }
  1225. if (intel_channel_eq_ok(intel_dp)) {
  1226. channel_eq = true;
  1227. break;
  1228. }
  1229. /* Try 5 times, then try clock recovery if that fails */
  1230. if (tries > 5) {
  1231. intel_dp_link_down(intel_dp);
  1232. intel_dp_start_link_train(intel_dp);
  1233. tries = 0;
  1234. cr_tries++;
  1235. continue;
  1236. }
  1237. /* Compute new intel_dp->train_set as requested by target */
  1238. intel_get_adjust_train(intel_dp);
  1239. ++tries;
  1240. }
  1241. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1242. reg = DP | DP_LINK_TRAIN_OFF_CPT;
  1243. else
  1244. reg = DP | DP_LINK_TRAIN_OFF;
  1245. I915_WRITE(intel_dp->output_reg, reg);
  1246. POSTING_READ(intel_dp->output_reg);
  1247. intel_dp_aux_native_write_1(intel_dp,
  1248. DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
  1249. }
  1250. static void
  1251. intel_dp_link_down(struct intel_dp *intel_dp)
  1252. {
  1253. struct drm_device *dev = intel_dp->base.base.dev;
  1254. struct drm_i915_private *dev_priv = dev->dev_private;
  1255. uint32_t DP = intel_dp->DP;
  1256. if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
  1257. return;
  1258. DRM_DEBUG_KMS("\n");
  1259. if (is_edp(intel_dp)) {
  1260. DP &= ~DP_PLL_ENABLE;
  1261. I915_WRITE(intel_dp->output_reg, DP);
  1262. POSTING_READ(intel_dp->output_reg);
  1263. udelay(100);
  1264. }
  1265. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
  1266. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1267. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1268. } else {
  1269. DP &= ~DP_LINK_TRAIN_MASK;
  1270. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1271. }
  1272. POSTING_READ(intel_dp->output_reg);
  1273. msleep(17);
  1274. if (is_edp(intel_dp))
  1275. DP |= DP_LINK_TRAIN_OFF;
  1276. if (!HAS_PCH_CPT(dev) &&
  1277. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  1278. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1279. /* Hardware workaround: leaving our transcoder select
  1280. * set to transcoder B while it's off will prevent the
  1281. * corresponding HDMI output on transcoder A.
  1282. *
  1283. * Combine this with another hardware workaround:
  1284. * transcoder select bit can only be cleared while the
  1285. * port is enabled.
  1286. */
  1287. DP &= ~DP_PIPEB_SELECT;
  1288. I915_WRITE(intel_dp->output_reg, DP);
  1289. /* Changes to enable or select take place the vblank
  1290. * after being written.
  1291. */
  1292. if (crtc == NULL) {
  1293. /* We can arrive here never having been attached
  1294. * to a CRTC, for instance, due to inheriting
  1295. * random state from the BIOS.
  1296. *
  1297. * If the pipe is not running, play safe and
  1298. * wait for the clocks to stabilise before
  1299. * continuing.
  1300. */
  1301. POSTING_READ(intel_dp->output_reg);
  1302. msleep(50);
  1303. } else
  1304. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  1305. }
  1306. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1307. POSTING_READ(intel_dp->output_reg);
  1308. }
  1309. /*
  1310. * According to DP spec
  1311. * 5.1.2:
  1312. * 1. Read DPCD
  1313. * 2. Configure link according to Receiver Capabilities
  1314. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1315. * 4. Check link status on receipt of hot-plug interrupt
  1316. */
  1317. static void
  1318. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1319. {
  1320. if (!intel_dp->base.base.crtc)
  1321. return;
  1322. if (!intel_dp_get_link_status(intel_dp)) {
  1323. intel_dp_link_down(intel_dp);
  1324. return;
  1325. }
  1326. if (!intel_channel_eq_ok(intel_dp)) {
  1327. intel_dp_start_link_train(intel_dp);
  1328. intel_dp_complete_link_train(intel_dp);
  1329. }
  1330. }
  1331. static enum drm_connector_status
  1332. ironlake_dp_detect(struct intel_dp *intel_dp)
  1333. {
  1334. enum drm_connector_status status;
  1335. /* Can't disconnect eDP, but you can close the lid... */
  1336. if (is_edp(intel_dp)) {
  1337. status = intel_panel_detect(intel_dp->base.base.dev);
  1338. if (status == connector_status_unknown)
  1339. status = connector_status_connected;
  1340. return status;
  1341. }
  1342. status = connector_status_disconnected;
  1343. if (intel_dp_aux_native_read(intel_dp,
  1344. 0x000, intel_dp->dpcd,
  1345. sizeof (intel_dp->dpcd))
  1346. == sizeof(intel_dp->dpcd)) {
  1347. if (intel_dp->dpcd[0] != 0)
  1348. status = connector_status_connected;
  1349. }
  1350. DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
  1351. intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
  1352. return status;
  1353. }
  1354. static enum drm_connector_status
  1355. g4x_dp_detect(struct intel_dp *intel_dp)
  1356. {
  1357. struct drm_device *dev = intel_dp->base.base.dev;
  1358. struct drm_i915_private *dev_priv = dev->dev_private;
  1359. enum drm_connector_status status;
  1360. uint32_t temp, bit;
  1361. switch (intel_dp->output_reg) {
  1362. case DP_B:
  1363. bit = DPB_HOTPLUG_INT_STATUS;
  1364. break;
  1365. case DP_C:
  1366. bit = DPC_HOTPLUG_INT_STATUS;
  1367. break;
  1368. case DP_D:
  1369. bit = DPD_HOTPLUG_INT_STATUS;
  1370. break;
  1371. default:
  1372. return connector_status_unknown;
  1373. }
  1374. temp = I915_READ(PORT_HOTPLUG_STAT);
  1375. if ((temp & bit) == 0)
  1376. return connector_status_disconnected;
  1377. status = connector_status_disconnected;
  1378. if (intel_dp_aux_native_read(intel_dp, 0x000, intel_dp->dpcd,
  1379. sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
  1380. {
  1381. if (intel_dp->dpcd[0] != 0)
  1382. status = connector_status_connected;
  1383. }
  1384. return status;
  1385. }
  1386. /**
  1387. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  1388. *
  1389. * \return true if DP port is connected.
  1390. * \return false if DP port is disconnected.
  1391. */
  1392. static enum drm_connector_status
  1393. intel_dp_detect(struct drm_connector *connector, bool force)
  1394. {
  1395. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1396. struct drm_device *dev = intel_dp->base.base.dev;
  1397. enum drm_connector_status status;
  1398. struct edid *edid = NULL;
  1399. intel_dp->has_audio = false;
  1400. if (HAS_PCH_SPLIT(dev))
  1401. status = ironlake_dp_detect(intel_dp);
  1402. else
  1403. status = g4x_dp_detect(intel_dp);
  1404. if (status != connector_status_connected)
  1405. return status;
  1406. if (intel_dp->force_audio) {
  1407. intel_dp->has_audio = intel_dp->force_audio > 0;
  1408. } else {
  1409. edid = drm_get_edid(connector, &intel_dp->adapter);
  1410. if (edid) {
  1411. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  1412. connector->display_info.raw_edid = NULL;
  1413. kfree(edid);
  1414. }
  1415. }
  1416. return connector_status_connected;
  1417. }
  1418. static int intel_dp_get_modes(struct drm_connector *connector)
  1419. {
  1420. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1421. struct drm_device *dev = intel_dp->base.base.dev;
  1422. struct drm_i915_private *dev_priv = dev->dev_private;
  1423. int ret;
  1424. /* We should parse the EDID data and find out if it has an audio sink
  1425. */
  1426. ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
  1427. if (ret) {
  1428. if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
  1429. struct drm_display_mode *newmode;
  1430. list_for_each_entry(newmode, &connector->probed_modes,
  1431. head) {
  1432. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1433. dev_priv->panel_fixed_mode =
  1434. drm_mode_duplicate(dev, newmode);
  1435. break;
  1436. }
  1437. }
  1438. }
  1439. return ret;
  1440. }
  1441. /* if eDP has no EDID, try to use fixed panel mode from VBT */
  1442. if (is_edp(intel_dp)) {
  1443. if (dev_priv->panel_fixed_mode != NULL) {
  1444. struct drm_display_mode *mode;
  1445. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  1446. drm_mode_probed_add(connector, mode);
  1447. return 1;
  1448. }
  1449. }
  1450. return 0;
  1451. }
  1452. static bool
  1453. intel_dp_detect_audio(struct drm_connector *connector)
  1454. {
  1455. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1456. struct edid *edid;
  1457. bool has_audio = false;
  1458. edid = drm_get_edid(connector, &intel_dp->adapter);
  1459. if (edid) {
  1460. has_audio = drm_detect_monitor_audio(edid);
  1461. connector->display_info.raw_edid = NULL;
  1462. kfree(edid);
  1463. }
  1464. return has_audio;
  1465. }
  1466. static int
  1467. intel_dp_set_property(struct drm_connector *connector,
  1468. struct drm_property *property,
  1469. uint64_t val)
  1470. {
  1471. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1472. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1473. int ret;
  1474. ret = drm_connector_property_set_value(connector, property, val);
  1475. if (ret)
  1476. return ret;
  1477. if (property == intel_dp->force_audio_property) {
  1478. int i = val;
  1479. bool has_audio;
  1480. if (i == intel_dp->force_audio)
  1481. return 0;
  1482. intel_dp->force_audio = i;
  1483. if (i == 0)
  1484. has_audio = intel_dp_detect_audio(connector);
  1485. else
  1486. has_audio = i > 0;
  1487. if (has_audio == intel_dp->has_audio)
  1488. return 0;
  1489. intel_dp->has_audio = has_audio;
  1490. goto done;
  1491. }
  1492. if (property == dev_priv->broadcast_rgb_property) {
  1493. if (val == !!intel_dp->color_range)
  1494. return 0;
  1495. intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
  1496. goto done;
  1497. }
  1498. return -EINVAL;
  1499. done:
  1500. if (intel_dp->base.base.crtc) {
  1501. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1502. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  1503. crtc->x, crtc->y,
  1504. crtc->fb);
  1505. }
  1506. return 0;
  1507. }
  1508. static void
  1509. intel_dp_destroy (struct drm_connector *connector)
  1510. {
  1511. drm_sysfs_connector_remove(connector);
  1512. drm_connector_cleanup(connector);
  1513. kfree(connector);
  1514. }
  1515. static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  1516. {
  1517. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1518. i2c_del_adapter(&intel_dp->adapter);
  1519. drm_encoder_cleanup(encoder);
  1520. kfree(intel_dp);
  1521. }
  1522. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  1523. .dpms = intel_dp_dpms,
  1524. .mode_fixup = intel_dp_mode_fixup,
  1525. .prepare = intel_dp_prepare,
  1526. .mode_set = intel_dp_mode_set,
  1527. .commit = intel_dp_commit,
  1528. };
  1529. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  1530. .dpms = drm_helper_connector_dpms,
  1531. .detect = intel_dp_detect,
  1532. .fill_modes = drm_helper_probe_single_connector_modes,
  1533. .set_property = intel_dp_set_property,
  1534. .destroy = intel_dp_destroy,
  1535. };
  1536. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  1537. .get_modes = intel_dp_get_modes,
  1538. .mode_valid = intel_dp_mode_valid,
  1539. .best_encoder = intel_best_encoder,
  1540. };
  1541. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  1542. .destroy = intel_dp_encoder_destroy,
  1543. };
  1544. static void
  1545. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  1546. {
  1547. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  1548. if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
  1549. intel_dp_check_link_status(intel_dp);
  1550. }
  1551. /* Return which DP Port should be selected for Transcoder DP control */
  1552. int
  1553. intel_trans_dp_port_sel (struct drm_crtc *crtc)
  1554. {
  1555. struct drm_device *dev = crtc->dev;
  1556. struct drm_mode_config *mode_config = &dev->mode_config;
  1557. struct drm_encoder *encoder;
  1558. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  1559. struct intel_dp *intel_dp;
  1560. if (encoder->crtc != crtc)
  1561. continue;
  1562. intel_dp = enc_to_intel_dp(encoder);
  1563. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
  1564. return intel_dp->output_reg;
  1565. }
  1566. return -1;
  1567. }
  1568. /* check the VBT to see whether the eDP is on DP-D port */
  1569. bool intel_dpd_is_edp(struct drm_device *dev)
  1570. {
  1571. struct drm_i915_private *dev_priv = dev->dev_private;
  1572. struct child_device_config *p_child;
  1573. int i;
  1574. if (!dev_priv->child_dev_num)
  1575. return false;
  1576. for (i = 0; i < dev_priv->child_dev_num; i++) {
  1577. p_child = dev_priv->child_dev + i;
  1578. if (p_child->dvo_port == PORT_IDPD &&
  1579. p_child->device_type == DEVICE_TYPE_eDP)
  1580. return true;
  1581. }
  1582. return false;
  1583. }
  1584. static void
  1585. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  1586. {
  1587. struct drm_device *dev = connector->dev;
  1588. intel_dp->force_audio_property =
  1589. drm_property_create(dev, DRM_MODE_PROP_RANGE, "force_audio", 2);
  1590. if (intel_dp->force_audio_property) {
  1591. intel_dp->force_audio_property->values[0] = -1;
  1592. intel_dp->force_audio_property->values[1] = 1;
  1593. drm_connector_attach_property(connector, intel_dp->force_audio_property, 0);
  1594. }
  1595. intel_attach_broadcast_rgb_property(connector);
  1596. }
  1597. void
  1598. intel_dp_init(struct drm_device *dev, int output_reg)
  1599. {
  1600. struct drm_i915_private *dev_priv = dev->dev_private;
  1601. struct drm_connector *connector;
  1602. struct intel_dp *intel_dp;
  1603. struct intel_encoder *intel_encoder;
  1604. struct intel_connector *intel_connector;
  1605. const char *name = NULL;
  1606. int type;
  1607. intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
  1608. if (!intel_dp)
  1609. return;
  1610. intel_dp->output_reg = output_reg;
  1611. intel_dp->dpms_mode = -1;
  1612. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1613. if (!intel_connector) {
  1614. kfree(intel_dp);
  1615. return;
  1616. }
  1617. intel_encoder = &intel_dp->base;
  1618. if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
  1619. if (intel_dpd_is_edp(dev))
  1620. intel_dp->is_pch_edp = true;
  1621. if (output_reg == DP_A || is_pch_edp(intel_dp)) {
  1622. type = DRM_MODE_CONNECTOR_eDP;
  1623. intel_encoder->type = INTEL_OUTPUT_EDP;
  1624. } else {
  1625. type = DRM_MODE_CONNECTOR_DisplayPort;
  1626. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  1627. }
  1628. connector = &intel_connector->base;
  1629. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  1630. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  1631. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1632. if (output_reg == DP_B || output_reg == PCH_DP_B)
  1633. intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
  1634. else if (output_reg == DP_C || output_reg == PCH_DP_C)
  1635. intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
  1636. else if (output_reg == DP_D || output_reg == PCH_DP_D)
  1637. intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
  1638. if (is_edp(intel_dp))
  1639. intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
  1640. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1641. connector->interlace_allowed = true;
  1642. connector->doublescan_allowed = 0;
  1643. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  1644. DRM_MODE_ENCODER_TMDS);
  1645. drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
  1646. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1647. drm_sysfs_connector_add(connector);
  1648. /* Set up the DDC bus. */
  1649. switch (output_reg) {
  1650. case DP_A:
  1651. name = "DPDDC-A";
  1652. break;
  1653. case DP_B:
  1654. case PCH_DP_B:
  1655. dev_priv->hotplug_supported_mask |=
  1656. HDMIB_HOTPLUG_INT_STATUS;
  1657. name = "DPDDC-B";
  1658. break;
  1659. case DP_C:
  1660. case PCH_DP_C:
  1661. dev_priv->hotplug_supported_mask |=
  1662. HDMIC_HOTPLUG_INT_STATUS;
  1663. name = "DPDDC-C";
  1664. break;
  1665. case DP_D:
  1666. case PCH_DP_D:
  1667. dev_priv->hotplug_supported_mask |=
  1668. HDMID_HOTPLUG_INT_STATUS;
  1669. name = "DPDDC-D";
  1670. break;
  1671. }
  1672. intel_dp_i2c_init(intel_dp, intel_connector, name);
  1673. /* Cache some DPCD data in the eDP case */
  1674. if (is_edp(intel_dp)) {
  1675. int ret;
  1676. u32 pp_on, pp_div;
  1677. pp_on = I915_READ(PCH_PP_ON_DELAYS);
  1678. pp_div = I915_READ(PCH_PP_DIVISOR);
  1679. /* Get T3 & T12 values (note: VESA not bspec terminology) */
  1680. dev_priv->panel_t3 = (pp_on & 0x1fff0000) >> 16;
  1681. dev_priv->panel_t3 /= 10; /* t3 in 100us units */
  1682. dev_priv->panel_t12 = pp_div & 0xf;
  1683. dev_priv->panel_t12 *= 100; /* t12 in 100ms units */
  1684. ironlake_edp_panel_vdd_on(intel_dp);
  1685. ret = intel_dp_aux_native_read(intel_dp, DP_DPCD_REV,
  1686. intel_dp->dpcd,
  1687. sizeof(intel_dp->dpcd));
  1688. ironlake_edp_panel_vdd_off(intel_dp);
  1689. if (ret == sizeof(intel_dp->dpcd)) {
  1690. if (intel_dp->dpcd[0] >= 0x11)
  1691. dev_priv->no_aux_handshake = intel_dp->dpcd[3] &
  1692. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  1693. } else {
  1694. /* if this fails, presume the device is a ghost */
  1695. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  1696. intel_dp_encoder_destroy(&intel_dp->base.base);
  1697. intel_dp_destroy(&intel_connector->base);
  1698. return;
  1699. }
  1700. }
  1701. intel_encoder->hot_plug = intel_dp_hot_plug;
  1702. if (is_edp(intel_dp)) {
  1703. /* initialize panel mode from VBT if available for eDP */
  1704. if (dev_priv->lfp_lvds_vbt_mode) {
  1705. dev_priv->panel_fixed_mode =
  1706. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  1707. if (dev_priv->panel_fixed_mode) {
  1708. dev_priv->panel_fixed_mode->type |=
  1709. DRM_MODE_TYPE_PREFERRED;
  1710. }
  1711. }
  1712. }
  1713. intel_dp_add_properties(intel_dp, connector);
  1714. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1715. * 0xd. Failure to do so will result in spurious interrupts being
  1716. * generated on the port when a cable is not attached.
  1717. */
  1718. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1719. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1720. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1721. }
  1722. }