si.c 141 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. #define OLAND_MC_UCODE_SIZE 7863
  41. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  45. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  50. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  55. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  56. MODULE_FIRMWARE("radeon/OLAND_pfp.bin");
  57. MODULE_FIRMWARE("radeon/OLAND_me.bin");
  58. MODULE_FIRMWARE("radeon/OLAND_ce.bin");
  59. MODULE_FIRMWARE("radeon/OLAND_mc.bin");
  60. MODULE_FIRMWARE("radeon/OLAND_rlc.bin");
  61. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  62. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  63. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  64. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  65. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  66. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  67. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  68. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  69. #define PCIE_BUS_CLK 10000
  70. #define TCLK (PCIE_BUS_CLK / 10)
  71. /**
  72. * si_get_xclk - get the xclk
  73. *
  74. * @rdev: radeon_device pointer
  75. *
  76. * Returns the reference clock used by the gfx engine
  77. * (SI).
  78. */
  79. u32 si_get_xclk(struct radeon_device *rdev)
  80. {
  81. u32 reference_clock = rdev->clock.spll.reference_freq;
  82. u32 tmp;
  83. tmp = RREG32(CG_CLKPIN_CNTL_2);
  84. if (tmp & MUX_TCLK_TO_XCLK)
  85. return TCLK;
  86. tmp = RREG32(CG_CLKPIN_CNTL);
  87. if (tmp & XTALIN_DIVIDE)
  88. return reference_clock / 4;
  89. return reference_clock;
  90. }
  91. /* get temperature in millidegrees */
  92. int si_get_temp(struct radeon_device *rdev)
  93. {
  94. u32 temp;
  95. int actual_temp = 0;
  96. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  97. CTF_TEMP_SHIFT;
  98. if (temp & 0x200)
  99. actual_temp = 255;
  100. else
  101. actual_temp = temp & 0x1ff;
  102. actual_temp = (actual_temp * 1000);
  103. return actual_temp;
  104. }
  105. #define TAHITI_IO_MC_REGS_SIZE 36
  106. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  107. {0x0000006f, 0x03044000},
  108. {0x00000070, 0x0480c018},
  109. {0x00000071, 0x00000040},
  110. {0x00000072, 0x01000000},
  111. {0x00000074, 0x000000ff},
  112. {0x00000075, 0x00143400},
  113. {0x00000076, 0x08ec0800},
  114. {0x00000077, 0x040000cc},
  115. {0x00000079, 0x00000000},
  116. {0x0000007a, 0x21000409},
  117. {0x0000007c, 0x00000000},
  118. {0x0000007d, 0xe8000000},
  119. {0x0000007e, 0x044408a8},
  120. {0x0000007f, 0x00000003},
  121. {0x00000080, 0x00000000},
  122. {0x00000081, 0x01000000},
  123. {0x00000082, 0x02000000},
  124. {0x00000083, 0x00000000},
  125. {0x00000084, 0xe3f3e4f4},
  126. {0x00000085, 0x00052024},
  127. {0x00000087, 0x00000000},
  128. {0x00000088, 0x66036603},
  129. {0x00000089, 0x01000000},
  130. {0x0000008b, 0x1c0a0000},
  131. {0x0000008c, 0xff010000},
  132. {0x0000008e, 0xffffefff},
  133. {0x0000008f, 0xfff3efff},
  134. {0x00000090, 0xfff3efbf},
  135. {0x00000094, 0x00101101},
  136. {0x00000095, 0x00000fff},
  137. {0x00000096, 0x00116fff},
  138. {0x00000097, 0x60010000},
  139. {0x00000098, 0x10010000},
  140. {0x00000099, 0x00006000},
  141. {0x0000009a, 0x00001000},
  142. {0x0000009f, 0x00a77400}
  143. };
  144. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  145. {0x0000006f, 0x03044000},
  146. {0x00000070, 0x0480c018},
  147. {0x00000071, 0x00000040},
  148. {0x00000072, 0x01000000},
  149. {0x00000074, 0x000000ff},
  150. {0x00000075, 0x00143400},
  151. {0x00000076, 0x08ec0800},
  152. {0x00000077, 0x040000cc},
  153. {0x00000079, 0x00000000},
  154. {0x0000007a, 0x21000409},
  155. {0x0000007c, 0x00000000},
  156. {0x0000007d, 0xe8000000},
  157. {0x0000007e, 0x044408a8},
  158. {0x0000007f, 0x00000003},
  159. {0x00000080, 0x00000000},
  160. {0x00000081, 0x01000000},
  161. {0x00000082, 0x02000000},
  162. {0x00000083, 0x00000000},
  163. {0x00000084, 0xe3f3e4f4},
  164. {0x00000085, 0x00052024},
  165. {0x00000087, 0x00000000},
  166. {0x00000088, 0x66036603},
  167. {0x00000089, 0x01000000},
  168. {0x0000008b, 0x1c0a0000},
  169. {0x0000008c, 0xff010000},
  170. {0x0000008e, 0xffffefff},
  171. {0x0000008f, 0xfff3efff},
  172. {0x00000090, 0xfff3efbf},
  173. {0x00000094, 0x00101101},
  174. {0x00000095, 0x00000fff},
  175. {0x00000096, 0x00116fff},
  176. {0x00000097, 0x60010000},
  177. {0x00000098, 0x10010000},
  178. {0x00000099, 0x00006000},
  179. {0x0000009a, 0x00001000},
  180. {0x0000009f, 0x00a47400}
  181. };
  182. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  183. {0x0000006f, 0x03044000},
  184. {0x00000070, 0x0480c018},
  185. {0x00000071, 0x00000040},
  186. {0x00000072, 0x01000000},
  187. {0x00000074, 0x000000ff},
  188. {0x00000075, 0x00143400},
  189. {0x00000076, 0x08ec0800},
  190. {0x00000077, 0x040000cc},
  191. {0x00000079, 0x00000000},
  192. {0x0000007a, 0x21000409},
  193. {0x0000007c, 0x00000000},
  194. {0x0000007d, 0xe8000000},
  195. {0x0000007e, 0x044408a8},
  196. {0x0000007f, 0x00000003},
  197. {0x00000080, 0x00000000},
  198. {0x00000081, 0x01000000},
  199. {0x00000082, 0x02000000},
  200. {0x00000083, 0x00000000},
  201. {0x00000084, 0xe3f3e4f4},
  202. {0x00000085, 0x00052024},
  203. {0x00000087, 0x00000000},
  204. {0x00000088, 0x66036603},
  205. {0x00000089, 0x01000000},
  206. {0x0000008b, 0x1c0a0000},
  207. {0x0000008c, 0xff010000},
  208. {0x0000008e, 0xffffefff},
  209. {0x0000008f, 0xfff3efff},
  210. {0x00000090, 0xfff3efbf},
  211. {0x00000094, 0x00101101},
  212. {0x00000095, 0x00000fff},
  213. {0x00000096, 0x00116fff},
  214. {0x00000097, 0x60010000},
  215. {0x00000098, 0x10010000},
  216. {0x00000099, 0x00006000},
  217. {0x0000009a, 0x00001000},
  218. {0x0000009f, 0x00a37400}
  219. };
  220. static const u32 oland_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  221. {0x0000006f, 0x03044000},
  222. {0x00000070, 0x0480c018},
  223. {0x00000071, 0x00000040},
  224. {0x00000072, 0x01000000},
  225. {0x00000074, 0x000000ff},
  226. {0x00000075, 0x00143400},
  227. {0x00000076, 0x08ec0800},
  228. {0x00000077, 0x040000cc},
  229. {0x00000079, 0x00000000},
  230. {0x0000007a, 0x21000409},
  231. {0x0000007c, 0x00000000},
  232. {0x0000007d, 0xe8000000},
  233. {0x0000007e, 0x044408a8},
  234. {0x0000007f, 0x00000003},
  235. {0x00000080, 0x00000000},
  236. {0x00000081, 0x01000000},
  237. {0x00000082, 0x02000000},
  238. {0x00000083, 0x00000000},
  239. {0x00000084, 0xe3f3e4f4},
  240. {0x00000085, 0x00052024},
  241. {0x00000087, 0x00000000},
  242. {0x00000088, 0x66036603},
  243. {0x00000089, 0x01000000},
  244. {0x0000008b, 0x1c0a0000},
  245. {0x0000008c, 0xff010000},
  246. {0x0000008e, 0xffffefff},
  247. {0x0000008f, 0xfff3efff},
  248. {0x00000090, 0xfff3efbf},
  249. {0x00000094, 0x00101101},
  250. {0x00000095, 0x00000fff},
  251. {0x00000096, 0x00116fff},
  252. {0x00000097, 0x60010000},
  253. {0x00000098, 0x10010000},
  254. {0x00000099, 0x00006000},
  255. {0x0000009a, 0x00001000},
  256. {0x0000009f, 0x00a17730}
  257. };
  258. /* ucode loading */
  259. static int si_mc_load_microcode(struct radeon_device *rdev)
  260. {
  261. const __be32 *fw_data;
  262. u32 running, blackout = 0;
  263. u32 *io_mc_regs;
  264. int i, ucode_size, regs_size;
  265. if (!rdev->mc_fw)
  266. return -EINVAL;
  267. switch (rdev->family) {
  268. case CHIP_TAHITI:
  269. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  270. ucode_size = SI_MC_UCODE_SIZE;
  271. regs_size = TAHITI_IO_MC_REGS_SIZE;
  272. break;
  273. case CHIP_PITCAIRN:
  274. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  275. ucode_size = SI_MC_UCODE_SIZE;
  276. regs_size = TAHITI_IO_MC_REGS_SIZE;
  277. break;
  278. case CHIP_VERDE:
  279. default:
  280. io_mc_regs = (u32 *)&verde_io_mc_regs;
  281. ucode_size = SI_MC_UCODE_SIZE;
  282. regs_size = TAHITI_IO_MC_REGS_SIZE;
  283. break;
  284. case CHIP_OLAND:
  285. io_mc_regs = (u32 *)&oland_io_mc_regs;
  286. ucode_size = OLAND_MC_UCODE_SIZE;
  287. regs_size = TAHITI_IO_MC_REGS_SIZE;
  288. break;
  289. }
  290. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  291. if (running == 0) {
  292. if (running) {
  293. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  294. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  295. }
  296. /* reset the engine and set to writable */
  297. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  298. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  299. /* load mc io regs */
  300. for (i = 0; i < regs_size; i++) {
  301. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  302. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  303. }
  304. /* load the MC ucode */
  305. fw_data = (const __be32 *)rdev->mc_fw->data;
  306. for (i = 0; i < ucode_size; i++)
  307. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  308. /* put the engine back into the active state */
  309. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  310. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  311. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  312. /* wait for training to complete */
  313. for (i = 0; i < rdev->usec_timeout; i++) {
  314. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  315. break;
  316. udelay(1);
  317. }
  318. for (i = 0; i < rdev->usec_timeout; i++) {
  319. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  320. break;
  321. udelay(1);
  322. }
  323. if (running)
  324. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  325. }
  326. return 0;
  327. }
  328. static int si_init_microcode(struct radeon_device *rdev)
  329. {
  330. struct platform_device *pdev;
  331. const char *chip_name;
  332. const char *rlc_chip_name;
  333. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  334. char fw_name[30];
  335. int err;
  336. DRM_DEBUG("\n");
  337. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  338. err = IS_ERR(pdev);
  339. if (err) {
  340. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  341. return -EINVAL;
  342. }
  343. switch (rdev->family) {
  344. case CHIP_TAHITI:
  345. chip_name = "TAHITI";
  346. rlc_chip_name = "TAHITI";
  347. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  348. me_req_size = SI_PM4_UCODE_SIZE * 4;
  349. ce_req_size = SI_CE_UCODE_SIZE * 4;
  350. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  351. mc_req_size = SI_MC_UCODE_SIZE * 4;
  352. break;
  353. case CHIP_PITCAIRN:
  354. chip_name = "PITCAIRN";
  355. rlc_chip_name = "PITCAIRN";
  356. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  357. me_req_size = SI_PM4_UCODE_SIZE * 4;
  358. ce_req_size = SI_CE_UCODE_SIZE * 4;
  359. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  360. mc_req_size = SI_MC_UCODE_SIZE * 4;
  361. break;
  362. case CHIP_VERDE:
  363. chip_name = "VERDE";
  364. rlc_chip_name = "VERDE";
  365. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  366. me_req_size = SI_PM4_UCODE_SIZE * 4;
  367. ce_req_size = SI_CE_UCODE_SIZE * 4;
  368. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  369. mc_req_size = SI_MC_UCODE_SIZE * 4;
  370. break;
  371. case CHIP_OLAND:
  372. chip_name = "OLAND";
  373. rlc_chip_name = "OLAND";
  374. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  375. me_req_size = SI_PM4_UCODE_SIZE * 4;
  376. ce_req_size = SI_CE_UCODE_SIZE * 4;
  377. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  378. mc_req_size = OLAND_MC_UCODE_SIZE * 4;
  379. break;
  380. default: BUG();
  381. }
  382. DRM_INFO("Loading %s Microcode\n", chip_name);
  383. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  384. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  385. if (err)
  386. goto out;
  387. if (rdev->pfp_fw->size != pfp_req_size) {
  388. printk(KERN_ERR
  389. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  390. rdev->pfp_fw->size, fw_name);
  391. err = -EINVAL;
  392. goto out;
  393. }
  394. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  395. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  396. if (err)
  397. goto out;
  398. if (rdev->me_fw->size != me_req_size) {
  399. printk(KERN_ERR
  400. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  401. rdev->me_fw->size, fw_name);
  402. err = -EINVAL;
  403. }
  404. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  405. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  406. if (err)
  407. goto out;
  408. if (rdev->ce_fw->size != ce_req_size) {
  409. printk(KERN_ERR
  410. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  411. rdev->ce_fw->size, fw_name);
  412. err = -EINVAL;
  413. }
  414. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  415. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  416. if (err)
  417. goto out;
  418. if (rdev->rlc_fw->size != rlc_req_size) {
  419. printk(KERN_ERR
  420. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  421. rdev->rlc_fw->size, fw_name);
  422. err = -EINVAL;
  423. }
  424. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  425. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  426. if (err)
  427. goto out;
  428. if (rdev->mc_fw->size != mc_req_size) {
  429. printk(KERN_ERR
  430. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  431. rdev->mc_fw->size, fw_name);
  432. err = -EINVAL;
  433. }
  434. out:
  435. platform_device_unregister(pdev);
  436. if (err) {
  437. if (err != -EINVAL)
  438. printk(KERN_ERR
  439. "si_cp: Failed to load firmware \"%s\"\n",
  440. fw_name);
  441. release_firmware(rdev->pfp_fw);
  442. rdev->pfp_fw = NULL;
  443. release_firmware(rdev->me_fw);
  444. rdev->me_fw = NULL;
  445. release_firmware(rdev->ce_fw);
  446. rdev->ce_fw = NULL;
  447. release_firmware(rdev->rlc_fw);
  448. rdev->rlc_fw = NULL;
  449. release_firmware(rdev->mc_fw);
  450. rdev->mc_fw = NULL;
  451. }
  452. return err;
  453. }
  454. /* watermark setup */
  455. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  456. struct radeon_crtc *radeon_crtc,
  457. struct drm_display_mode *mode,
  458. struct drm_display_mode *other_mode)
  459. {
  460. u32 tmp;
  461. /*
  462. * Line Buffer Setup
  463. * There are 3 line buffers, each one shared by 2 display controllers.
  464. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  465. * the display controllers. The paritioning is done via one of four
  466. * preset allocations specified in bits 21:20:
  467. * 0 - half lb
  468. * 2 - whole lb, other crtc must be disabled
  469. */
  470. /* this can get tricky if we have two large displays on a paired group
  471. * of crtcs. Ideally for multiple large displays we'd assign them to
  472. * non-linked crtcs for maximum line buffer allocation.
  473. */
  474. if (radeon_crtc->base.enabled && mode) {
  475. if (other_mode)
  476. tmp = 0; /* 1/2 */
  477. else
  478. tmp = 2; /* whole */
  479. } else
  480. tmp = 0;
  481. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  482. DC_LB_MEMORY_CONFIG(tmp));
  483. if (radeon_crtc->base.enabled && mode) {
  484. switch (tmp) {
  485. case 0:
  486. default:
  487. return 4096 * 2;
  488. case 2:
  489. return 8192 * 2;
  490. }
  491. }
  492. /* controller not enabled, so no lb used */
  493. return 0;
  494. }
  495. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  496. {
  497. u32 tmp = RREG32(MC_SHARED_CHMAP);
  498. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  499. case 0:
  500. default:
  501. return 1;
  502. case 1:
  503. return 2;
  504. case 2:
  505. return 4;
  506. case 3:
  507. return 8;
  508. case 4:
  509. return 3;
  510. case 5:
  511. return 6;
  512. case 6:
  513. return 10;
  514. case 7:
  515. return 12;
  516. case 8:
  517. return 16;
  518. }
  519. }
  520. struct dce6_wm_params {
  521. u32 dram_channels; /* number of dram channels */
  522. u32 yclk; /* bandwidth per dram data pin in kHz */
  523. u32 sclk; /* engine clock in kHz */
  524. u32 disp_clk; /* display clock in kHz */
  525. u32 src_width; /* viewport width */
  526. u32 active_time; /* active display time in ns */
  527. u32 blank_time; /* blank time in ns */
  528. bool interlaced; /* mode is interlaced */
  529. fixed20_12 vsc; /* vertical scale ratio */
  530. u32 num_heads; /* number of active crtcs */
  531. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  532. u32 lb_size; /* line buffer allocated to pipe */
  533. u32 vtaps; /* vertical scaler taps */
  534. };
  535. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  536. {
  537. /* Calculate raw DRAM Bandwidth */
  538. fixed20_12 dram_efficiency; /* 0.7 */
  539. fixed20_12 yclk, dram_channels, bandwidth;
  540. fixed20_12 a;
  541. a.full = dfixed_const(1000);
  542. yclk.full = dfixed_const(wm->yclk);
  543. yclk.full = dfixed_div(yclk, a);
  544. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  545. a.full = dfixed_const(10);
  546. dram_efficiency.full = dfixed_const(7);
  547. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  548. bandwidth.full = dfixed_mul(dram_channels, yclk);
  549. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  550. return dfixed_trunc(bandwidth);
  551. }
  552. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  553. {
  554. /* Calculate DRAM Bandwidth and the part allocated to display. */
  555. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  556. fixed20_12 yclk, dram_channels, bandwidth;
  557. fixed20_12 a;
  558. a.full = dfixed_const(1000);
  559. yclk.full = dfixed_const(wm->yclk);
  560. yclk.full = dfixed_div(yclk, a);
  561. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  562. a.full = dfixed_const(10);
  563. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  564. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  565. bandwidth.full = dfixed_mul(dram_channels, yclk);
  566. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  567. return dfixed_trunc(bandwidth);
  568. }
  569. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  570. {
  571. /* Calculate the display Data return Bandwidth */
  572. fixed20_12 return_efficiency; /* 0.8 */
  573. fixed20_12 sclk, bandwidth;
  574. fixed20_12 a;
  575. a.full = dfixed_const(1000);
  576. sclk.full = dfixed_const(wm->sclk);
  577. sclk.full = dfixed_div(sclk, a);
  578. a.full = dfixed_const(10);
  579. return_efficiency.full = dfixed_const(8);
  580. return_efficiency.full = dfixed_div(return_efficiency, a);
  581. a.full = dfixed_const(32);
  582. bandwidth.full = dfixed_mul(a, sclk);
  583. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  584. return dfixed_trunc(bandwidth);
  585. }
  586. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  587. {
  588. return 32;
  589. }
  590. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  591. {
  592. /* Calculate the DMIF Request Bandwidth */
  593. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  594. fixed20_12 disp_clk, sclk, bandwidth;
  595. fixed20_12 a, b1, b2;
  596. u32 min_bandwidth;
  597. a.full = dfixed_const(1000);
  598. disp_clk.full = dfixed_const(wm->disp_clk);
  599. disp_clk.full = dfixed_div(disp_clk, a);
  600. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  601. b1.full = dfixed_mul(a, disp_clk);
  602. a.full = dfixed_const(1000);
  603. sclk.full = dfixed_const(wm->sclk);
  604. sclk.full = dfixed_div(sclk, a);
  605. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  606. b2.full = dfixed_mul(a, sclk);
  607. a.full = dfixed_const(10);
  608. disp_clk_request_efficiency.full = dfixed_const(8);
  609. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  610. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  611. a.full = dfixed_const(min_bandwidth);
  612. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  613. return dfixed_trunc(bandwidth);
  614. }
  615. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  616. {
  617. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  618. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  619. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  620. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  621. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  622. }
  623. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  624. {
  625. /* Calculate the display mode Average Bandwidth
  626. * DisplayMode should contain the source and destination dimensions,
  627. * timing, etc.
  628. */
  629. fixed20_12 bpp;
  630. fixed20_12 line_time;
  631. fixed20_12 src_width;
  632. fixed20_12 bandwidth;
  633. fixed20_12 a;
  634. a.full = dfixed_const(1000);
  635. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  636. line_time.full = dfixed_div(line_time, a);
  637. bpp.full = dfixed_const(wm->bytes_per_pixel);
  638. src_width.full = dfixed_const(wm->src_width);
  639. bandwidth.full = dfixed_mul(src_width, bpp);
  640. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  641. bandwidth.full = dfixed_div(bandwidth, line_time);
  642. return dfixed_trunc(bandwidth);
  643. }
  644. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  645. {
  646. /* First calcualte the latency in ns */
  647. u32 mc_latency = 2000; /* 2000 ns. */
  648. u32 available_bandwidth = dce6_available_bandwidth(wm);
  649. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  650. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  651. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  652. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  653. (wm->num_heads * cursor_line_pair_return_time);
  654. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  655. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  656. u32 tmp, dmif_size = 12288;
  657. fixed20_12 a, b, c;
  658. if (wm->num_heads == 0)
  659. return 0;
  660. a.full = dfixed_const(2);
  661. b.full = dfixed_const(1);
  662. if ((wm->vsc.full > a.full) ||
  663. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  664. (wm->vtaps >= 5) ||
  665. ((wm->vsc.full >= a.full) && wm->interlaced))
  666. max_src_lines_per_dst_line = 4;
  667. else
  668. max_src_lines_per_dst_line = 2;
  669. a.full = dfixed_const(available_bandwidth);
  670. b.full = dfixed_const(wm->num_heads);
  671. a.full = dfixed_div(a, b);
  672. b.full = dfixed_const(mc_latency + 512);
  673. c.full = dfixed_const(wm->disp_clk);
  674. b.full = dfixed_div(b, c);
  675. c.full = dfixed_const(dmif_size);
  676. b.full = dfixed_div(c, b);
  677. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  678. b.full = dfixed_const(1000);
  679. c.full = dfixed_const(wm->disp_clk);
  680. b.full = dfixed_div(c, b);
  681. c.full = dfixed_const(wm->bytes_per_pixel);
  682. b.full = dfixed_mul(b, c);
  683. lb_fill_bw = min(tmp, dfixed_trunc(b));
  684. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  685. b.full = dfixed_const(1000);
  686. c.full = dfixed_const(lb_fill_bw);
  687. b.full = dfixed_div(c, b);
  688. a.full = dfixed_div(a, b);
  689. line_fill_time = dfixed_trunc(a);
  690. if (line_fill_time < wm->active_time)
  691. return latency;
  692. else
  693. return latency + (line_fill_time - wm->active_time);
  694. }
  695. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  696. {
  697. if (dce6_average_bandwidth(wm) <=
  698. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  699. return true;
  700. else
  701. return false;
  702. };
  703. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  704. {
  705. if (dce6_average_bandwidth(wm) <=
  706. (dce6_available_bandwidth(wm) / wm->num_heads))
  707. return true;
  708. else
  709. return false;
  710. };
  711. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  712. {
  713. u32 lb_partitions = wm->lb_size / wm->src_width;
  714. u32 line_time = wm->active_time + wm->blank_time;
  715. u32 latency_tolerant_lines;
  716. u32 latency_hiding;
  717. fixed20_12 a;
  718. a.full = dfixed_const(1);
  719. if (wm->vsc.full > a.full)
  720. latency_tolerant_lines = 1;
  721. else {
  722. if (lb_partitions <= (wm->vtaps + 1))
  723. latency_tolerant_lines = 1;
  724. else
  725. latency_tolerant_lines = 2;
  726. }
  727. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  728. if (dce6_latency_watermark(wm) <= latency_hiding)
  729. return true;
  730. else
  731. return false;
  732. }
  733. static void dce6_program_watermarks(struct radeon_device *rdev,
  734. struct radeon_crtc *radeon_crtc,
  735. u32 lb_size, u32 num_heads)
  736. {
  737. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  738. struct dce6_wm_params wm;
  739. u32 pixel_period;
  740. u32 line_time = 0;
  741. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  742. u32 priority_a_mark = 0, priority_b_mark = 0;
  743. u32 priority_a_cnt = PRIORITY_OFF;
  744. u32 priority_b_cnt = PRIORITY_OFF;
  745. u32 tmp, arb_control3;
  746. fixed20_12 a, b, c;
  747. if (radeon_crtc->base.enabled && num_heads && mode) {
  748. pixel_period = 1000000 / (u32)mode->clock;
  749. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  750. priority_a_cnt = 0;
  751. priority_b_cnt = 0;
  752. wm.yclk = rdev->pm.current_mclk * 10;
  753. wm.sclk = rdev->pm.current_sclk * 10;
  754. wm.disp_clk = mode->clock;
  755. wm.src_width = mode->crtc_hdisplay;
  756. wm.active_time = mode->crtc_hdisplay * pixel_period;
  757. wm.blank_time = line_time - wm.active_time;
  758. wm.interlaced = false;
  759. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  760. wm.interlaced = true;
  761. wm.vsc = radeon_crtc->vsc;
  762. wm.vtaps = 1;
  763. if (radeon_crtc->rmx_type != RMX_OFF)
  764. wm.vtaps = 2;
  765. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  766. wm.lb_size = lb_size;
  767. if (rdev->family == CHIP_ARUBA)
  768. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  769. else
  770. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  771. wm.num_heads = num_heads;
  772. /* set for high clocks */
  773. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  774. /* set for low clocks */
  775. /* wm.yclk = low clk; wm.sclk = low clk */
  776. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  777. /* possibly force display priority to high */
  778. /* should really do this at mode validation time... */
  779. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  780. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  781. !dce6_check_latency_hiding(&wm) ||
  782. (rdev->disp_priority == 2)) {
  783. DRM_DEBUG_KMS("force priority to high\n");
  784. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  785. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  786. }
  787. a.full = dfixed_const(1000);
  788. b.full = dfixed_const(mode->clock);
  789. b.full = dfixed_div(b, a);
  790. c.full = dfixed_const(latency_watermark_a);
  791. c.full = dfixed_mul(c, b);
  792. c.full = dfixed_mul(c, radeon_crtc->hsc);
  793. c.full = dfixed_div(c, a);
  794. a.full = dfixed_const(16);
  795. c.full = dfixed_div(c, a);
  796. priority_a_mark = dfixed_trunc(c);
  797. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  798. a.full = dfixed_const(1000);
  799. b.full = dfixed_const(mode->clock);
  800. b.full = dfixed_div(b, a);
  801. c.full = dfixed_const(latency_watermark_b);
  802. c.full = dfixed_mul(c, b);
  803. c.full = dfixed_mul(c, radeon_crtc->hsc);
  804. c.full = dfixed_div(c, a);
  805. a.full = dfixed_const(16);
  806. c.full = dfixed_div(c, a);
  807. priority_b_mark = dfixed_trunc(c);
  808. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  809. }
  810. /* select wm A */
  811. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  812. tmp = arb_control3;
  813. tmp &= ~LATENCY_WATERMARK_MASK(3);
  814. tmp |= LATENCY_WATERMARK_MASK(1);
  815. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  816. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  817. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  818. LATENCY_HIGH_WATERMARK(line_time)));
  819. /* select wm B */
  820. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  821. tmp &= ~LATENCY_WATERMARK_MASK(3);
  822. tmp |= LATENCY_WATERMARK_MASK(2);
  823. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  824. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  825. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  826. LATENCY_HIGH_WATERMARK(line_time)));
  827. /* restore original selection */
  828. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  829. /* write the priority marks */
  830. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  831. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  832. }
  833. void dce6_bandwidth_update(struct radeon_device *rdev)
  834. {
  835. struct drm_display_mode *mode0 = NULL;
  836. struct drm_display_mode *mode1 = NULL;
  837. u32 num_heads = 0, lb_size;
  838. int i;
  839. radeon_update_display_priority(rdev);
  840. for (i = 0; i < rdev->num_crtc; i++) {
  841. if (rdev->mode_info.crtcs[i]->base.enabled)
  842. num_heads++;
  843. }
  844. for (i = 0; i < rdev->num_crtc; i += 2) {
  845. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  846. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  847. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  848. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  849. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  850. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  851. }
  852. }
  853. /*
  854. * Core functions
  855. */
  856. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  857. {
  858. const u32 num_tile_mode_states = 32;
  859. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  860. switch (rdev->config.si.mem_row_size_in_kb) {
  861. case 1:
  862. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  863. break;
  864. case 2:
  865. default:
  866. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  867. break;
  868. case 4:
  869. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  870. break;
  871. }
  872. if ((rdev->family == CHIP_TAHITI) ||
  873. (rdev->family == CHIP_PITCAIRN)) {
  874. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  875. switch (reg_offset) {
  876. case 0: /* non-AA compressed depth or any compressed stencil */
  877. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  878. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  879. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  880. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  881. NUM_BANKS(ADDR_SURF_16_BANK) |
  882. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  885. break;
  886. case 1: /* 2xAA/4xAA compressed depth only */
  887. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  888. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  889. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  890. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  891. NUM_BANKS(ADDR_SURF_16_BANK) |
  892. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  895. break;
  896. case 2: /* 8xAA compressed depth only */
  897. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  898. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  899. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  900. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  901. NUM_BANKS(ADDR_SURF_16_BANK) |
  902. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  905. break;
  906. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  907. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  908. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  909. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  910. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  911. NUM_BANKS(ADDR_SURF_16_BANK) |
  912. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  913. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  914. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  915. break;
  916. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  917. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  918. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  919. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  920. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  921. NUM_BANKS(ADDR_SURF_16_BANK) |
  922. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  925. break;
  926. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  927. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  928. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  929. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  930. TILE_SPLIT(split_equal_to_row_size) |
  931. NUM_BANKS(ADDR_SURF_16_BANK) |
  932. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  935. break;
  936. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  938. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  939. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  940. TILE_SPLIT(split_equal_to_row_size) |
  941. NUM_BANKS(ADDR_SURF_16_BANK) |
  942. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  943. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  944. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  945. break;
  946. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  947. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  948. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  949. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  950. TILE_SPLIT(split_equal_to_row_size) |
  951. NUM_BANKS(ADDR_SURF_16_BANK) |
  952. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  955. break;
  956. case 8: /* 1D and 1D Array Surfaces */
  957. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  958. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  959. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  961. NUM_BANKS(ADDR_SURF_16_BANK) |
  962. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  965. break;
  966. case 9: /* Displayable maps. */
  967. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  968. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  969. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  971. NUM_BANKS(ADDR_SURF_16_BANK) |
  972. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  975. break;
  976. case 10: /* Display 8bpp. */
  977. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  978. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  979. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  981. NUM_BANKS(ADDR_SURF_16_BANK) |
  982. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  983. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  984. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  985. break;
  986. case 11: /* Display 16bpp. */
  987. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  988. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  989. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  990. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  991. NUM_BANKS(ADDR_SURF_16_BANK) |
  992. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  995. break;
  996. case 12: /* Display 32bpp. */
  997. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  998. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  999. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1000. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1001. NUM_BANKS(ADDR_SURF_16_BANK) |
  1002. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1005. break;
  1006. case 13: /* Thin. */
  1007. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1008. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1009. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1010. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1011. NUM_BANKS(ADDR_SURF_16_BANK) |
  1012. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1015. break;
  1016. case 14: /* Thin 8 bpp. */
  1017. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1018. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1019. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1021. NUM_BANKS(ADDR_SURF_16_BANK) |
  1022. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1025. break;
  1026. case 15: /* Thin 16 bpp. */
  1027. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1028. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1029. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1031. NUM_BANKS(ADDR_SURF_16_BANK) |
  1032. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1033. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1034. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1035. break;
  1036. case 16: /* Thin 32 bpp. */
  1037. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1039. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1041. NUM_BANKS(ADDR_SURF_16_BANK) |
  1042. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1045. break;
  1046. case 17: /* Thin 64 bpp. */
  1047. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1048. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1049. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1050. TILE_SPLIT(split_equal_to_row_size) |
  1051. NUM_BANKS(ADDR_SURF_16_BANK) |
  1052. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1055. break;
  1056. case 21: /* 8 bpp PRT. */
  1057. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1058. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1059. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1061. NUM_BANKS(ADDR_SURF_16_BANK) |
  1062. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1065. break;
  1066. case 22: /* 16 bpp PRT */
  1067. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1068. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1069. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1070. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1071. NUM_BANKS(ADDR_SURF_16_BANK) |
  1072. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1075. break;
  1076. case 23: /* 32 bpp PRT */
  1077. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1078. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1079. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1080. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1081. NUM_BANKS(ADDR_SURF_16_BANK) |
  1082. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1085. break;
  1086. case 24: /* 64 bpp PRT */
  1087. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1088. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1089. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1090. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1091. NUM_BANKS(ADDR_SURF_16_BANK) |
  1092. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1095. break;
  1096. case 25: /* 128 bpp PRT */
  1097. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1098. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1099. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1100. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1101. NUM_BANKS(ADDR_SURF_8_BANK) |
  1102. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1105. break;
  1106. default:
  1107. gb_tile_moden = 0;
  1108. break;
  1109. }
  1110. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1111. }
  1112. } else if ((rdev->family == CHIP_VERDE) ||
  1113. (rdev->family == CHIP_OLAND)) {
  1114. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1115. switch (reg_offset) {
  1116. case 0: /* non-AA compressed depth or any compressed stencil */
  1117. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1118. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1120. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1121. NUM_BANKS(ADDR_SURF_16_BANK) |
  1122. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1125. break;
  1126. case 1: /* 2xAA/4xAA compressed depth only */
  1127. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1128. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1129. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1131. NUM_BANKS(ADDR_SURF_16_BANK) |
  1132. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1135. break;
  1136. case 2: /* 8xAA compressed depth only */
  1137. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1138. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1139. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1141. NUM_BANKS(ADDR_SURF_16_BANK) |
  1142. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1145. break;
  1146. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1147. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1148. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1149. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1150. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1151. NUM_BANKS(ADDR_SURF_16_BANK) |
  1152. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1155. break;
  1156. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1157. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1158. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1159. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1160. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1161. NUM_BANKS(ADDR_SURF_16_BANK) |
  1162. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1165. break;
  1166. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1167. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1168. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1169. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1170. TILE_SPLIT(split_equal_to_row_size) |
  1171. NUM_BANKS(ADDR_SURF_16_BANK) |
  1172. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1175. break;
  1176. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1177. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1178. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1179. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1180. TILE_SPLIT(split_equal_to_row_size) |
  1181. NUM_BANKS(ADDR_SURF_16_BANK) |
  1182. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1185. break;
  1186. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1187. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1188. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1189. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1190. TILE_SPLIT(split_equal_to_row_size) |
  1191. NUM_BANKS(ADDR_SURF_16_BANK) |
  1192. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1195. break;
  1196. case 8: /* 1D and 1D Array Surfaces */
  1197. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1198. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1199. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1201. NUM_BANKS(ADDR_SURF_16_BANK) |
  1202. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1205. break;
  1206. case 9: /* Displayable maps. */
  1207. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1208. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1209. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1210. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1211. NUM_BANKS(ADDR_SURF_16_BANK) |
  1212. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1213. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1214. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1215. break;
  1216. case 10: /* Display 8bpp. */
  1217. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1218. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1219. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1220. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1221. NUM_BANKS(ADDR_SURF_16_BANK) |
  1222. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1225. break;
  1226. case 11: /* Display 16bpp. */
  1227. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1228. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1229. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1230. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1231. NUM_BANKS(ADDR_SURF_16_BANK) |
  1232. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1235. break;
  1236. case 12: /* Display 32bpp. */
  1237. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1238. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1239. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1240. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1241. NUM_BANKS(ADDR_SURF_16_BANK) |
  1242. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1245. break;
  1246. case 13: /* Thin. */
  1247. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1248. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1249. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1250. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1251. NUM_BANKS(ADDR_SURF_16_BANK) |
  1252. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1255. break;
  1256. case 14: /* Thin 8 bpp. */
  1257. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1258. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1259. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1260. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1261. NUM_BANKS(ADDR_SURF_16_BANK) |
  1262. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1265. break;
  1266. case 15: /* Thin 16 bpp. */
  1267. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1268. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1269. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1270. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1271. NUM_BANKS(ADDR_SURF_16_BANK) |
  1272. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1275. break;
  1276. case 16: /* Thin 32 bpp. */
  1277. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1278. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1279. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1280. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1281. NUM_BANKS(ADDR_SURF_16_BANK) |
  1282. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1283. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1284. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1285. break;
  1286. case 17: /* Thin 64 bpp. */
  1287. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1288. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1289. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1290. TILE_SPLIT(split_equal_to_row_size) |
  1291. NUM_BANKS(ADDR_SURF_16_BANK) |
  1292. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1293. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1294. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1295. break;
  1296. case 21: /* 8 bpp PRT. */
  1297. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1298. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1299. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1300. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1301. NUM_BANKS(ADDR_SURF_16_BANK) |
  1302. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1303. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1304. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1305. break;
  1306. case 22: /* 16 bpp PRT */
  1307. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1308. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1309. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1310. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1311. NUM_BANKS(ADDR_SURF_16_BANK) |
  1312. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1315. break;
  1316. case 23: /* 32 bpp PRT */
  1317. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1318. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1319. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1320. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1321. NUM_BANKS(ADDR_SURF_16_BANK) |
  1322. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1323. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1324. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1325. break;
  1326. case 24: /* 64 bpp PRT */
  1327. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1328. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1329. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1330. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1331. NUM_BANKS(ADDR_SURF_16_BANK) |
  1332. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1335. break;
  1336. case 25: /* 128 bpp PRT */
  1337. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1338. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1339. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1340. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1341. NUM_BANKS(ADDR_SURF_8_BANK) |
  1342. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1345. break;
  1346. default:
  1347. gb_tile_moden = 0;
  1348. break;
  1349. }
  1350. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1351. }
  1352. } else
  1353. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1354. }
  1355. static void si_select_se_sh(struct radeon_device *rdev,
  1356. u32 se_num, u32 sh_num)
  1357. {
  1358. u32 data = INSTANCE_BROADCAST_WRITES;
  1359. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1360. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1361. else if (se_num == 0xffffffff)
  1362. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1363. else if (sh_num == 0xffffffff)
  1364. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1365. else
  1366. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1367. WREG32(GRBM_GFX_INDEX, data);
  1368. }
  1369. static u32 si_create_bitmask(u32 bit_width)
  1370. {
  1371. u32 i, mask = 0;
  1372. for (i = 0; i < bit_width; i++) {
  1373. mask <<= 1;
  1374. mask |= 1;
  1375. }
  1376. return mask;
  1377. }
  1378. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  1379. {
  1380. u32 data, mask;
  1381. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1382. if (data & 1)
  1383. data &= INACTIVE_CUS_MASK;
  1384. else
  1385. data = 0;
  1386. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1387. data >>= INACTIVE_CUS_SHIFT;
  1388. mask = si_create_bitmask(cu_per_sh);
  1389. return ~data & mask;
  1390. }
  1391. static void si_setup_spi(struct radeon_device *rdev,
  1392. u32 se_num, u32 sh_per_se,
  1393. u32 cu_per_sh)
  1394. {
  1395. int i, j, k;
  1396. u32 data, mask, active_cu;
  1397. for (i = 0; i < se_num; i++) {
  1398. for (j = 0; j < sh_per_se; j++) {
  1399. si_select_se_sh(rdev, i, j);
  1400. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1401. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  1402. mask = 1;
  1403. for (k = 0; k < 16; k++) {
  1404. mask <<= k;
  1405. if (active_cu & mask) {
  1406. data &= ~mask;
  1407. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1408. break;
  1409. }
  1410. }
  1411. }
  1412. }
  1413. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1414. }
  1415. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  1416. u32 max_rb_num, u32 se_num,
  1417. u32 sh_per_se)
  1418. {
  1419. u32 data, mask;
  1420. data = RREG32(CC_RB_BACKEND_DISABLE);
  1421. if (data & 1)
  1422. data &= BACKEND_DISABLE_MASK;
  1423. else
  1424. data = 0;
  1425. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1426. data >>= BACKEND_DISABLE_SHIFT;
  1427. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  1428. return data & mask;
  1429. }
  1430. static void si_setup_rb(struct radeon_device *rdev,
  1431. u32 se_num, u32 sh_per_se,
  1432. u32 max_rb_num)
  1433. {
  1434. int i, j;
  1435. u32 data, mask;
  1436. u32 disabled_rbs = 0;
  1437. u32 enabled_rbs = 0;
  1438. for (i = 0; i < se_num; i++) {
  1439. for (j = 0; j < sh_per_se; j++) {
  1440. si_select_se_sh(rdev, i, j);
  1441. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1442. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1443. }
  1444. }
  1445. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1446. mask = 1;
  1447. for (i = 0; i < max_rb_num; i++) {
  1448. if (!(disabled_rbs & mask))
  1449. enabled_rbs |= mask;
  1450. mask <<= 1;
  1451. }
  1452. for (i = 0; i < se_num; i++) {
  1453. si_select_se_sh(rdev, i, 0xffffffff);
  1454. data = 0;
  1455. for (j = 0; j < sh_per_se; j++) {
  1456. switch (enabled_rbs & 3) {
  1457. case 1:
  1458. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1459. break;
  1460. case 2:
  1461. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1462. break;
  1463. case 3:
  1464. default:
  1465. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1466. break;
  1467. }
  1468. enabled_rbs >>= 2;
  1469. }
  1470. WREG32(PA_SC_RASTER_CONFIG, data);
  1471. }
  1472. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1473. }
  1474. static void si_gpu_init(struct radeon_device *rdev)
  1475. {
  1476. u32 gb_addr_config = 0;
  1477. u32 mc_shared_chmap, mc_arb_ramcfg;
  1478. u32 sx_debug_1;
  1479. u32 hdp_host_path_cntl;
  1480. u32 tmp;
  1481. int i, j;
  1482. switch (rdev->family) {
  1483. case CHIP_TAHITI:
  1484. rdev->config.si.max_shader_engines = 2;
  1485. rdev->config.si.max_tile_pipes = 12;
  1486. rdev->config.si.max_cu_per_sh = 8;
  1487. rdev->config.si.max_sh_per_se = 2;
  1488. rdev->config.si.max_backends_per_se = 4;
  1489. rdev->config.si.max_texture_channel_caches = 12;
  1490. rdev->config.si.max_gprs = 256;
  1491. rdev->config.si.max_gs_threads = 32;
  1492. rdev->config.si.max_hw_contexts = 8;
  1493. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1494. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1495. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1496. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1497. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1498. break;
  1499. case CHIP_PITCAIRN:
  1500. rdev->config.si.max_shader_engines = 2;
  1501. rdev->config.si.max_tile_pipes = 8;
  1502. rdev->config.si.max_cu_per_sh = 5;
  1503. rdev->config.si.max_sh_per_se = 2;
  1504. rdev->config.si.max_backends_per_se = 4;
  1505. rdev->config.si.max_texture_channel_caches = 8;
  1506. rdev->config.si.max_gprs = 256;
  1507. rdev->config.si.max_gs_threads = 32;
  1508. rdev->config.si.max_hw_contexts = 8;
  1509. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1510. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1511. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1512. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1513. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1514. break;
  1515. case CHIP_VERDE:
  1516. default:
  1517. rdev->config.si.max_shader_engines = 1;
  1518. rdev->config.si.max_tile_pipes = 4;
  1519. rdev->config.si.max_cu_per_sh = 2;
  1520. rdev->config.si.max_sh_per_se = 2;
  1521. rdev->config.si.max_backends_per_se = 4;
  1522. rdev->config.si.max_texture_channel_caches = 4;
  1523. rdev->config.si.max_gprs = 256;
  1524. rdev->config.si.max_gs_threads = 32;
  1525. rdev->config.si.max_hw_contexts = 8;
  1526. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1527. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1528. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1529. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1530. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1531. break;
  1532. case CHIP_OLAND:
  1533. rdev->config.si.max_shader_engines = 1;
  1534. rdev->config.si.max_tile_pipes = 4;
  1535. rdev->config.si.max_cu_per_sh = 6;
  1536. rdev->config.si.max_sh_per_se = 1;
  1537. rdev->config.si.max_backends_per_se = 2;
  1538. rdev->config.si.max_texture_channel_caches = 4;
  1539. rdev->config.si.max_gprs = 256;
  1540. rdev->config.si.max_gs_threads = 16;
  1541. rdev->config.si.max_hw_contexts = 8;
  1542. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1543. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1544. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1545. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1546. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1547. break;
  1548. }
  1549. /* Initialize HDP */
  1550. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1551. WREG32((0x2c14 + j), 0x00000000);
  1552. WREG32((0x2c18 + j), 0x00000000);
  1553. WREG32((0x2c1c + j), 0x00000000);
  1554. WREG32((0x2c20 + j), 0x00000000);
  1555. WREG32((0x2c24 + j), 0x00000000);
  1556. }
  1557. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1558. evergreen_fix_pci_max_read_req_size(rdev);
  1559. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1560. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1561. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1562. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1563. rdev->config.si.mem_max_burst_length_bytes = 256;
  1564. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1565. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1566. if (rdev->config.si.mem_row_size_in_kb > 4)
  1567. rdev->config.si.mem_row_size_in_kb = 4;
  1568. /* XXX use MC settings? */
  1569. rdev->config.si.shader_engine_tile_size = 32;
  1570. rdev->config.si.num_gpus = 1;
  1571. rdev->config.si.multi_gpu_tile_size = 64;
  1572. /* fix up row size */
  1573. gb_addr_config &= ~ROW_SIZE_MASK;
  1574. switch (rdev->config.si.mem_row_size_in_kb) {
  1575. case 1:
  1576. default:
  1577. gb_addr_config |= ROW_SIZE(0);
  1578. break;
  1579. case 2:
  1580. gb_addr_config |= ROW_SIZE(1);
  1581. break;
  1582. case 4:
  1583. gb_addr_config |= ROW_SIZE(2);
  1584. break;
  1585. }
  1586. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1587. * not have bank info, so create a custom tiling dword.
  1588. * bits 3:0 num_pipes
  1589. * bits 7:4 num_banks
  1590. * bits 11:8 group_size
  1591. * bits 15:12 row_size
  1592. */
  1593. rdev->config.si.tile_config = 0;
  1594. switch (rdev->config.si.num_tile_pipes) {
  1595. case 1:
  1596. rdev->config.si.tile_config |= (0 << 0);
  1597. break;
  1598. case 2:
  1599. rdev->config.si.tile_config |= (1 << 0);
  1600. break;
  1601. case 4:
  1602. rdev->config.si.tile_config |= (2 << 0);
  1603. break;
  1604. case 8:
  1605. default:
  1606. /* XXX what about 12? */
  1607. rdev->config.si.tile_config |= (3 << 0);
  1608. break;
  1609. }
  1610. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1611. case 0: /* four banks */
  1612. rdev->config.si.tile_config |= 0 << 4;
  1613. break;
  1614. case 1: /* eight banks */
  1615. rdev->config.si.tile_config |= 1 << 4;
  1616. break;
  1617. case 2: /* sixteen banks */
  1618. default:
  1619. rdev->config.si.tile_config |= 2 << 4;
  1620. break;
  1621. }
  1622. rdev->config.si.tile_config |=
  1623. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1624. rdev->config.si.tile_config |=
  1625. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1626. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1627. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1628. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1629. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1630. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1631. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1632. si_tiling_mode_table_init(rdev);
  1633. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  1634. rdev->config.si.max_sh_per_se,
  1635. rdev->config.si.max_backends_per_se);
  1636. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  1637. rdev->config.si.max_sh_per_se,
  1638. rdev->config.si.max_cu_per_sh);
  1639. /* set HW defaults for 3D engine */
  1640. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1641. ROQ_IB2_START(0x2b)));
  1642. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1643. sx_debug_1 = RREG32(SX_DEBUG_1);
  1644. WREG32(SX_DEBUG_1, sx_debug_1);
  1645. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1646. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1647. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1648. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1649. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1650. WREG32(VGT_NUM_INSTANCES, 1);
  1651. WREG32(CP_PERFMON_CNTL, 0);
  1652. WREG32(SQ_CONFIG, 0);
  1653. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1654. FORCE_EOV_MAX_REZ_CNT(255)));
  1655. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1656. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1657. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1658. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1659. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1660. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1661. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1662. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1663. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1664. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1665. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1666. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1667. tmp = RREG32(HDP_MISC_CNTL);
  1668. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1669. WREG32(HDP_MISC_CNTL, tmp);
  1670. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1671. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1672. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1673. udelay(50);
  1674. }
  1675. /*
  1676. * GPU scratch registers helpers function.
  1677. */
  1678. static void si_scratch_init(struct radeon_device *rdev)
  1679. {
  1680. int i;
  1681. rdev->scratch.num_reg = 7;
  1682. rdev->scratch.reg_base = SCRATCH_REG0;
  1683. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1684. rdev->scratch.free[i] = true;
  1685. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1686. }
  1687. }
  1688. void si_fence_ring_emit(struct radeon_device *rdev,
  1689. struct radeon_fence *fence)
  1690. {
  1691. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1692. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1693. /* flush read cache over gart */
  1694. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1695. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1696. radeon_ring_write(ring, 0);
  1697. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1698. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1699. PACKET3_TC_ACTION_ENA |
  1700. PACKET3_SH_KCACHE_ACTION_ENA |
  1701. PACKET3_SH_ICACHE_ACTION_ENA);
  1702. radeon_ring_write(ring, 0xFFFFFFFF);
  1703. radeon_ring_write(ring, 0);
  1704. radeon_ring_write(ring, 10); /* poll interval */
  1705. /* EVENT_WRITE_EOP - flush caches, send int */
  1706. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1707. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1708. radeon_ring_write(ring, addr & 0xffffffff);
  1709. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1710. radeon_ring_write(ring, fence->seq);
  1711. radeon_ring_write(ring, 0);
  1712. }
  1713. /*
  1714. * IB stuff
  1715. */
  1716. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1717. {
  1718. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1719. u32 header;
  1720. if (ib->is_const_ib) {
  1721. /* set switch buffer packet before const IB */
  1722. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1723. radeon_ring_write(ring, 0);
  1724. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1725. } else {
  1726. u32 next_rptr;
  1727. if (ring->rptr_save_reg) {
  1728. next_rptr = ring->wptr + 3 + 4 + 8;
  1729. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1730. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1731. PACKET3_SET_CONFIG_REG_START) >> 2));
  1732. radeon_ring_write(ring, next_rptr);
  1733. } else if (rdev->wb.enabled) {
  1734. next_rptr = ring->wptr + 5 + 4 + 8;
  1735. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1736. radeon_ring_write(ring, (1 << 8));
  1737. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1738. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1739. radeon_ring_write(ring, next_rptr);
  1740. }
  1741. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1742. }
  1743. radeon_ring_write(ring, header);
  1744. radeon_ring_write(ring,
  1745. #ifdef __BIG_ENDIAN
  1746. (2 << 0) |
  1747. #endif
  1748. (ib->gpu_addr & 0xFFFFFFFC));
  1749. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1750. radeon_ring_write(ring, ib->length_dw |
  1751. (ib->vm ? (ib->vm->id << 24) : 0));
  1752. if (!ib->is_const_ib) {
  1753. /* flush read cache over gart for this vmid */
  1754. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1755. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1756. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1757. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1758. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1759. PACKET3_TC_ACTION_ENA |
  1760. PACKET3_SH_KCACHE_ACTION_ENA |
  1761. PACKET3_SH_ICACHE_ACTION_ENA);
  1762. radeon_ring_write(ring, 0xFFFFFFFF);
  1763. radeon_ring_write(ring, 0);
  1764. radeon_ring_write(ring, 10); /* poll interval */
  1765. }
  1766. }
  1767. /*
  1768. * CP.
  1769. */
  1770. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1771. {
  1772. if (enable)
  1773. WREG32(CP_ME_CNTL, 0);
  1774. else {
  1775. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1776. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1777. WREG32(SCRATCH_UMSK, 0);
  1778. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1779. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1780. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1781. }
  1782. udelay(50);
  1783. }
  1784. static int si_cp_load_microcode(struct radeon_device *rdev)
  1785. {
  1786. const __be32 *fw_data;
  1787. int i;
  1788. if (!rdev->me_fw || !rdev->pfp_fw)
  1789. return -EINVAL;
  1790. si_cp_enable(rdev, false);
  1791. /* PFP */
  1792. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1793. WREG32(CP_PFP_UCODE_ADDR, 0);
  1794. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1795. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1796. WREG32(CP_PFP_UCODE_ADDR, 0);
  1797. /* CE */
  1798. fw_data = (const __be32 *)rdev->ce_fw->data;
  1799. WREG32(CP_CE_UCODE_ADDR, 0);
  1800. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1801. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1802. WREG32(CP_CE_UCODE_ADDR, 0);
  1803. /* ME */
  1804. fw_data = (const __be32 *)rdev->me_fw->data;
  1805. WREG32(CP_ME_RAM_WADDR, 0);
  1806. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1807. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1808. WREG32(CP_ME_RAM_WADDR, 0);
  1809. WREG32(CP_PFP_UCODE_ADDR, 0);
  1810. WREG32(CP_CE_UCODE_ADDR, 0);
  1811. WREG32(CP_ME_RAM_WADDR, 0);
  1812. WREG32(CP_ME_RAM_RADDR, 0);
  1813. return 0;
  1814. }
  1815. static int si_cp_start(struct radeon_device *rdev)
  1816. {
  1817. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1818. int r, i;
  1819. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1820. if (r) {
  1821. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1822. return r;
  1823. }
  1824. /* init the CP */
  1825. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1826. radeon_ring_write(ring, 0x1);
  1827. radeon_ring_write(ring, 0x0);
  1828. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1829. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1830. radeon_ring_write(ring, 0);
  1831. radeon_ring_write(ring, 0);
  1832. /* init the CE partitions */
  1833. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1834. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1835. radeon_ring_write(ring, 0xc000);
  1836. radeon_ring_write(ring, 0xe000);
  1837. radeon_ring_unlock_commit(rdev, ring);
  1838. si_cp_enable(rdev, true);
  1839. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1840. if (r) {
  1841. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1842. return r;
  1843. }
  1844. /* setup clear context state */
  1845. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1846. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1847. for (i = 0; i < si_default_size; i++)
  1848. radeon_ring_write(ring, si_default_state[i]);
  1849. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1850. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1851. /* set clear context state */
  1852. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1853. radeon_ring_write(ring, 0);
  1854. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1855. radeon_ring_write(ring, 0x00000316);
  1856. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1857. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1858. radeon_ring_unlock_commit(rdev, ring);
  1859. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1860. ring = &rdev->ring[i];
  1861. r = radeon_ring_lock(rdev, ring, 2);
  1862. /* clear the compute context state */
  1863. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1864. radeon_ring_write(ring, 0);
  1865. radeon_ring_unlock_commit(rdev, ring);
  1866. }
  1867. return 0;
  1868. }
  1869. static void si_cp_fini(struct radeon_device *rdev)
  1870. {
  1871. struct radeon_ring *ring;
  1872. si_cp_enable(rdev, false);
  1873. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1874. radeon_ring_fini(rdev, ring);
  1875. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1876. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1877. radeon_ring_fini(rdev, ring);
  1878. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1879. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1880. radeon_ring_fini(rdev, ring);
  1881. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1882. }
  1883. static int si_cp_resume(struct radeon_device *rdev)
  1884. {
  1885. struct radeon_ring *ring;
  1886. u32 tmp;
  1887. u32 rb_bufsz;
  1888. int r;
  1889. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1890. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1891. SOFT_RESET_PA |
  1892. SOFT_RESET_VGT |
  1893. SOFT_RESET_SPI |
  1894. SOFT_RESET_SX));
  1895. RREG32(GRBM_SOFT_RESET);
  1896. mdelay(15);
  1897. WREG32(GRBM_SOFT_RESET, 0);
  1898. RREG32(GRBM_SOFT_RESET);
  1899. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1900. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1901. /* Set the write pointer delay */
  1902. WREG32(CP_RB_WPTR_DELAY, 0);
  1903. WREG32(CP_DEBUG, 0);
  1904. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1905. /* ring 0 - compute and gfx */
  1906. /* Set ring buffer size */
  1907. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1908. rb_bufsz = drm_order(ring->ring_size / 8);
  1909. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1910. #ifdef __BIG_ENDIAN
  1911. tmp |= BUF_SWAP_32BIT;
  1912. #endif
  1913. WREG32(CP_RB0_CNTL, tmp);
  1914. /* Initialize the ring buffer's read and write pointers */
  1915. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1916. ring->wptr = 0;
  1917. WREG32(CP_RB0_WPTR, ring->wptr);
  1918. /* set the wb address whether it's enabled or not */
  1919. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1920. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1921. if (rdev->wb.enabled)
  1922. WREG32(SCRATCH_UMSK, 0xff);
  1923. else {
  1924. tmp |= RB_NO_UPDATE;
  1925. WREG32(SCRATCH_UMSK, 0);
  1926. }
  1927. mdelay(1);
  1928. WREG32(CP_RB0_CNTL, tmp);
  1929. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1930. ring->rptr = RREG32(CP_RB0_RPTR);
  1931. /* ring1 - compute only */
  1932. /* Set ring buffer size */
  1933. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1934. rb_bufsz = drm_order(ring->ring_size / 8);
  1935. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1936. #ifdef __BIG_ENDIAN
  1937. tmp |= BUF_SWAP_32BIT;
  1938. #endif
  1939. WREG32(CP_RB1_CNTL, tmp);
  1940. /* Initialize the ring buffer's read and write pointers */
  1941. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1942. ring->wptr = 0;
  1943. WREG32(CP_RB1_WPTR, ring->wptr);
  1944. /* set the wb address whether it's enabled or not */
  1945. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1946. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1947. mdelay(1);
  1948. WREG32(CP_RB1_CNTL, tmp);
  1949. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1950. ring->rptr = RREG32(CP_RB1_RPTR);
  1951. /* ring2 - compute only */
  1952. /* Set ring buffer size */
  1953. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1954. rb_bufsz = drm_order(ring->ring_size / 8);
  1955. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1956. #ifdef __BIG_ENDIAN
  1957. tmp |= BUF_SWAP_32BIT;
  1958. #endif
  1959. WREG32(CP_RB2_CNTL, tmp);
  1960. /* Initialize the ring buffer's read and write pointers */
  1961. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1962. ring->wptr = 0;
  1963. WREG32(CP_RB2_WPTR, ring->wptr);
  1964. /* set the wb address whether it's enabled or not */
  1965. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1966. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1967. mdelay(1);
  1968. WREG32(CP_RB2_CNTL, tmp);
  1969. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1970. ring->rptr = RREG32(CP_RB2_RPTR);
  1971. /* start the rings */
  1972. si_cp_start(rdev);
  1973. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1974. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1975. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1976. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1977. if (r) {
  1978. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1979. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1980. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1981. return r;
  1982. }
  1983. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1984. if (r) {
  1985. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1986. }
  1987. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1988. if (r) {
  1989. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1990. }
  1991. return 0;
  1992. }
  1993. static u32 si_gpu_check_soft_reset(struct radeon_device *rdev)
  1994. {
  1995. u32 reset_mask = 0;
  1996. u32 tmp;
  1997. /* GRBM_STATUS */
  1998. tmp = RREG32(GRBM_STATUS);
  1999. if (tmp & (PA_BUSY | SC_BUSY |
  2000. BCI_BUSY | SX_BUSY |
  2001. TA_BUSY | VGT_BUSY |
  2002. DB_BUSY | CB_BUSY |
  2003. GDS_BUSY | SPI_BUSY |
  2004. IA_BUSY | IA_BUSY_NO_DMA))
  2005. reset_mask |= RADEON_RESET_GFX;
  2006. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  2007. CP_BUSY | CP_COHERENCY_BUSY))
  2008. reset_mask |= RADEON_RESET_CP;
  2009. if (tmp & GRBM_EE_BUSY)
  2010. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  2011. /* GRBM_STATUS2 */
  2012. tmp = RREG32(GRBM_STATUS2);
  2013. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  2014. reset_mask |= RADEON_RESET_RLC;
  2015. /* DMA_STATUS_REG 0 */
  2016. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  2017. if (!(tmp & DMA_IDLE))
  2018. reset_mask |= RADEON_RESET_DMA;
  2019. /* DMA_STATUS_REG 1 */
  2020. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  2021. if (!(tmp & DMA_IDLE))
  2022. reset_mask |= RADEON_RESET_DMA1;
  2023. /* SRBM_STATUS2 */
  2024. tmp = RREG32(SRBM_STATUS2);
  2025. if (tmp & DMA_BUSY)
  2026. reset_mask |= RADEON_RESET_DMA;
  2027. if (tmp & DMA1_BUSY)
  2028. reset_mask |= RADEON_RESET_DMA1;
  2029. /* SRBM_STATUS */
  2030. tmp = RREG32(SRBM_STATUS);
  2031. if (tmp & IH_BUSY)
  2032. reset_mask |= RADEON_RESET_IH;
  2033. if (tmp & SEM_BUSY)
  2034. reset_mask |= RADEON_RESET_SEM;
  2035. if (tmp & GRBM_RQ_PENDING)
  2036. reset_mask |= RADEON_RESET_GRBM;
  2037. if (tmp & VMC_BUSY)
  2038. reset_mask |= RADEON_RESET_VMC;
  2039. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  2040. MCC_BUSY | MCD_BUSY))
  2041. reset_mask |= RADEON_RESET_MC;
  2042. if (evergreen_is_display_hung(rdev))
  2043. reset_mask |= RADEON_RESET_DISPLAY;
  2044. /* VM_L2_STATUS */
  2045. tmp = RREG32(VM_L2_STATUS);
  2046. if (tmp & L2_BUSY)
  2047. reset_mask |= RADEON_RESET_VMC;
  2048. /* Skip MC reset as it's mostly likely not hung, just busy */
  2049. if (reset_mask & RADEON_RESET_MC) {
  2050. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  2051. reset_mask &= ~RADEON_RESET_MC;
  2052. }
  2053. return reset_mask;
  2054. }
  2055. static void si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  2056. {
  2057. struct evergreen_mc_save save;
  2058. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  2059. u32 tmp;
  2060. if (reset_mask == 0)
  2061. return;
  2062. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  2063. evergreen_print_gpu_status_regs(rdev);
  2064. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  2065. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  2066. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  2067. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  2068. /* Disable CP parsing/prefetching */
  2069. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  2070. if (reset_mask & RADEON_RESET_DMA) {
  2071. /* dma0 */
  2072. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  2073. tmp &= ~DMA_RB_ENABLE;
  2074. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  2075. }
  2076. if (reset_mask & RADEON_RESET_DMA1) {
  2077. /* dma1 */
  2078. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  2079. tmp &= ~DMA_RB_ENABLE;
  2080. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  2081. }
  2082. udelay(50);
  2083. evergreen_mc_stop(rdev, &save);
  2084. if (evergreen_mc_wait_for_idle(rdev)) {
  2085. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2086. }
  2087. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  2088. grbm_soft_reset = SOFT_RESET_CB |
  2089. SOFT_RESET_DB |
  2090. SOFT_RESET_GDS |
  2091. SOFT_RESET_PA |
  2092. SOFT_RESET_SC |
  2093. SOFT_RESET_BCI |
  2094. SOFT_RESET_SPI |
  2095. SOFT_RESET_SX |
  2096. SOFT_RESET_TC |
  2097. SOFT_RESET_TA |
  2098. SOFT_RESET_VGT |
  2099. SOFT_RESET_IA;
  2100. }
  2101. if (reset_mask & RADEON_RESET_CP) {
  2102. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  2103. srbm_soft_reset |= SOFT_RESET_GRBM;
  2104. }
  2105. if (reset_mask & RADEON_RESET_DMA)
  2106. srbm_soft_reset |= SOFT_RESET_DMA;
  2107. if (reset_mask & RADEON_RESET_DMA1)
  2108. srbm_soft_reset |= SOFT_RESET_DMA1;
  2109. if (reset_mask & RADEON_RESET_DISPLAY)
  2110. srbm_soft_reset |= SOFT_RESET_DC;
  2111. if (reset_mask & RADEON_RESET_RLC)
  2112. grbm_soft_reset |= SOFT_RESET_RLC;
  2113. if (reset_mask & RADEON_RESET_SEM)
  2114. srbm_soft_reset |= SOFT_RESET_SEM;
  2115. if (reset_mask & RADEON_RESET_IH)
  2116. srbm_soft_reset |= SOFT_RESET_IH;
  2117. if (reset_mask & RADEON_RESET_GRBM)
  2118. srbm_soft_reset |= SOFT_RESET_GRBM;
  2119. if (reset_mask & RADEON_RESET_VMC)
  2120. srbm_soft_reset |= SOFT_RESET_VMC;
  2121. if (reset_mask & RADEON_RESET_MC)
  2122. srbm_soft_reset |= SOFT_RESET_MC;
  2123. if (grbm_soft_reset) {
  2124. tmp = RREG32(GRBM_SOFT_RESET);
  2125. tmp |= grbm_soft_reset;
  2126. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2127. WREG32(GRBM_SOFT_RESET, tmp);
  2128. tmp = RREG32(GRBM_SOFT_RESET);
  2129. udelay(50);
  2130. tmp &= ~grbm_soft_reset;
  2131. WREG32(GRBM_SOFT_RESET, tmp);
  2132. tmp = RREG32(GRBM_SOFT_RESET);
  2133. }
  2134. if (srbm_soft_reset) {
  2135. tmp = RREG32(SRBM_SOFT_RESET);
  2136. tmp |= srbm_soft_reset;
  2137. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2138. WREG32(SRBM_SOFT_RESET, tmp);
  2139. tmp = RREG32(SRBM_SOFT_RESET);
  2140. udelay(50);
  2141. tmp &= ~srbm_soft_reset;
  2142. WREG32(SRBM_SOFT_RESET, tmp);
  2143. tmp = RREG32(SRBM_SOFT_RESET);
  2144. }
  2145. /* Wait a little for things to settle down */
  2146. udelay(50);
  2147. evergreen_mc_resume(rdev, &save);
  2148. udelay(50);
  2149. evergreen_print_gpu_status_regs(rdev);
  2150. }
  2151. int si_asic_reset(struct radeon_device *rdev)
  2152. {
  2153. u32 reset_mask;
  2154. reset_mask = si_gpu_check_soft_reset(rdev);
  2155. if (reset_mask)
  2156. r600_set_bios_scratch_engine_hung(rdev, true);
  2157. si_gpu_soft_reset(rdev, reset_mask);
  2158. reset_mask = si_gpu_check_soft_reset(rdev);
  2159. if (!reset_mask)
  2160. r600_set_bios_scratch_engine_hung(rdev, false);
  2161. return 0;
  2162. }
  2163. /**
  2164. * si_gfx_is_lockup - Check if the GFX engine is locked up
  2165. *
  2166. * @rdev: radeon_device pointer
  2167. * @ring: radeon_ring structure holding ring information
  2168. *
  2169. * Check if the GFX engine is locked up.
  2170. * Returns true if the engine appears to be locked up, false if not.
  2171. */
  2172. bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2173. {
  2174. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  2175. if (!(reset_mask & (RADEON_RESET_GFX |
  2176. RADEON_RESET_COMPUTE |
  2177. RADEON_RESET_CP))) {
  2178. radeon_ring_lockup_update(ring);
  2179. return false;
  2180. }
  2181. /* force CP activities */
  2182. radeon_ring_force_activity(rdev, ring);
  2183. return radeon_ring_test_lockup(rdev, ring);
  2184. }
  2185. /**
  2186. * si_dma_is_lockup - Check if the DMA engine is locked up
  2187. *
  2188. * @rdev: radeon_device pointer
  2189. * @ring: radeon_ring structure holding ring information
  2190. *
  2191. * Check if the async DMA engine is locked up.
  2192. * Returns true if the engine appears to be locked up, false if not.
  2193. */
  2194. bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2195. {
  2196. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  2197. u32 mask;
  2198. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  2199. mask = RADEON_RESET_DMA;
  2200. else
  2201. mask = RADEON_RESET_DMA1;
  2202. if (!(reset_mask & mask)) {
  2203. radeon_ring_lockup_update(ring);
  2204. return false;
  2205. }
  2206. /* force ring activities */
  2207. radeon_ring_force_activity(rdev, ring);
  2208. return radeon_ring_test_lockup(rdev, ring);
  2209. }
  2210. /* MC */
  2211. static void si_mc_program(struct radeon_device *rdev)
  2212. {
  2213. struct evergreen_mc_save save;
  2214. u32 tmp;
  2215. int i, j;
  2216. /* Initialize HDP */
  2217. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2218. WREG32((0x2c14 + j), 0x00000000);
  2219. WREG32((0x2c18 + j), 0x00000000);
  2220. WREG32((0x2c1c + j), 0x00000000);
  2221. WREG32((0x2c20 + j), 0x00000000);
  2222. WREG32((0x2c24 + j), 0x00000000);
  2223. }
  2224. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2225. evergreen_mc_stop(rdev, &save);
  2226. if (radeon_mc_wait_for_idle(rdev)) {
  2227. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2228. }
  2229. /* Lockout access through VGA aperture*/
  2230. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2231. /* Update configuration */
  2232. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2233. rdev->mc.vram_start >> 12);
  2234. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2235. rdev->mc.vram_end >> 12);
  2236. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2237. rdev->vram_scratch.gpu_addr >> 12);
  2238. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2239. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2240. WREG32(MC_VM_FB_LOCATION, tmp);
  2241. /* XXX double check these! */
  2242. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2243. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2244. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2245. WREG32(MC_VM_AGP_BASE, 0);
  2246. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2247. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2248. if (radeon_mc_wait_for_idle(rdev)) {
  2249. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2250. }
  2251. evergreen_mc_resume(rdev, &save);
  2252. /* we need to own VRAM, so turn off the VGA renderer here
  2253. * to stop it overwriting our objects */
  2254. rv515_vga_render_disable(rdev);
  2255. }
  2256. static void si_vram_gtt_location(struct radeon_device *rdev,
  2257. struct radeon_mc *mc)
  2258. {
  2259. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2260. /* leave room for at least 1024M GTT */
  2261. dev_warn(rdev->dev, "limiting VRAM\n");
  2262. mc->real_vram_size = 0xFFC0000000ULL;
  2263. mc->mc_vram_size = 0xFFC0000000ULL;
  2264. }
  2265. radeon_vram_location(rdev, &rdev->mc, 0);
  2266. rdev->mc.gtt_base_align = 0;
  2267. radeon_gtt_location(rdev, mc);
  2268. }
  2269. static int si_mc_init(struct radeon_device *rdev)
  2270. {
  2271. u32 tmp;
  2272. int chansize, numchan;
  2273. /* Get VRAM informations */
  2274. rdev->mc.vram_is_ddr = true;
  2275. tmp = RREG32(MC_ARB_RAMCFG);
  2276. if (tmp & CHANSIZE_OVERRIDE) {
  2277. chansize = 16;
  2278. } else if (tmp & CHANSIZE_MASK) {
  2279. chansize = 64;
  2280. } else {
  2281. chansize = 32;
  2282. }
  2283. tmp = RREG32(MC_SHARED_CHMAP);
  2284. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2285. case 0:
  2286. default:
  2287. numchan = 1;
  2288. break;
  2289. case 1:
  2290. numchan = 2;
  2291. break;
  2292. case 2:
  2293. numchan = 4;
  2294. break;
  2295. case 3:
  2296. numchan = 8;
  2297. break;
  2298. case 4:
  2299. numchan = 3;
  2300. break;
  2301. case 5:
  2302. numchan = 6;
  2303. break;
  2304. case 6:
  2305. numchan = 10;
  2306. break;
  2307. case 7:
  2308. numchan = 12;
  2309. break;
  2310. case 8:
  2311. numchan = 16;
  2312. break;
  2313. }
  2314. rdev->mc.vram_width = numchan * chansize;
  2315. /* Could aper size report 0 ? */
  2316. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2317. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2318. /* size in MB on si */
  2319. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2320. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2321. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2322. si_vram_gtt_location(rdev, &rdev->mc);
  2323. radeon_update_bandwidth_info(rdev);
  2324. return 0;
  2325. }
  2326. /*
  2327. * GART
  2328. */
  2329. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2330. {
  2331. /* flush hdp cache */
  2332. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2333. /* bits 0-15 are the VM contexts0-15 */
  2334. WREG32(VM_INVALIDATE_REQUEST, 1);
  2335. }
  2336. static int si_pcie_gart_enable(struct radeon_device *rdev)
  2337. {
  2338. int r, i;
  2339. if (rdev->gart.robj == NULL) {
  2340. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2341. return -EINVAL;
  2342. }
  2343. r = radeon_gart_table_vram_pin(rdev);
  2344. if (r)
  2345. return r;
  2346. radeon_gart_restore(rdev);
  2347. /* Setup TLB control */
  2348. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2349. (0xA << 7) |
  2350. ENABLE_L1_TLB |
  2351. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2352. ENABLE_ADVANCED_DRIVER_MODEL |
  2353. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2354. /* Setup L2 cache */
  2355. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2356. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2357. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2358. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2359. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2360. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2361. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2362. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2363. /* setup context0 */
  2364. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2365. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2366. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2367. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2368. (u32)(rdev->dummy_page.addr >> 12));
  2369. WREG32(VM_CONTEXT0_CNTL2, 0);
  2370. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2371. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2372. WREG32(0x15D4, 0);
  2373. WREG32(0x15D8, 0);
  2374. WREG32(0x15DC, 0);
  2375. /* empty context1-15 */
  2376. /* set vm size, must be a multiple of 4 */
  2377. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2378. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2379. /* Assign the pt base to something valid for now; the pts used for
  2380. * the VMs are determined by the application and setup and assigned
  2381. * on the fly in the vm part of radeon_gart.c
  2382. */
  2383. for (i = 1; i < 16; i++) {
  2384. if (i < 8)
  2385. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2386. rdev->gart.table_addr >> 12);
  2387. else
  2388. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2389. rdev->gart.table_addr >> 12);
  2390. }
  2391. /* enable context1-15 */
  2392. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2393. (u32)(rdev->dummy_page.addr >> 12));
  2394. WREG32(VM_CONTEXT1_CNTL2, 4);
  2395. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2396. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2397. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2398. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2399. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2400. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2401. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2402. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2403. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2404. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2405. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2406. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2407. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2408. si_pcie_gart_tlb_flush(rdev);
  2409. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2410. (unsigned)(rdev->mc.gtt_size >> 20),
  2411. (unsigned long long)rdev->gart.table_addr);
  2412. rdev->gart.ready = true;
  2413. return 0;
  2414. }
  2415. static void si_pcie_gart_disable(struct radeon_device *rdev)
  2416. {
  2417. /* Disable all tables */
  2418. WREG32(VM_CONTEXT0_CNTL, 0);
  2419. WREG32(VM_CONTEXT1_CNTL, 0);
  2420. /* Setup TLB control */
  2421. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2422. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2423. /* Setup L2 cache */
  2424. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2425. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2426. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2427. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2428. WREG32(VM_L2_CNTL2, 0);
  2429. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2430. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2431. radeon_gart_table_vram_unpin(rdev);
  2432. }
  2433. static void si_pcie_gart_fini(struct radeon_device *rdev)
  2434. {
  2435. si_pcie_gart_disable(rdev);
  2436. radeon_gart_table_vram_free(rdev);
  2437. radeon_gart_fini(rdev);
  2438. }
  2439. /* vm parser */
  2440. static bool si_vm_reg_valid(u32 reg)
  2441. {
  2442. /* context regs are fine */
  2443. if (reg >= 0x28000)
  2444. return true;
  2445. /* check config regs */
  2446. switch (reg) {
  2447. case GRBM_GFX_INDEX:
  2448. case CP_STRMOUT_CNTL:
  2449. case VGT_VTX_VECT_EJECT_REG:
  2450. case VGT_CACHE_INVALIDATION:
  2451. case VGT_ESGS_RING_SIZE:
  2452. case VGT_GSVS_RING_SIZE:
  2453. case VGT_GS_VERTEX_REUSE:
  2454. case VGT_PRIMITIVE_TYPE:
  2455. case VGT_INDEX_TYPE:
  2456. case VGT_NUM_INDICES:
  2457. case VGT_NUM_INSTANCES:
  2458. case VGT_TF_RING_SIZE:
  2459. case VGT_HS_OFFCHIP_PARAM:
  2460. case VGT_TF_MEMORY_BASE:
  2461. case PA_CL_ENHANCE:
  2462. case PA_SU_LINE_STIPPLE_VALUE:
  2463. case PA_SC_LINE_STIPPLE_STATE:
  2464. case PA_SC_ENHANCE:
  2465. case SQC_CACHES:
  2466. case SPI_STATIC_THREAD_MGMT_1:
  2467. case SPI_STATIC_THREAD_MGMT_2:
  2468. case SPI_STATIC_THREAD_MGMT_3:
  2469. case SPI_PS_MAX_WAVE_ID:
  2470. case SPI_CONFIG_CNTL:
  2471. case SPI_CONFIG_CNTL_1:
  2472. case TA_CNTL_AUX:
  2473. return true;
  2474. default:
  2475. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2476. return false;
  2477. }
  2478. }
  2479. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2480. u32 *ib, struct radeon_cs_packet *pkt)
  2481. {
  2482. switch (pkt->opcode) {
  2483. case PACKET3_NOP:
  2484. case PACKET3_SET_BASE:
  2485. case PACKET3_SET_CE_DE_COUNTERS:
  2486. case PACKET3_LOAD_CONST_RAM:
  2487. case PACKET3_WRITE_CONST_RAM:
  2488. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2489. case PACKET3_DUMP_CONST_RAM:
  2490. case PACKET3_INCREMENT_CE_COUNTER:
  2491. case PACKET3_WAIT_ON_DE_COUNTER:
  2492. case PACKET3_CE_WRITE:
  2493. break;
  2494. default:
  2495. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2496. return -EINVAL;
  2497. }
  2498. return 0;
  2499. }
  2500. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2501. u32 *ib, struct radeon_cs_packet *pkt)
  2502. {
  2503. u32 idx = pkt->idx + 1;
  2504. u32 idx_value = ib[idx];
  2505. u32 start_reg, end_reg, reg, i;
  2506. u32 command, info;
  2507. switch (pkt->opcode) {
  2508. case PACKET3_NOP:
  2509. case PACKET3_SET_BASE:
  2510. case PACKET3_CLEAR_STATE:
  2511. case PACKET3_INDEX_BUFFER_SIZE:
  2512. case PACKET3_DISPATCH_DIRECT:
  2513. case PACKET3_DISPATCH_INDIRECT:
  2514. case PACKET3_ALLOC_GDS:
  2515. case PACKET3_WRITE_GDS_RAM:
  2516. case PACKET3_ATOMIC_GDS:
  2517. case PACKET3_ATOMIC:
  2518. case PACKET3_OCCLUSION_QUERY:
  2519. case PACKET3_SET_PREDICATION:
  2520. case PACKET3_COND_EXEC:
  2521. case PACKET3_PRED_EXEC:
  2522. case PACKET3_DRAW_INDIRECT:
  2523. case PACKET3_DRAW_INDEX_INDIRECT:
  2524. case PACKET3_INDEX_BASE:
  2525. case PACKET3_DRAW_INDEX_2:
  2526. case PACKET3_CONTEXT_CONTROL:
  2527. case PACKET3_INDEX_TYPE:
  2528. case PACKET3_DRAW_INDIRECT_MULTI:
  2529. case PACKET3_DRAW_INDEX_AUTO:
  2530. case PACKET3_DRAW_INDEX_IMMD:
  2531. case PACKET3_NUM_INSTANCES:
  2532. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2533. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2534. case PACKET3_DRAW_INDEX_OFFSET_2:
  2535. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2536. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2537. case PACKET3_MPEG_INDEX:
  2538. case PACKET3_WAIT_REG_MEM:
  2539. case PACKET3_MEM_WRITE:
  2540. case PACKET3_PFP_SYNC_ME:
  2541. case PACKET3_SURFACE_SYNC:
  2542. case PACKET3_EVENT_WRITE:
  2543. case PACKET3_EVENT_WRITE_EOP:
  2544. case PACKET3_EVENT_WRITE_EOS:
  2545. case PACKET3_SET_CONTEXT_REG:
  2546. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2547. case PACKET3_SET_SH_REG:
  2548. case PACKET3_SET_SH_REG_OFFSET:
  2549. case PACKET3_INCREMENT_DE_COUNTER:
  2550. case PACKET3_WAIT_ON_CE_COUNTER:
  2551. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2552. case PACKET3_ME_WRITE:
  2553. break;
  2554. case PACKET3_COPY_DATA:
  2555. if ((idx_value & 0xf00) == 0) {
  2556. reg = ib[idx + 3] * 4;
  2557. if (!si_vm_reg_valid(reg))
  2558. return -EINVAL;
  2559. }
  2560. break;
  2561. case PACKET3_WRITE_DATA:
  2562. if ((idx_value & 0xf00) == 0) {
  2563. start_reg = ib[idx + 1] * 4;
  2564. if (idx_value & 0x10000) {
  2565. if (!si_vm_reg_valid(start_reg))
  2566. return -EINVAL;
  2567. } else {
  2568. for (i = 0; i < (pkt->count - 2); i++) {
  2569. reg = start_reg + (4 * i);
  2570. if (!si_vm_reg_valid(reg))
  2571. return -EINVAL;
  2572. }
  2573. }
  2574. }
  2575. break;
  2576. case PACKET3_COND_WRITE:
  2577. if (idx_value & 0x100) {
  2578. reg = ib[idx + 5] * 4;
  2579. if (!si_vm_reg_valid(reg))
  2580. return -EINVAL;
  2581. }
  2582. break;
  2583. case PACKET3_COPY_DW:
  2584. if (idx_value & 0x2) {
  2585. reg = ib[idx + 3] * 4;
  2586. if (!si_vm_reg_valid(reg))
  2587. return -EINVAL;
  2588. }
  2589. break;
  2590. case PACKET3_SET_CONFIG_REG:
  2591. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2592. end_reg = 4 * pkt->count + start_reg - 4;
  2593. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2594. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2595. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2596. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2597. return -EINVAL;
  2598. }
  2599. for (i = 0; i < pkt->count; i++) {
  2600. reg = start_reg + (4 * i);
  2601. if (!si_vm_reg_valid(reg))
  2602. return -EINVAL;
  2603. }
  2604. break;
  2605. case PACKET3_CP_DMA:
  2606. command = ib[idx + 4];
  2607. info = ib[idx + 1];
  2608. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2609. /* src address space is register */
  2610. if (((info & 0x60000000) >> 29) == 0) {
  2611. start_reg = idx_value << 2;
  2612. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2613. reg = start_reg;
  2614. if (!si_vm_reg_valid(reg)) {
  2615. DRM_ERROR("CP DMA Bad SRC register\n");
  2616. return -EINVAL;
  2617. }
  2618. } else {
  2619. for (i = 0; i < (command & 0x1fffff); i++) {
  2620. reg = start_reg + (4 * i);
  2621. if (!si_vm_reg_valid(reg)) {
  2622. DRM_ERROR("CP DMA Bad SRC register\n");
  2623. return -EINVAL;
  2624. }
  2625. }
  2626. }
  2627. }
  2628. }
  2629. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2630. /* dst address space is register */
  2631. if (((info & 0x00300000) >> 20) == 0) {
  2632. start_reg = ib[idx + 2];
  2633. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2634. reg = start_reg;
  2635. if (!si_vm_reg_valid(reg)) {
  2636. DRM_ERROR("CP DMA Bad DST register\n");
  2637. return -EINVAL;
  2638. }
  2639. } else {
  2640. for (i = 0; i < (command & 0x1fffff); i++) {
  2641. reg = start_reg + (4 * i);
  2642. if (!si_vm_reg_valid(reg)) {
  2643. DRM_ERROR("CP DMA Bad DST register\n");
  2644. return -EINVAL;
  2645. }
  2646. }
  2647. }
  2648. }
  2649. }
  2650. break;
  2651. default:
  2652. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2653. return -EINVAL;
  2654. }
  2655. return 0;
  2656. }
  2657. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2658. u32 *ib, struct radeon_cs_packet *pkt)
  2659. {
  2660. u32 idx = pkt->idx + 1;
  2661. u32 idx_value = ib[idx];
  2662. u32 start_reg, reg, i;
  2663. switch (pkt->opcode) {
  2664. case PACKET3_NOP:
  2665. case PACKET3_SET_BASE:
  2666. case PACKET3_CLEAR_STATE:
  2667. case PACKET3_DISPATCH_DIRECT:
  2668. case PACKET3_DISPATCH_INDIRECT:
  2669. case PACKET3_ALLOC_GDS:
  2670. case PACKET3_WRITE_GDS_RAM:
  2671. case PACKET3_ATOMIC_GDS:
  2672. case PACKET3_ATOMIC:
  2673. case PACKET3_OCCLUSION_QUERY:
  2674. case PACKET3_SET_PREDICATION:
  2675. case PACKET3_COND_EXEC:
  2676. case PACKET3_PRED_EXEC:
  2677. case PACKET3_CONTEXT_CONTROL:
  2678. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2679. case PACKET3_WAIT_REG_MEM:
  2680. case PACKET3_MEM_WRITE:
  2681. case PACKET3_PFP_SYNC_ME:
  2682. case PACKET3_SURFACE_SYNC:
  2683. case PACKET3_EVENT_WRITE:
  2684. case PACKET3_EVENT_WRITE_EOP:
  2685. case PACKET3_EVENT_WRITE_EOS:
  2686. case PACKET3_SET_CONTEXT_REG:
  2687. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2688. case PACKET3_SET_SH_REG:
  2689. case PACKET3_SET_SH_REG_OFFSET:
  2690. case PACKET3_INCREMENT_DE_COUNTER:
  2691. case PACKET3_WAIT_ON_CE_COUNTER:
  2692. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2693. case PACKET3_ME_WRITE:
  2694. break;
  2695. case PACKET3_COPY_DATA:
  2696. if ((idx_value & 0xf00) == 0) {
  2697. reg = ib[idx + 3] * 4;
  2698. if (!si_vm_reg_valid(reg))
  2699. return -EINVAL;
  2700. }
  2701. break;
  2702. case PACKET3_WRITE_DATA:
  2703. if ((idx_value & 0xf00) == 0) {
  2704. start_reg = ib[idx + 1] * 4;
  2705. if (idx_value & 0x10000) {
  2706. if (!si_vm_reg_valid(start_reg))
  2707. return -EINVAL;
  2708. } else {
  2709. for (i = 0; i < (pkt->count - 2); i++) {
  2710. reg = start_reg + (4 * i);
  2711. if (!si_vm_reg_valid(reg))
  2712. return -EINVAL;
  2713. }
  2714. }
  2715. }
  2716. break;
  2717. case PACKET3_COND_WRITE:
  2718. if (idx_value & 0x100) {
  2719. reg = ib[idx + 5] * 4;
  2720. if (!si_vm_reg_valid(reg))
  2721. return -EINVAL;
  2722. }
  2723. break;
  2724. case PACKET3_COPY_DW:
  2725. if (idx_value & 0x2) {
  2726. reg = ib[idx + 3] * 4;
  2727. if (!si_vm_reg_valid(reg))
  2728. return -EINVAL;
  2729. }
  2730. break;
  2731. default:
  2732. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2733. return -EINVAL;
  2734. }
  2735. return 0;
  2736. }
  2737. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2738. {
  2739. int ret = 0;
  2740. u32 idx = 0;
  2741. struct radeon_cs_packet pkt;
  2742. do {
  2743. pkt.idx = idx;
  2744. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2745. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2746. pkt.one_reg_wr = 0;
  2747. switch (pkt.type) {
  2748. case RADEON_PACKET_TYPE0:
  2749. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2750. ret = -EINVAL;
  2751. break;
  2752. case RADEON_PACKET_TYPE2:
  2753. idx += 1;
  2754. break;
  2755. case RADEON_PACKET_TYPE3:
  2756. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2757. if (ib->is_const_ib)
  2758. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2759. else {
  2760. switch (ib->ring) {
  2761. case RADEON_RING_TYPE_GFX_INDEX:
  2762. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2763. break;
  2764. case CAYMAN_RING_TYPE_CP1_INDEX:
  2765. case CAYMAN_RING_TYPE_CP2_INDEX:
  2766. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2767. break;
  2768. default:
  2769. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  2770. ret = -EINVAL;
  2771. break;
  2772. }
  2773. }
  2774. idx += pkt.count + 2;
  2775. break;
  2776. default:
  2777. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2778. ret = -EINVAL;
  2779. break;
  2780. }
  2781. if (ret)
  2782. break;
  2783. } while (idx < ib->length_dw);
  2784. return ret;
  2785. }
  2786. /*
  2787. * vm
  2788. */
  2789. int si_vm_init(struct radeon_device *rdev)
  2790. {
  2791. /* number of VMs */
  2792. rdev->vm_manager.nvm = 16;
  2793. /* base offset of vram pages */
  2794. rdev->vm_manager.vram_base_offset = 0;
  2795. return 0;
  2796. }
  2797. void si_vm_fini(struct radeon_device *rdev)
  2798. {
  2799. }
  2800. /**
  2801. * si_vm_set_page - update the page tables using the CP
  2802. *
  2803. * @rdev: radeon_device pointer
  2804. * @ib: indirect buffer to fill with commands
  2805. * @pe: addr of the page entry
  2806. * @addr: dst addr to write into pe
  2807. * @count: number of page entries to update
  2808. * @incr: increase next addr by incr bytes
  2809. * @flags: access flags
  2810. *
  2811. * Update the page tables using the CP (SI).
  2812. */
  2813. void si_vm_set_page(struct radeon_device *rdev,
  2814. struct radeon_ib *ib,
  2815. uint64_t pe,
  2816. uint64_t addr, unsigned count,
  2817. uint32_t incr, uint32_t flags)
  2818. {
  2819. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2820. uint64_t value;
  2821. unsigned ndw;
  2822. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2823. while (count) {
  2824. ndw = 2 + count * 2;
  2825. if (ndw > 0x3FFE)
  2826. ndw = 0x3FFE;
  2827. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  2828. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  2829. WRITE_DATA_DST_SEL(1));
  2830. ib->ptr[ib->length_dw++] = pe;
  2831. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  2832. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  2833. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2834. value = radeon_vm_map_gart(rdev, addr);
  2835. value &= 0xFFFFFFFFFFFFF000ULL;
  2836. } else if (flags & RADEON_VM_PAGE_VALID) {
  2837. value = addr;
  2838. } else {
  2839. value = 0;
  2840. }
  2841. addr += incr;
  2842. value |= r600_flags;
  2843. ib->ptr[ib->length_dw++] = value;
  2844. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2845. }
  2846. }
  2847. } else {
  2848. /* DMA */
  2849. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2850. while (count) {
  2851. ndw = count * 2;
  2852. if (ndw > 0xFFFFE)
  2853. ndw = 0xFFFFE;
  2854. /* for non-physically contiguous pages (system) */
  2855. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  2856. ib->ptr[ib->length_dw++] = pe;
  2857. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2858. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2859. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2860. value = radeon_vm_map_gart(rdev, addr);
  2861. value &= 0xFFFFFFFFFFFFF000ULL;
  2862. } else if (flags & RADEON_VM_PAGE_VALID) {
  2863. value = addr;
  2864. } else {
  2865. value = 0;
  2866. }
  2867. addr += incr;
  2868. value |= r600_flags;
  2869. ib->ptr[ib->length_dw++] = value;
  2870. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2871. }
  2872. }
  2873. } else {
  2874. while (count) {
  2875. ndw = count * 2;
  2876. if (ndw > 0xFFFFE)
  2877. ndw = 0xFFFFE;
  2878. if (flags & RADEON_VM_PAGE_VALID)
  2879. value = addr;
  2880. else
  2881. value = 0;
  2882. /* for physically contiguous pages (vram) */
  2883. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  2884. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  2885. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2886. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  2887. ib->ptr[ib->length_dw++] = 0;
  2888. ib->ptr[ib->length_dw++] = value; /* value */
  2889. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2890. ib->ptr[ib->length_dw++] = incr; /* increment size */
  2891. ib->ptr[ib->length_dw++] = 0;
  2892. pe += ndw * 4;
  2893. addr += (ndw / 2) * incr;
  2894. count -= ndw / 2;
  2895. }
  2896. }
  2897. while (ib->length_dw & 0x7)
  2898. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  2899. }
  2900. }
  2901. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2902. {
  2903. struct radeon_ring *ring = &rdev->ring[ridx];
  2904. if (vm == NULL)
  2905. return;
  2906. /* write new base address */
  2907. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2908. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2909. WRITE_DATA_DST_SEL(0)));
  2910. if (vm->id < 8) {
  2911. radeon_ring_write(ring,
  2912. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  2913. } else {
  2914. radeon_ring_write(ring,
  2915. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  2916. }
  2917. radeon_ring_write(ring, 0);
  2918. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2919. /* flush hdp cache */
  2920. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2921. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2922. WRITE_DATA_DST_SEL(0)));
  2923. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2924. radeon_ring_write(ring, 0);
  2925. radeon_ring_write(ring, 0x1);
  2926. /* bits 0-15 are the VM contexts0-15 */
  2927. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2928. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2929. WRITE_DATA_DST_SEL(0)));
  2930. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  2931. radeon_ring_write(ring, 0);
  2932. radeon_ring_write(ring, 1 << vm->id);
  2933. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2934. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2935. radeon_ring_write(ring, 0x0);
  2936. }
  2937. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2938. {
  2939. struct radeon_ring *ring = &rdev->ring[ridx];
  2940. if (vm == NULL)
  2941. return;
  2942. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2943. if (vm->id < 8) {
  2944. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2945. } else {
  2946. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  2947. }
  2948. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2949. /* flush hdp cache */
  2950. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2951. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2952. radeon_ring_write(ring, 1);
  2953. /* bits 0-7 are the VM contexts0-7 */
  2954. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2955. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2956. radeon_ring_write(ring, 1 << vm->id);
  2957. }
  2958. /*
  2959. * RLC
  2960. */
  2961. void si_rlc_fini(struct radeon_device *rdev)
  2962. {
  2963. int r;
  2964. /* save restore block */
  2965. if (rdev->rlc.save_restore_obj) {
  2966. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2967. if (unlikely(r != 0))
  2968. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2969. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2970. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2971. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2972. rdev->rlc.save_restore_obj = NULL;
  2973. }
  2974. /* clear state block */
  2975. if (rdev->rlc.clear_state_obj) {
  2976. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2977. if (unlikely(r != 0))
  2978. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2979. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2980. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2981. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2982. rdev->rlc.clear_state_obj = NULL;
  2983. }
  2984. }
  2985. int si_rlc_init(struct radeon_device *rdev)
  2986. {
  2987. int r;
  2988. /* save restore block */
  2989. if (rdev->rlc.save_restore_obj == NULL) {
  2990. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2991. RADEON_GEM_DOMAIN_VRAM, NULL,
  2992. &rdev->rlc.save_restore_obj);
  2993. if (r) {
  2994. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  2995. return r;
  2996. }
  2997. }
  2998. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2999. if (unlikely(r != 0)) {
  3000. si_rlc_fini(rdev);
  3001. return r;
  3002. }
  3003. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  3004. &rdev->rlc.save_restore_gpu_addr);
  3005. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  3006. if (r) {
  3007. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  3008. si_rlc_fini(rdev);
  3009. return r;
  3010. }
  3011. /* clear state block */
  3012. if (rdev->rlc.clear_state_obj == NULL) {
  3013. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  3014. RADEON_GEM_DOMAIN_VRAM, NULL,
  3015. &rdev->rlc.clear_state_obj);
  3016. if (r) {
  3017. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  3018. si_rlc_fini(rdev);
  3019. return r;
  3020. }
  3021. }
  3022. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  3023. if (unlikely(r != 0)) {
  3024. si_rlc_fini(rdev);
  3025. return r;
  3026. }
  3027. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  3028. &rdev->rlc.clear_state_gpu_addr);
  3029. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  3030. if (r) {
  3031. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  3032. si_rlc_fini(rdev);
  3033. return r;
  3034. }
  3035. return 0;
  3036. }
  3037. static void si_rlc_stop(struct radeon_device *rdev)
  3038. {
  3039. WREG32(RLC_CNTL, 0);
  3040. }
  3041. static void si_rlc_start(struct radeon_device *rdev)
  3042. {
  3043. WREG32(RLC_CNTL, RLC_ENABLE);
  3044. }
  3045. static int si_rlc_resume(struct radeon_device *rdev)
  3046. {
  3047. u32 i;
  3048. const __be32 *fw_data;
  3049. if (!rdev->rlc_fw)
  3050. return -EINVAL;
  3051. si_rlc_stop(rdev);
  3052. WREG32(RLC_RL_BASE, 0);
  3053. WREG32(RLC_RL_SIZE, 0);
  3054. WREG32(RLC_LB_CNTL, 0);
  3055. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  3056. WREG32(RLC_LB_CNTR_INIT, 0);
  3057. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3058. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3059. WREG32(RLC_MC_CNTL, 0);
  3060. WREG32(RLC_UCODE_CNTL, 0);
  3061. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3062. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  3063. WREG32(RLC_UCODE_ADDR, i);
  3064. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3065. }
  3066. WREG32(RLC_UCODE_ADDR, 0);
  3067. si_rlc_start(rdev);
  3068. return 0;
  3069. }
  3070. static void si_enable_interrupts(struct radeon_device *rdev)
  3071. {
  3072. u32 ih_cntl = RREG32(IH_CNTL);
  3073. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3074. ih_cntl |= ENABLE_INTR;
  3075. ih_rb_cntl |= IH_RB_ENABLE;
  3076. WREG32(IH_CNTL, ih_cntl);
  3077. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3078. rdev->ih.enabled = true;
  3079. }
  3080. static void si_disable_interrupts(struct radeon_device *rdev)
  3081. {
  3082. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3083. u32 ih_cntl = RREG32(IH_CNTL);
  3084. ih_rb_cntl &= ~IH_RB_ENABLE;
  3085. ih_cntl &= ~ENABLE_INTR;
  3086. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3087. WREG32(IH_CNTL, ih_cntl);
  3088. /* set rptr, wptr to 0 */
  3089. WREG32(IH_RB_RPTR, 0);
  3090. WREG32(IH_RB_WPTR, 0);
  3091. rdev->ih.enabled = false;
  3092. rdev->ih.rptr = 0;
  3093. }
  3094. static void si_disable_interrupt_state(struct radeon_device *rdev)
  3095. {
  3096. u32 tmp;
  3097. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3098. WREG32(CP_INT_CNTL_RING1, 0);
  3099. WREG32(CP_INT_CNTL_RING2, 0);
  3100. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3101. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3102. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3103. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3104. WREG32(GRBM_INT_CNTL, 0);
  3105. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3106. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3107. if (rdev->num_crtc >= 4) {
  3108. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3109. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3110. }
  3111. if (rdev->num_crtc >= 6) {
  3112. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3113. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3114. }
  3115. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3116. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3117. if (rdev->num_crtc >= 4) {
  3118. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3119. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3120. }
  3121. if (rdev->num_crtc >= 6) {
  3122. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3123. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3124. }
  3125. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3126. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3127. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3128. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3129. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3130. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3131. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3132. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3133. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3134. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3135. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3136. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3137. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3138. }
  3139. static int si_irq_init(struct radeon_device *rdev)
  3140. {
  3141. int ret = 0;
  3142. int rb_bufsz;
  3143. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3144. /* allocate ring */
  3145. ret = r600_ih_ring_alloc(rdev);
  3146. if (ret)
  3147. return ret;
  3148. /* disable irqs */
  3149. si_disable_interrupts(rdev);
  3150. /* init rlc */
  3151. ret = si_rlc_resume(rdev);
  3152. if (ret) {
  3153. r600_ih_ring_fini(rdev);
  3154. return ret;
  3155. }
  3156. /* setup interrupt control */
  3157. /* set dummy read address to ring address */
  3158. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3159. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3160. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3161. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3162. */
  3163. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3164. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3165. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3166. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3167. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3168. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3169. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3170. IH_WPTR_OVERFLOW_CLEAR |
  3171. (rb_bufsz << 1));
  3172. if (rdev->wb.enabled)
  3173. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3174. /* set the writeback address whether it's enabled or not */
  3175. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3176. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3177. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3178. /* set rptr, wptr to 0 */
  3179. WREG32(IH_RB_RPTR, 0);
  3180. WREG32(IH_RB_WPTR, 0);
  3181. /* Default settings for IH_CNTL (disabled at first) */
  3182. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3183. /* RPTR_REARM only works if msi's are enabled */
  3184. if (rdev->msi_enabled)
  3185. ih_cntl |= RPTR_REARM;
  3186. WREG32(IH_CNTL, ih_cntl);
  3187. /* force the active interrupt state to all disabled */
  3188. si_disable_interrupt_state(rdev);
  3189. pci_set_master(rdev->pdev);
  3190. /* enable irqs */
  3191. si_enable_interrupts(rdev);
  3192. return ret;
  3193. }
  3194. int si_irq_set(struct radeon_device *rdev)
  3195. {
  3196. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3197. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  3198. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3199. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3200. u32 grbm_int_cntl = 0;
  3201. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  3202. u32 dma_cntl, dma_cntl1;
  3203. if (!rdev->irq.installed) {
  3204. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3205. return -EINVAL;
  3206. }
  3207. /* don't enable anything if the ih is disabled */
  3208. if (!rdev->ih.enabled) {
  3209. si_disable_interrupts(rdev);
  3210. /* force the active interrupt state to all disabled */
  3211. si_disable_interrupt_state(rdev);
  3212. return 0;
  3213. }
  3214. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3215. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3216. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3217. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3218. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3219. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3220. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3221. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3222. /* enable CP interrupts on all rings */
  3223. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3224. DRM_DEBUG("si_irq_set: sw int gfx\n");
  3225. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3226. }
  3227. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  3228. DRM_DEBUG("si_irq_set: sw int cp1\n");
  3229. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  3230. }
  3231. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  3232. DRM_DEBUG("si_irq_set: sw int cp2\n");
  3233. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  3234. }
  3235. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3236. DRM_DEBUG("si_irq_set: sw int dma\n");
  3237. dma_cntl |= TRAP_ENABLE;
  3238. }
  3239. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3240. DRM_DEBUG("si_irq_set: sw int dma1\n");
  3241. dma_cntl1 |= TRAP_ENABLE;
  3242. }
  3243. if (rdev->irq.crtc_vblank_int[0] ||
  3244. atomic_read(&rdev->irq.pflip[0])) {
  3245. DRM_DEBUG("si_irq_set: vblank 0\n");
  3246. crtc1 |= VBLANK_INT_MASK;
  3247. }
  3248. if (rdev->irq.crtc_vblank_int[1] ||
  3249. atomic_read(&rdev->irq.pflip[1])) {
  3250. DRM_DEBUG("si_irq_set: vblank 1\n");
  3251. crtc2 |= VBLANK_INT_MASK;
  3252. }
  3253. if (rdev->irq.crtc_vblank_int[2] ||
  3254. atomic_read(&rdev->irq.pflip[2])) {
  3255. DRM_DEBUG("si_irq_set: vblank 2\n");
  3256. crtc3 |= VBLANK_INT_MASK;
  3257. }
  3258. if (rdev->irq.crtc_vblank_int[3] ||
  3259. atomic_read(&rdev->irq.pflip[3])) {
  3260. DRM_DEBUG("si_irq_set: vblank 3\n");
  3261. crtc4 |= VBLANK_INT_MASK;
  3262. }
  3263. if (rdev->irq.crtc_vblank_int[4] ||
  3264. atomic_read(&rdev->irq.pflip[4])) {
  3265. DRM_DEBUG("si_irq_set: vblank 4\n");
  3266. crtc5 |= VBLANK_INT_MASK;
  3267. }
  3268. if (rdev->irq.crtc_vblank_int[5] ||
  3269. atomic_read(&rdev->irq.pflip[5])) {
  3270. DRM_DEBUG("si_irq_set: vblank 5\n");
  3271. crtc6 |= VBLANK_INT_MASK;
  3272. }
  3273. if (rdev->irq.hpd[0]) {
  3274. DRM_DEBUG("si_irq_set: hpd 1\n");
  3275. hpd1 |= DC_HPDx_INT_EN;
  3276. }
  3277. if (rdev->irq.hpd[1]) {
  3278. DRM_DEBUG("si_irq_set: hpd 2\n");
  3279. hpd2 |= DC_HPDx_INT_EN;
  3280. }
  3281. if (rdev->irq.hpd[2]) {
  3282. DRM_DEBUG("si_irq_set: hpd 3\n");
  3283. hpd3 |= DC_HPDx_INT_EN;
  3284. }
  3285. if (rdev->irq.hpd[3]) {
  3286. DRM_DEBUG("si_irq_set: hpd 4\n");
  3287. hpd4 |= DC_HPDx_INT_EN;
  3288. }
  3289. if (rdev->irq.hpd[4]) {
  3290. DRM_DEBUG("si_irq_set: hpd 5\n");
  3291. hpd5 |= DC_HPDx_INT_EN;
  3292. }
  3293. if (rdev->irq.hpd[5]) {
  3294. DRM_DEBUG("si_irq_set: hpd 6\n");
  3295. hpd6 |= DC_HPDx_INT_EN;
  3296. }
  3297. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3298. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3299. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3300. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  3301. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  3302. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3303. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3304. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3305. if (rdev->num_crtc >= 4) {
  3306. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3307. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3308. }
  3309. if (rdev->num_crtc >= 6) {
  3310. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3311. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3312. }
  3313. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3314. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3315. if (rdev->num_crtc >= 4) {
  3316. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3317. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3318. }
  3319. if (rdev->num_crtc >= 6) {
  3320. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3321. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3322. }
  3323. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3324. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3325. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3326. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3327. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3328. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3329. return 0;
  3330. }
  3331. static inline void si_irq_ack(struct radeon_device *rdev)
  3332. {
  3333. u32 tmp;
  3334. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3335. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3336. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3337. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3338. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3339. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3340. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3341. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3342. if (rdev->num_crtc >= 4) {
  3343. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3344. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3345. }
  3346. if (rdev->num_crtc >= 6) {
  3347. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3348. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3349. }
  3350. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3351. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3352. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3353. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3354. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3355. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3356. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3357. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3358. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3359. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3360. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3361. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3362. if (rdev->num_crtc >= 4) {
  3363. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3364. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3365. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3366. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3367. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3368. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3369. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3370. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3371. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3372. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3373. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3374. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3375. }
  3376. if (rdev->num_crtc >= 6) {
  3377. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3378. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3379. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3380. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3381. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3382. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3383. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3384. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3385. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3386. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3387. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3388. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3389. }
  3390. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3391. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3392. tmp |= DC_HPDx_INT_ACK;
  3393. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3394. }
  3395. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3396. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3397. tmp |= DC_HPDx_INT_ACK;
  3398. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3399. }
  3400. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3401. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3402. tmp |= DC_HPDx_INT_ACK;
  3403. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3404. }
  3405. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3406. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3407. tmp |= DC_HPDx_INT_ACK;
  3408. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3409. }
  3410. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3411. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3412. tmp |= DC_HPDx_INT_ACK;
  3413. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3414. }
  3415. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3416. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3417. tmp |= DC_HPDx_INT_ACK;
  3418. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3419. }
  3420. }
  3421. static void si_irq_disable(struct radeon_device *rdev)
  3422. {
  3423. si_disable_interrupts(rdev);
  3424. /* Wait and acknowledge irq */
  3425. mdelay(1);
  3426. si_irq_ack(rdev);
  3427. si_disable_interrupt_state(rdev);
  3428. }
  3429. static void si_irq_suspend(struct radeon_device *rdev)
  3430. {
  3431. si_irq_disable(rdev);
  3432. si_rlc_stop(rdev);
  3433. }
  3434. static void si_irq_fini(struct radeon_device *rdev)
  3435. {
  3436. si_irq_suspend(rdev);
  3437. r600_ih_ring_fini(rdev);
  3438. }
  3439. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3440. {
  3441. u32 wptr, tmp;
  3442. if (rdev->wb.enabled)
  3443. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3444. else
  3445. wptr = RREG32(IH_RB_WPTR);
  3446. if (wptr & RB_OVERFLOW) {
  3447. /* When a ring buffer overflow happen start parsing interrupt
  3448. * from the last not overwritten vector (wptr + 16). Hopefully
  3449. * this should allow us to catchup.
  3450. */
  3451. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3452. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3453. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3454. tmp = RREG32(IH_RB_CNTL);
  3455. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3456. WREG32(IH_RB_CNTL, tmp);
  3457. }
  3458. return (wptr & rdev->ih.ptr_mask);
  3459. }
  3460. /* SI IV Ring
  3461. * Each IV ring entry is 128 bits:
  3462. * [7:0] - interrupt source id
  3463. * [31:8] - reserved
  3464. * [59:32] - interrupt source data
  3465. * [63:60] - reserved
  3466. * [71:64] - RINGID
  3467. * [79:72] - VMID
  3468. * [127:80] - reserved
  3469. */
  3470. int si_irq_process(struct radeon_device *rdev)
  3471. {
  3472. u32 wptr;
  3473. u32 rptr;
  3474. u32 src_id, src_data, ring_id;
  3475. u32 ring_index;
  3476. bool queue_hotplug = false;
  3477. if (!rdev->ih.enabled || rdev->shutdown)
  3478. return IRQ_NONE;
  3479. wptr = si_get_ih_wptr(rdev);
  3480. restart_ih:
  3481. /* is somebody else already processing irqs? */
  3482. if (atomic_xchg(&rdev->ih.lock, 1))
  3483. return IRQ_NONE;
  3484. rptr = rdev->ih.rptr;
  3485. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3486. /* Order reading of wptr vs. reading of IH ring data */
  3487. rmb();
  3488. /* display interrupts */
  3489. si_irq_ack(rdev);
  3490. while (rptr != wptr) {
  3491. /* wptr/rptr are in bytes! */
  3492. ring_index = rptr / 4;
  3493. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3494. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3495. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3496. switch (src_id) {
  3497. case 1: /* D1 vblank/vline */
  3498. switch (src_data) {
  3499. case 0: /* D1 vblank */
  3500. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3501. if (rdev->irq.crtc_vblank_int[0]) {
  3502. drm_handle_vblank(rdev->ddev, 0);
  3503. rdev->pm.vblank_sync = true;
  3504. wake_up(&rdev->irq.vblank_queue);
  3505. }
  3506. if (atomic_read(&rdev->irq.pflip[0]))
  3507. radeon_crtc_handle_flip(rdev, 0);
  3508. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3509. DRM_DEBUG("IH: D1 vblank\n");
  3510. }
  3511. break;
  3512. case 1: /* D1 vline */
  3513. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3514. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3515. DRM_DEBUG("IH: D1 vline\n");
  3516. }
  3517. break;
  3518. default:
  3519. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3520. break;
  3521. }
  3522. break;
  3523. case 2: /* D2 vblank/vline */
  3524. switch (src_data) {
  3525. case 0: /* D2 vblank */
  3526. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3527. if (rdev->irq.crtc_vblank_int[1]) {
  3528. drm_handle_vblank(rdev->ddev, 1);
  3529. rdev->pm.vblank_sync = true;
  3530. wake_up(&rdev->irq.vblank_queue);
  3531. }
  3532. if (atomic_read(&rdev->irq.pflip[1]))
  3533. radeon_crtc_handle_flip(rdev, 1);
  3534. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3535. DRM_DEBUG("IH: D2 vblank\n");
  3536. }
  3537. break;
  3538. case 1: /* D2 vline */
  3539. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3540. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3541. DRM_DEBUG("IH: D2 vline\n");
  3542. }
  3543. break;
  3544. default:
  3545. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3546. break;
  3547. }
  3548. break;
  3549. case 3: /* D3 vblank/vline */
  3550. switch (src_data) {
  3551. case 0: /* D3 vblank */
  3552. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3553. if (rdev->irq.crtc_vblank_int[2]) {
  3554. drm_handle_vblank(rdev->ddev, 2);
  3555. rdev->pm.vblank_sync = true;
  3556. wake_up(&rdev->irq.vblank_queue);
  3557. }
  3558. if (atomic_read(&rdev->irq.pflip[2]))
  3559. radeon_crtc_handle_flip(rdev, 2);
  3560. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3561. DRM_DEBUG("IH: D3 vblank\n");
  3562. }
  3563. break;
  3564. case 1: /* D3 vline */
  3565. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3566. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3567. DRM_DEBUG("IH: D3 vline\n");
  3568. }
  3569. break;
  3570. default:
  3571. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3572. break;
  3573. }
  3574. break;
  3575. case 4: /* D4 vblank/vline */
  3576. switch (src_data) {
  3577. case 0: /* D4 vblank */
  3578. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3579. if (rdev->irq.crtc_vblank_int[3]) {
  3580. drm_handle_vblank(rdev->ddev, 3);
  3581. rdev->pm.vblank_sync = true;
  3582. wake_up(&rdev->irq.vblank_queue);
  3583. }
  3584. if (atomic_read(&rdev->irq.pflip[3]))
  3585. radeon_crtc_handle_flip(rdev, 3);
  3586. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3587. DRM_DEBUG("IH: D4 vblank\n");
  3588. }
  3589. break;
  3590. case 1: /* D4 vline */
  3591. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3592. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3593. DRM_DEBUG("IH: D4 vline\n");
  3594. }
  3595. break;
  3596. default:
  3597. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3598. break;
  3599. }
  3600. break;
  3601. case 5: /* D5 vblank/vline */
  3602. switch (src_data) {
  3603. case 0: /* D5 vblank */
  3604. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3605. if (rdev->irq.crtc_vblank_int[4]) {
  3606. drm_handle_vblank(rdev->ddev, 4);
  3607. rdev->pm.vblank_sync = true;
  3608. wake_up(&rdev->irq.vblank_queue);
  3609. }
  3610. if (atomic_read(&rdev->irq.pflip[4]))
  3611. radeon_crtc_handle_flip(rdev, 4);
  3612. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3613. DRM_DEBUG("IH: D5 vblank\n");
  3614. }
  3615. break;
  3616. case 1: /* D5 vline */
  3617. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3618. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3619. DRM_DEBUG("IH: D5 vline\n");
  3620. }
  3621. break;
  3622. default:
  3623. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3624. break;
  3625. }
  3626. break;
  3627. case 6: /* D6 vblank/vline */
  3628. switch (src_data) {
  3629. case 0: /* D6 vblank */
  3630. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3631. if (rdev->irq.crtc_vblank_int[5]) {
  3632. drm_handle_vblank(rdev->ddev, 5);
  3633. rdev->pm.vblank_sync = true;
  3634. wake_up(&rdev->irq.vblank_queue);
  3635. }
  3636. if (atomic_read(&rdev->irq.pflip[5]))
  3637. radeon_crtc_handle_flip(rdev, 5);
  3638. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3639. DRM_DEBUG("IH: D6 vblank\n");
  3640. }
  3641. break;
  3642. case 1: /* D6 vline */
  3643. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3644. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3645. DRM_DEBUG("IH: D6 vline\n");
  3646. }
  3647. break;
  3648. default:
  3649. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3650. break;
  3651. }
  3652. break;
  3653. case 42: /* HPD hotplug */
  3654. switch (src_data) {
  3655. case 0:
  3656. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3657. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3658. queue_hotplug = true;
  3659. DRM_DEBUG("IH: HPD1\n");
  3660. }
  3661. break;
  3662. case 1:
  3663. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3664. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3665. queue_hotplug = true;
  3666. DRM_DEBUG("IH: HPD2\n");
  3667. }
  3668. break;
  3669. case 2:
  3670. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3671. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3672. queue_hotplug = true;
  3673. DRM_DEBUG("IH: HPD3\n");
  3674. }
  3675. break;
  3676. case 3:
  3677. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3678. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3679. queue_hotplug = true;
  3680. DRM_DEBUG("IH: HPD4\n");
  3681. }
  3682. break;
  3683. case 4:
  3684. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3685. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3686. queue_hotplug = true;
  3687. DRM_DEBUG("IH: HPD5\n");
  3688. }
  3689. break;
  3690. case 5:
  3691. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3692. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3693. queue_hotplug = true;
  3694. DRM_DEBUG("IH: HPD6\n");
  3695. }
  3696. break;
  3697. default:
  3698. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3699. break;
  3700. }
  3701. break;
  3702. case 146:
  3703. case 147:
  3704. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3705. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3706. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3707. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3708. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3709. /* reset addr and status */
  3710. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3711. break;
  3712. case 176: /* RINGID0 CP_INT */
  3713. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3714. break;
  3715. case 177: /* RINGID1 CP_INT */
  3716. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3717. break;
  3718. case 178: /* RINGID2 CP_INT */
  3719. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3720. break;
  3721. case 181: /* CP EOP event */
  3722. DRM_DEBUG("IH: CP EOP\n");
  3723. switch (ring_id) {
  3724. case 0:
  3725. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3726. break;
  3727. case 1:
  3728. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3729. break;
  3730. case 2:
  3731. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3732. break;
  3733. }
  3734. break;
  3735. case 224: /* DMA trap event */
  3736. DRM_DEBUG("IH: DMA trap\n");
  3737. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3738. break;
  3739. case 233: /* GUI IDLE */
  3740. DRM_DEBUG("IH: GUI idle\n");
  3741. break;
  3742. case 244: /* DMA trap event */
  3743. DRM_DEBUG("IH: DMA1 trap\n");
  3744. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3745. break;
  3746. default:
  3747. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3748. break;
  3749. }
  3750. /* wptr/rptr are in bytes! */
  3751. rptr += 16;
  3752. rptr &= rdev->ih.ptr_mask;
  3753. }
  3754. if (queue_hotplug)
  3755. schedule_work(&rdev->hotplug_work);
  3756. rdev->ih.rptr = rptr;
  3757. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3758. atomic_set(&rdev->ih.lock, 0);
  3759. /* make sure wptr hasn't changed while processing */
  3760. wptr = si_get_ih_wptr(rdev);
  3761. if (wptr != rptr)
  3762. goto restart_ih;
  3763. return IRQ_HANDLED;
  3764. }
  3765. /**
  3766. * si_copy_dma - copy pages using the DMA engine
  3767. *
  3768. * @rdev: radeon_device pointer
  3769. * @src_offset: src GPU address
  3770. * @dst_offset: dst GPU address
  3771. * @num_gpu_pages: number of GPU pages to xfer
  3772. * @fence: radeon fence object
  3773. *
  3774. * Copy GPU paging using the DMA engine (SI).
  3775. * Used by the radeon ttm implementation to move pages if
  3776. * registered as the asic copy callback.
  3777. */
  3778. int si_copy_dma(struct radeon_device *rdev,
  3779. uint64_t src_offset, uint64_t dst_offset,
  3780. unsigned num_gpu_pages,
  3781. struct radeon_fence **fence)
  3782. {
  3783. struct radeon_semaphore *sem = NULL;
  3784. int ring_index = rdev->asic->copy.dma_ring_index;
  3785. struct radeon_ring *ring = &rdev->ring[ring_index];
  3786. u32 size_in_bytes, cur_size_in_bytes;
  3787. int i, num_loops;
  3788. int r = 0;
  3789. r = radeon_semaphore_create(rdev, &sem);
  3790. if (r) {
  3791. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3792. return r;
  3793. }
  3794. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3795. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  3796. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3797. if (r) {
  3798. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3799. radeon_semaphore_free(rdev, &sem, NULL);
  3800. return r;
  3801. }
  3802. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3803. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3804. ring->idx);
  3805. radeon_fence_note_sync(*fence, ring->idx);
  3806. } else {
  3807. radeon_semaphore_free(rdev, &sem, NULL);
  3808. }
  3809. for (i = 0; i < num_loops; i++) {
  3810. cur_size_in_bytes = size_in_bytes;
  3811. if (cur_size_in_bytes > 0xFFFFF)
  3812. cur_size_in_bytes = 0xFFFFF;
  3813. size_in_bytes -= cur_size_in_bytes;
  3814. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  3815. radeon_ring_write(ring, dst_offset & 0xffffffff);
  3816. radeon_ring_write(ring, src_offset & 0xffffffff);
  3817. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3818. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3819. src_offset += cur_size_in_bytes;
  3820. dst_offset += cur_size_in_bytes;
  3821. }
  3822. r = radeon_fence_emit(rdev, fence, ring->idx);
  3823. if (r) {
  3824. radeon_ring_unlock_undo(rdev, ring);
  3825. return r;
  3826. }
  3827. radeon_ring_unlock_commit(rdev, ring);
  3828. radeon_semaphore_free(rdev, &sem, *fence);
  3829. return r;
  3830. }
  3831. /*
  3832. * startup/shutdown callbacks
  3833. */
  3834. static int si_startup(struct radeon_device *rdev)
  3835. {
  3836. struct radeon_ring *ring;
  3837. int r;
  3838. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3839. !rdev->rlc_fw || !rdev->mc_fw) {
  3840. r = si_init_microcode(rdev);
  3841. if (r) {
  3842. DRM_ERROR("Failed to load firmware!\n");
  3843. return r;
  3844. }
  3845. }
  3846. r = si_mc_load_microcode(rdev);
  3847. if (r) {
  3848. DRM_ERROR("Failed to load MC firmware!\n");
  3849. return r;
  3850. }
  3851. r = r600_vram_scratch_init(rdev);
  3852. if (r)
  3853. return r;
  3854. si_mc_program(rdev);
  3855. r = si_pcie_gart_enable(rdev);
  3856. if (r)
  3857. return r;
  3858. si_gpu_init(rdev);
  3859. #if 0
  3860. r = evergreen_blit_init(rdev);
  3861. if (r) {
  3862. r600_blit_fini(rdev);
  3863. rdev->asic->copy = NULL;
  3864. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3865. }
  3866. #endif
  3867. /* allocate rlc buffers */
  3868. r = si_rlc_init(rdev);
  3869. if (r) {
  3870. DRM_ERROR("Failed to init rlc BOs!\n");
  3871. return r;
  3872. }
  3873. /* allocate wb buffer */
  3874. r = radeon_wb_init(rdev);
  3875. if (r)
  3876. return r;
  3877. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3878. if (r) {
  3879. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3880. return r;
  3881. }
  3882. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3883. if (r) {
  3884. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3885. return r;
  3886. }
  3887. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3888. if (r) {
  3889. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3890. return r;
  3891. }
  3892. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3893. if (r) {
  3894. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3895. return r;
  3896. }
  3897. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3898. if (r) {
  3899. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3900. return r;
  3901. }
  3902. r = rv770_uvd_resume(rdev);
  3903. if (!r) {
  3904. r = radeon_fence_driver_start_ring(rdev,
  3905. R600_RING_TYPE_UVD_INDEX);
  3906. if (r)
  3907. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  3908. }
  3909. if (r)
  3910. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  3911. /* Enable IRQ */
  3912. r = si_irq_init(rdev);
  3913. if (r) {
  3914. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3915. radeon_irq_kms_fini(rdev);
  3916. return r;
  3917. }
  3918. si_irq_set(rdev);
  3919. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3920. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3921. CP_RB0_RPTR, CP_RB0_WPTR,
  3922. 0, 0xfffff, RADEON_CP_PACKET2);
  3923. if (r)
  3924. return r;
  3925. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3926. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3927. CP_RB1_RPTR, CP_RB1_WPTR,
  3928. 0, 0xfffff, RADEON_CP_PACKET2);
  3929. if (r)
  3930. return r;
  3931. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3932. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3933. CP_RB2_RPTR, CP_RB2_WPTR,
  3934. 0, 0xfffff, RADEON_CP_PACKET2);
  3935. if (r)
  3936. return r;
  3937. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3938. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3939. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  3940. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  3941. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3942. if (r)
  3943. return r;
  3944. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3945. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  3946. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  3947. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  3948. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3949. if (r)
  3950. return r;
  3951. r = si_cp_load_microcode(rdev);
  3952. if (r)
  3953. return r;
  3954. r = si_cp_resume(rdev);
  3955. if (r)
  3956. return r;
  3957. r = cayman_dma_resume(rdev);
  3958. if (r)
  3959. return r;
  3960. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  3961. if (ring->ring_size) {
  3962. r = radeon_ring_init(rdev, ring, ring->ring_size,
  3963. R600_WB_UVD_RPTR_OFFSET,
  3964. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  3965. 0, 0xfffff, RADEON_CP_PACKET2);
  3966. if (!r)
  3967. r = r600_uvd_init(rdev);
  3968. if (r)
  3969. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  3970. }
  3971. r = radeon_ib_pool_init(rdev);
  3972. if (r) {
  3973. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3974. return r;
  3975. }
  3976. r = radeon_vm_manager_init(rdev);
  3977. if (r) {
  3978. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3979. return r;
  3980. }
  3981. return 0;
  3982. }
  3983. int si_resume(struct radeon_device *rdev)
  3984. {
  3985. int r;
  3986. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3987. * posting will perform necessary task to bring back GPU into good
  3988. * shape.
  3989. */
  3990. /* post card */
  3991. atom_asic_init(rdev->mode_info.atom_context);
  3992. rdev->accel_working = true;
  3993. r = si_startup(rdev);
  3994. if (r) {
  3995. DRM_ERROR("si startup failed on resume\n");
  3996. rdev->accel_working = false;
  3997. return r;
  3998. }
  3999. return r;
  4000. }
  4001. int si_suspend(struct radeon_device *rdev)
  4002. {
  4003. radeon_vm_manager_fini(rdev);
  4004. si_cp_enable(rdev, false);
  4005. cayman_dma_stop(rdev);
  4006. r600_uvd_rbc_stop(rdev);
  4007. radeon_uvd_suspend(rdev);
  4008. si_irq_suspend(rdev);
  4009. radeon_wb_disable(rdev);
  4010. si_pcie_gart_disable(rdev);
  4011. return 0;
  4012. }
  4013. /* Plan is to move initialization in that function and use
  4014. * helper function so that radeon_device_init pretty much
  4015. * do nothing more than calling asic specific function. This
  4016. * should also allow to remove a bunch of callback function
  4017. * like vram_info.
  4018. */
  4019. int si_init(struct radeon_device *rdev)
  4020. {
  4021. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4022. int r;
  4023. /* Read BIOS */
  4024. if (!radeon_get_bios(rdev)) {
  4025. if (ASIC_IS_AVIVO(rdev))
  4026. return -EINVAL;
  4027. }
  4028. /* Must be an ATOMBIOS */
  4029. if (!rdev->is_atom_bios) {
  4030. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  4031. return -EINVAL;
  4032. }
  4033. r = radeon_atombios_init(rdev);
  4034. if (r)
  4035. return r;
  4036. /* Post card if necessary */
  4037. if (!radeon_card_posted(rdev)) {
  4038. if (!rdev->bios) {
  4039. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  4040. return -EINVAL;
  4041. }
  4042. DRM_INFO("GPU not posted. posting now...\n");
  4043. atom_asic_init(rdev->mode_info.atom_context);
  4044. }
  4045. /* Initialize scratch registers */
  4046. si_scratch_init(rdev);
  4047. /* Initialize surface registers */
  4048. radeon_surface_init(rdev);
  4049. /* Initialize clocks */
  4050. radeon_get_clock_info(rdev->ddev);
  4051. /* Fence driver */
  4052. r = radeon_fence_driver_init(rdev);
  4053. if (r)
  4054. return r;
  4055. /* initialize memory controller */
  4056. r = si_mc_init(rdev);
  4057. if (r)
  4058. return r;
  4059. /* Memory manager */
  4060. r = radeon_bo_init(rdev);
  4061. if (r)
  4062. return r;
  4063. r = radeon_irq_kms_init(rdev);
  4064. if (r)
  4065. return r;
  4066. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4067. ring->ring_obj = NULL;
  4068. r600_ring_init(rdev, ring, 1024 * 1024);
  4069. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  4070. ring->ring_obj = NULL;
  4071. r600_ring_init(rdev, ring, 1024 * 1024);
  4072. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  4073. ring->ring_obj = NULL;
  4074. r600_ring_init(rdev, ring, 1024 * 1024);
  4075. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  4076. ring->ring_obj = NULL;
  4077. r600_ring_init(rdev, ring, 64 * 1024);
  4078. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  4079. ring->ring_obj = NULL;
  4080. r600_ring_init(rdev, ring, 64 * 1024);
  4081. r = radeon_uvd_init(rdev);
  4082. if (!r) {
  4083. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  4084. ring->ring_obj = NULL;
  4085. r600_ring_init(rdev, ring, 4096);
  4086. }
  4087. rdev->ih.ring_obj = NULL;
  4088. r600_ih_ring_init(rdev, 64 * 1024);
  4089. r = r600_pcie_gart_init(rdev);
  4090. if (r)
  4091. return r;
  4092. rdev->accel_working = true;
  4093. r = si_startup(rdev);
  4094. if (r) {
  4095. dev_err(rdev->dev, "disabling GPU acceleration\n");
  4096. si_cp_fini(rdev);
  4097. cayman_dma_fini(rdev);
  4098. si_irq_fini(rdev);
  4099. si_rlc_fini(rdev);
  4100. radeon_wb_fini(rdev);
  4101. radeon_ib_pool_fini(rdev);
  4102. radeon_vm_manager_fini(rdev);
  4103. radeon_irq_kms_fini(rdev);
  4104. si_pcie_gart_fini(rdev);
  4105. rdev->accel_working = false;
  4106. }
  4107. /* Don't start up if the MC ucode is missing.
  4108. * The default clocks and voltages before the MC ucode
  4109. * is loaded are not suffient for advanced operations.
  4110. */
  4111. if (!rdev->mc_fw) {
  4112. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  4113. return -EINVAL;
  4114. }
  4115. return 0;
  4116. }
  4117. void si_fini(struct radeon_device *rdev)
  4118. {
  4119. #if 0
  4120. r600_blit_fini(rdev);
  4121. #endif
  4122. si_cp_fini(rdev);
  4123. cayman_dma_fini(rdev);
  4124. si_irq_fini(rdev);
  4125. si_rlc_fini(rdev);
  4126. radeon_wb_fini(rdev);
  4127. radeon_vm_manager_fini(rdev);
  4128. radeon_ib_pool_fini(rdev);
  4129. radeon_irq_kms_fini(rdev);
  4130. radeon_uvd_fini(rdev);
  4131. si_pcie_gart_fini(rdev);
  4132. r600_vram_scratch_fini(rdev);
  4133. radeon_gem_fini(rdev);
  4134. radeon_fence_driver_fini(rdev);
  4135. radeon_bo_fini(rdev);
  4136. radeon_atombios_fini(rdev);
  4137. kfree(rdev->bios);
  4138. rdev->bios = NULL;
  4139. }
  4140. /**
  4141. * si_get_gpu_clock_counter - return GPU clock counter snapshot
  4142. *
  4143. * @rdev: radeon_device pointer
  4144. *
  4145. * Fetches a GPU clock counter snapshot (SI).
  4146. * Returns the 64 bit clock counter snapshot.
  4147. */
  4148. uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev)
  4149. {
  4150. uint64_t clock;
  4151. mutex_lock(&rdev->gpu_clock_mutex);
  4152. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4153. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4154. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4155. mutex_unlock(&rdev->gpu_clock_mutex);
  4156. return clock;
  4157. }
  4158. static int si_uvd_calc_post_div(unsigned target_freq,
  4159. unsigned vco_freq,
  4160. unsigned *div)
  4161. {
  4162. /* target larger than vco frequency ? */
  4163. if (vco_freq < target_freq)
  4164. return -1; /* forget it */
  4165. /* Fclk = Fvco / PDIV */
  4166. *div = vco_freq / target_freq;
  4167. /* we alway need a frequency less than or equal the target */
  4168. if ((vco_freq / *div) > target_freq)
  4169. *div += 1;
  4170. /* dividers above 5 must be even */
  4171. if (*div > 5 && *div % 2)
  4172. *div += 1;
  4173. /* out of range ? */
  4174. if (*div >= 128)
  4175. return -1; /* forget it */
  4176. return vco_freq / *div;
  4177. }
  4178. static int si_uvd_send_upll_ctlreq(struct radeon_device *rdev)
  4179. {
  4180. unsigned i;
  4181. /* assert UPLL_CTLREQ */
  4182. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_CTLREQ_MASK, ~UPLL_CTLREQ_MASK);
  4183. /* wait for CTLACK and CTLACK2 to get asserted */
  4184. for (i = 0; i < 100; ++i) {
  4185. uint32_t mask = UPLL_CTLACK_MASK | UPLL_CTLACK2_MASK;
  4186. if ((RREG32(CG_UPLL_FUNC_CNTL) & mask) == mask)
  4187. break;
  4188. mdelay(10);
  4189. }
  4190. if (i == 100)
  4191. return -ETIMEDOUT;
  4192. /* deassert UPLL_CTLREQ */
  4193. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_CTLREQ_MASK);
  4194. return 0;
  4195. }
  4196. int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  4197. {
  4198. /* start off with something large */
  4199. int optimal_diff_score = 0x7FFFFFF;
  4200. unsigned optimal_fb_div = 0, optimal_vclk_div = 0;
  4201. unsigned optimal_dclk_div = 0, optimal_vco_freq = 0;
  4202. unsigned vco_freq;
  4203. int r;
  4204. /* loop through vco from low to high */
  4205. for (vco_freq = 125000; vco_freq <= 250000; vco_freq += 100) {
  4206. unsigned fb_div = vco_freq / rdev->clock.spll.reference_freq * 16384;
  4207. int calc_clk, diff_score, diff_vclk, diff_dclk;
  4208. unsigned vclk_div, dclk_div;
  4209. /* fb div out of range ? */
  4210. if (fb_div > 0x03FFFFFF)
  4211. break; /* it can oly get worse */
  4212. /* calc vclk with current vco freq. */
  4213. calc_clk = si_uvd_calc_post_div(vclk, vco_freq, &vclk_div);
  4214. if (calc_clk == -1)
  4215. break; /* vco is too big, it has to stop. */
  4216. diff_vclk = vclk - calc_clk;
  4217. /* calc dclk with current vco freq. */
  4218. calc_clk = si_uvd_calc_post_div(dclk, vco_freq, &dclk_div);
  4219. if (calc_clk == -1)
  4220. break; /* vco is too big, it has to stop. */
  4221. diff_dclk = dclk - calc_clk;
  4222. /* determine if this vco setting is better than current optimal settings */
  4223. diff_score = abs(diff_vclk) + abs(diff_dclk);
  4224. if (diff_score < optimal_diff_score) {
  4225. optimal_fb_div = fb_div;
  4226. optimal_vclk_div = vclk_div;
  4227. optimal_dclk_div = dclk_div;
  4228. optimal_vco_freq = vco_freq;
  4229. optimal_diff_score = diff_score;
  4230. if (optimal_diff_score == 0)
  4231. break; /* it can't get better than this */
  4232. }
  4233. }
  4234. /* set RESET_ANTI_MUX to 0 */
  4235. WREG32_P(CG_UPLL_FUNC_CNTL_5, 0, ~RESET_ANTI_MUX_MASK);
  4236. /* set VCO_MODE to 1 */
  4237. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
  4238. /* toggle UPLL_SLEEP to 1 then back to 0 */
  4239. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  4240. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
  4241. /* deassert UPLL_RESET */
  4242. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  4243. mdelay(1);
  4244. /* bypass vclk and dclk with bclk */
  4245. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  4246. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  4247. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  4248. /* put PLL in bypass mode */
  4249. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  4250. r = si_uvd_send_upll_ctlreq(rdev);
  4251. if (r)
  4252. return r;
  4253. /* assert UPLL_RESET again */
  4254. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  4255. /* disable spread spectrum. */
  4256. WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
  4257. /* set feedback divider */
  4258. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(optimal_fb_div), ~UPLL_FB_DIV_MASK);
  4259. /* set ref divider to 0 */
  4260. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
  4261. if (optimal_vco_freq < 187500)
  4262. WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
  4263. else
  4264. WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
  4265. /* set PDIV_A and PDIV_B */
  4266. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  4267. UPLL_PDIV_A(optimal_vclk_div) | UPLL_PDIV_B(optimal_dclk_div),
  4268. ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
  4269. /* give the PLL some time to settle */
  4270. mdelay(15);
  4271. /* deassert PLL_RESET */
  4272. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  4273. mdelay(15);
  4274. /* switch from bypass mode to normal mode */
  4275. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  4276. r = si_uvd_send_upll_ctlreq(rdev);
  4277. if (r)
  4278. return r;
  4279. /* switch VCLK and DCLK selection */
  4280. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  4281. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  4282. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  4283. mdelay(100);
  4284. return 0;
  4285. }