radeon_asic.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family >= CHIP_R600) {
  121. rdev->pciep_rreg = &r600_pciep_rreg;
  122. rdev->pciep_wreg = &r600_pciep_wreg;
  123. }
  124. }
  125. /* helper to disable agp */
  126. /**
  127. * radeon_agp_disable - AGP disable helper function
  128. *
  129. * @rdev: radeon device pointer
  130. *
  131. * Removes AGP flags and changes the gart callbacks on AGP
  132. * cards when using the internal gart rather than AGP (all asics).
  133. */
  134. void radeon_agp_disable(struct radeon_device *rdev)
  135. {
  136. rdev->flags &= ~RADEON_IS_AGP;
  137. if (rdev->family >= CHIP_R600) {
  138. DRM_INFO("Forcing AGP to PCIE mode\n");
  139. rdev->flags |= RADEON_IS_PCIE;
  140. } else if (rdev->family >= CHIP_RV515 ||
  141. rdev->family == CHIP_RV380 ||
  142. rdev->family == CHIP_RV410 ||
  143. rdev->family == CHIP_R423) {
  144. DRM_INFO("Forcing AGP to PCIE mode\n");
  145. rdev->flags |= RADEON_IS_PCIE;
  146. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  147. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  148. } else {
  149. DRM_INFO("Forcing AGP to PCI mode\n");
  150. rdev->flags |= RADEON_IS_PCI;
  151. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  152. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  153. }
  154. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  155. }
  156. /*
  157. * ASIC
  158. */
  159. static struct radeon_asic r100_asic = {
  160. .init = &r100_init,
  161. .fini = &r100_fini,
  162. .suspend = &r100_suspend,
  163. .resume = &r100_resume,
  164. .vga_set_state = &r100_vga_set_state,
  165. .asic_reset = &r100_asic_reset,
  166. .ioctl_wait_idle = NULL,
  167. .gui_idle = &r100_gui_idle,
  168. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  169. .gart = {
  170. .tlb_flush = &r100_pci_gart_tlb_flush,
  171. .set_page = &r100_pci_gart_set_page,
  172. },
  173. .ring = {
  174. [RADEON_RING_TYPE_GFX_INDEX] = {
  175. .ib_execute = &r100_ring_ib_execute,
  176. .emit_fence = &r100_fence_ring_emit,
  177. .emit_semaphore = &r100_semaphore_ring_emit,
  178. .cs_parse = &r100_cs_parse,
  179. .ring_start = &r100_ring_start,
  180. .ring_test = &r100_ring_test,
  181. .ib_test = &r100_ib_test,
  182. .is_lockup = &r100_gpu_is_lockup,
  183. }
  184. },
  185. .irq = {
  186. .set = &r100_irq_set,
  187. .process = &r100_irq_process,
  188. },
  189. .display = {
  190. .bandwidth_update = &r100_bandwidth_update,
  191. .get_vblank_counter = &r100_get_vblank_counter,
  192. .wait_for_vblank = &r100_wait_for_vblank,
  193. .set_backlight_level = &radeon_legacy_set_backlight_level,
  194. .get_backlight_level = &radeon_legacy_get_backlight_level,
  195. },
  196. .copy = {
  197. .blit = &r100_copy_blit,
  198. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  199. .dma = NULL,
  200. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  201. .copy = &r100_copy_blit,
  202. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  203. },
  204. .surface = {
  205. .set_reg = r100_set_surface_reg,
  206. .clear_reg = r100_clear_surface_reg,
  207. },
  208. .hpd = {
  209. .init = &r100_hpd_init,
  210. .fini = &r100_hpd_fini,
  211. .sense = &r100_hpd_sense,
  212. .set_polarity = &r100_hpd_set_polarity,
  213. },
  214. .pm = {
  215. .misc = &r100_pm_misc,
  216. .prepare = &r100_pm_prepare,
  217. .finish = &r100_pm_finish,
  218. .init_profile = &r100_pm_init_profile,
  219. .get_dynpm_state = &r100_pm_get_dynpm_state,
  220. .get_engine_clock = &radeon_legacy_get_engine_clock,
  221. .set_engine_clock = &radeon_legacy_set_engine_clock,
  222. .get_memory_clock = &radeon_legacy_get_memory_clock,
  223. .set_memory_clock = NULL,
  224. .get_pcie_lanes = NULL,
  225. .set_pcie_lanes = NULL,
  226. .set_clock_gating = &radeon_legacy_set_clock_gating,
  227. },
  228. .pflip = {
  229. .pre_page_flip = &r100_pre_page_flip,
  230. .page_flip = &r100_page_flip,
  231. .post_page_flip = &r100_post_page_flip,
  232. },
  233. };
  234. static struct radeon_asic r200_asic = {
  235. .init = &r100_init,
  236. .fini = &r100_fini,
  237. .suspend = &r100_suspend,
  238. .resume = &r100_resume,
  239. .vga_set_state = &r100_vga_set_state,
  240. .asic_reset = &r100_asic_reset,
  241. .ioctl_wait_idle = NULL,
  242. .gui_idle = &r100_gui_idle,
  243. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  244. .gart = {
  245. .tlb_flush = &r100_pci_gart_tlb_flush,
  246. .set_page = &r100_pci_gart_set_page,
  247. },
  248. .ring = {
  249. [RADEON_RING_TYPE_GFX_INDEX] = {
  250. .ib_execute = &r100_ring_ib_execute,
  251. .emit_fence = &r100_fence_ring_emit,
  252. .emit_semaphore = &r100_semaphore_ring_emit,
  253. .cs_parse = &r100_cs_parse,
  254. .ring_start = &r100_ring_start,
  255. .ring_test = &r100_ring_test,
  256. .ib_test = &r100_ib_test,
  257. .is_lockup = &r100_gpu_is_lockup,
  258. }
  259. },
  260. .irq = {
  261. .set = &r100_irq_set,
  262. .process = &r100_irq_process,
  263. },
  264. .display = {
  265. .bandwidth_update = &r100_bandwidth_update,
  266. .get_vblank_counter = &r100_get_vblank_counter,
  267. .wait_for_vblank = &r100_wait_for_vblank,
  268. .set_backlight_level = &radeon_legacy_set_backlight_level,
  269. .get_backlight_level = &radeon_legacy_get_backlight_level,
  270. },
  271. .copy = {
  272. .blit = &r100_copy_blit,
  273. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  274. .dma = &r200_copy_dma,
  275. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  276. .copy = &r100_copy_blit,
  277. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  278. },
  279. .surface = {
  280. .set_reg = r100_set_surface_reg,
  281. .clear_reg = r100_clear_surface_reg,
  282. },
  283. .hpd = {
  284. .init = &r100_hpd_init,
  285. .fini = &r100_hpd_fini,
  286. .sense = &r100_hpd_sense,
  287. .set_polarity = &r100_hpd_set_polarity,
  288. },
  289. .pm = {
  290. .misc = &r100_pm_misc,
  291. .prepare = &r100_pm_prepare,
  292. .finish = &r100_pm_finish,
  293. .init_profile = &r100_pm_init_profile,
  294. .get_dynpm_state = &r100_pm_get_dynpm_state,
  295. .get_engine_clock = &radeon_legacy_get_engine_clock,
  296. .set_engine_clock = &radeon_legacy_set_engine_clock,
  297. .get_memory_clock = &radeon_legacy_get_memory_clock,
  298. .set_memory_clock = NULL,
  299. .get_pcie_lanes = NULL,
  300. .set_pcie_lanes = NULL,
  301. .set_clock_gating = &radeon_legacy_set_clock_gating,
  302. },
  303. .pflip = {
  304. .pre_page_flip = &r100_pre_page_flip,
  305. .page_flip = &r100_page_flip,
  306. .post_page_flip = &r100_post_page_flip,
  307. },
  308. };
  309. static struct radeon_asic r300_asic = {
  310. .init = &r300_init,
  311. .fini = &r300_fini,
  312. .suspend = &r300_suspend,
  313. .resume = &r300_resume,
  314. .vga_set_state = &r100_vga_set_state,
  315. .asic_reset = &r300_asic_reset,
  316. .ioctl_wait_idle = NULL,
  317. .gui_idle = &r100_gui_idle,
  318. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  319. .gart = {
  320. .tlb_flush = &r100_pci_gart_tlb_flush,
  321. .set_page = &r100_pci_gart_set_page,
  322. },
  323. .ring = {
  324. [RADEON_RING_TYPE_GFX_INDEX] = {
  325. .ib_execute = &r100_ring_ib_execute,
  326. .emit_fence = &r300_fence_ring_emit,
  327. .emit_semaphore = &r100_semaphore_ring_emit,
  328. .cs_parse = &r300_cs_parse,
  329. .ring_start = &r300_ring_start,
  330. .ring_test = &r100_ring_test,
  331. .ib_test = &r100_ib_test,
  332. .is_lockup = &r100_gpu_is_lockup,
  333. }
  334. },
  335. .irq = {
  336. .set = &r100_irq_set,
  337. .process = &r100_irq_process,
  338. },
  339. .display = {
  340. .bandwidth_update = &r100_bandwidth_update,
  341. .get_vblank_counter = &r100_get_vblank_counter,
  342. .wait_for_vblank = &r100_wait_for_vblank,
  343. .set_backlight_level = &radeon_legacy_set_backlight_level,
  344. .get_backlight_level = &radeon_legacy_get_backlight_level,
  345. },
  346. .copy = {
  347. .blit = &r100_copy_blit,
  348. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  349. .dma = &r200_copy_dma,
  350. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  351. .copy = &r100_copy_blit,
  352. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  353. },
  354. .surface = {
  355. .set_reg = r100_set_surface_reg,
  356. .clear_reg = r100_clear_surface_reg,
  357. },
  358. .hpd = {
  359. .init = &r100_hpd_init,
  360. .fini = &r100_hpd_fini,
  361. .sense = &r100_hpd_sense,
  362. .set_polarity = &r100_hpd_set_polarity,
  363. },
  364. .pm = {
  365. .misc = &r100_pm_misc,
  366. .prepare = &r100_pm_prepare,
  367. .finish = &r100_pm_finish,
  368. .init_profile = &r100_pm_init_profile,
  369. .get_dynpm_state = &r100_pm_get_dynpm_state,
  370. .get_engine_clock = &radeon_legacy_get_engine_clock,
  371. .set_engine_clock = &radeon_legacy_set_engine_clock,
  372. .get_memory_clock = &radeon_legacy_get_memory_clock,
  373. .set_memory_clock = NULL,
  374. .get_pcie_lanes = &rv370_get_pcie_lanes,
  375. .set_pcie_lanes = &rv370_set_pcie_lanes,
  376. .set_clock_gating = &radeon_legacy_set_clock_gating,
  377. },
  378. .pflip = {
  379. .pre_page_flip = &r100_pre_page_flip,
  380. .page_flip = &r100_page_flip,
  381. .post_page_flip = &r100_post_page_flip,
  382. },
  383. };
  384. static struct radeon_asic r300_asic_pcie = {
  385. .init = &r300_init,
  386. .fini = &r300_fini,
  387. .suspend = &r300_suspend,
  388. .resume = &r300_resume,
  389. .vga_set_state = &r100_vga_set_state,
  390. .asic_reset = &r300_asic_reset,
  391. .ioctl_wait_idle = NULL,
  392. .gui_idle = &r100_gui_idle,
  393. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  394. .gart = {
  395. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  396. .set_page = &rv370_pcie_gart_set_page,
  397. },
  398. .ring = {
  399. [RADEON_RING_TYPE_GFX_INDEX] = {
  400. .ib_execute = &r100_ring_ib_execute,
  401. .emit_fence = &r300_fence_ring_emit,
  402. .emit_semaphore = &r100_semaphore_ring_emit,
  403. .cs_parse = &r300_cs_parse,
  404. .ring_start = &r300_ring_start,
  405. .ring_test = &r100_ring_test,
  406. .ib_test = &r100_ib_test,
  407. .is_lockup = &r100_gpu_is_lockup,
  408. }
  409. },
  410. .irq = {
  411. .set = &r100_irq_set,
  412. .process = &r100_irq_process,
  413. },
  414. .display = {
  415. .bandwidth_update = &r100_bandwidth_update,
  416. .get_vblank_counter = &r100_get_vblank_counter,
  417. .wait_for_vblank = &r100_wait_for_vblank,
  418. .set_backlight_level = &radeon_legacy_set_backlight_level,
  419. .get_backlight_level = &radeon_legacy_get_backlight_level,
  420. },
  421. .copy = {
  422. .blit = &r100_copy_blit,
  423. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  424. .dma = &r200_copy_dma,
  425. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  426. .copy = &r100_copy_blit,
  427. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  428. },
  429. .surface = {
  430. .set_reg = r100_set_surface_reg,
  431. .clear_reg = r100_clear_surface_reg,
  432. },
  433. .hpd = {
  434. .init = &r100_hpd_init,
  435. .fini = &r100_hpd_fini,
  436. .sense = &r100_hpd_sense,
  437. .set_polarity = &r100_hpd_set_polarity,
  438. },
  439. .pm = {
  440. .misc = &r100_pm_misc,
  441. .prepare = &r100_pm_prepare,
  442. .finish = &r100_pm_finish,
  443. .init_profile = &r100_pm_init_profile,
  444. .get_dynpm_state = &r100_pm_get_dynpm_state,
  445. .get_engine_clock = &radeon_legacy_get_engine_clock,
  446. .set_engine_clock = &radeon_legacy_set_engine_clock,
  447. .get_memory_clock = &radeon_legacy_get_memory_clock,
  448. .set_memory_clock = NULL,
  449. .get_pcie_lanes = &rv370_get_pcie_lanes,
  450. .set_pcie_lanes = &rv370_set_pcie_lanes,
  451. .set_clock_gating = &radeon_legacy_set_clock_gating,
  452. },
  453. .pflip = {
  454. .pre_page_flip = &r100_pre_page_flip,
  455. .page_flip = &r100_page_flip,
  456. .post_page_flip = &r100_post_page_flip,
  457. },
  458. };
  459. static struct radeon_asic r420_asic = {
  460. .init = &r420_init,
  461. .fini = &r420_fini,
  462. .suspend = &r420_suspend,
  463. .resume = &r420_resume,
  464. .vga_set_state = &r100_vga_set_state,
  465. .asic_reset = &r300_asic_reset,
  466. .ioctl_wait_idle = NULL,
  467. .gui_idle = &r100_gui_idle,
  468. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  469. .gart = {
  470. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  471. .set_page = &rv370_pcie_gart_set_page,
  472. },
  473. .ring = {
  474. [RADEON_RING_TYPE_GFX_INDEX] = {
  475. .ib_execute = &r100_ring_ib_execute,
  476. .emit_fence = &r300_fence_ring_emit,
  477. .emit_semaphore = &r100_semaphore_ring_emit,
  478. .cs_parse = &r300_cs_parse,
  479. .ring_start = &r300_ring_start,
  480. .ring_test = &r100_ring_test,
  481. .ib_test = &r100_ib_test,
  482. .is_lockup = &r100_gpu_is_lockup,
  483. }
  484. },
  485. .irq = {
  486. .set = &r100_irq_set,
  487. .process = &r100_irq_process,
  488. },
  489. .display = {
  490. .bandwidth_update = &r100_bandwidth_update,
  491. .get_vblank_counter = &r100_get_vblank_counter,
  492. .wait_for_vblank = &r100_wait_for_vblank,
  493. .set_backlight_level = &atombios_set_backlight_level,
  494. .get_backlight_level = &atombios_get_backlight_level,
  495. },
  496. .copy = {
  497. .blit = &r100_copy_blit,
  498. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  499. .dma = &r200_copy_dma,
  500. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  501. .copy = &r100_copy_blit,
  502. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  503. },
  504. .surface = {
  505. .set_reg = r100_set_surface_reg,
  506. .clear_reg = r100_clear_surface_reg,
  507. },
  508. .hpd = {
  509. .init = &r100_hpd_init,
  510. .fini = &r100_hpd_fini,
  511. .sense = &r100_hpd_sense,
  512. .set_polarity = &r100_hpd_set_polarity,
  513. },
  514. .pm = {
  515. .misc = &r100_pm_misc,
  516. .prepare = &r100_pm_prepare,
  517. .finish = &r100_pm_finish,
  518. .init_profile = &r420_pm_init_profile,
  519. .get_dynpm_state = &r100_pm_get_dynpm_state,
  520. .get_engine_clock = &radeon_atom_get_engine_clock,
  521. .set_engine_clock = &radeon_atom_set_engine_clock,
  522. .get_memory_clock = &radeon_atom_get_memory_clock,
  523. .set_memory_clock = &radeon_atom_set_memory_clock,
  524. .get_pcie_lanes = &rv370_get_pcie_lanes,
  525. .set_pcie_lanes = &rv370_set_pcie_lanes,
  526. .set_clock_gating = &radeon_atom_set_clock_gating,
  527. },
  528. .pflip = {
  529. .pre_page_flip = &r100_pre_page_flip,
  530. .page_flip = &r100_page_flip,
  531. .post_page_flip = &r100_post_page_flip,
  532. },
  533. };
  534. static struct radeon_asic rs400_asic = {
  535. .init = &rs400_init,
  536. .fini = &rs400_fini,
  537. .suspend = &rs400_suspend,
  538. .resume = &rs400_resume,
  539. .vga_set_state = &r100_vga_set_state,
  540. .asic_reset = &r300_asic_reset,
  541. .ioctl_wait_idle = NULL,
  542. .gui_idle = &r100_gui_idle,
  543. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  544. .gart = {
  545. .tlb_flush = &rs400_gart_tlb_flush,
  546. .set_page = &rs400_gart_set_page,
  547. },
  548. .ring = {
  549. [RADEON_RING_TYPE_GFX_INDEX] = {
  550. .ib_execute = &r100_ring_ib_execute,
  551. .emit_fence = &r300_fence_ring_emit,
  552. .emit_semaphore = &r100_semaphore_ring_emit,
  553. .cs_parse = &r300_cs_parse,
  554. .ring_start = &r300_ring_start,
  555. .ring_test = &r100_ring_test,
  556. .ib_test = &r100_ib_test,
  557. .is_lockup = &r100_gpu_is_lockup,
  558. }
  559. },
  560. .irq = {
  561. .set = &r100_irq_set,
  562. .process = &r100_irq_process,
  563. },
  564. .display = {
  565. .bandwidth_update = &r100_bandwidth_update,
  566. .get_vblank_counter = &r100_get_vblank_counter,
  567. .wait_for_vblank = &r100_wait_for_vblank,
  568. .set_backlight_level = &radeon_legacy_set_backlight_level,
  569. .get_backlight_level = &radeon_legacy_get_backlight_level,
  570. },
  571. .copy = {
  572. .blit = &r100_copy_blit,
  573. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  574. .dma = &r200_copy_dma,
  575. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  576. .copy = &r100_copy_blit,
  577. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  578. },
  579. .surface = {
  580. .set_reg = r100_set_surface_reg,
  581. .clear_reg = r100_clear_surface_reg,
  582. },
  583. .hpd = {
  584. .init = &r100_hpd_init,
  585. .fini = &r100_hpd_fini,
  586. .sense = &r100_hpd_sense,
  587. .set_polarity = &r100_hpd_set_polarity,
  588. },
  589. .pm = {
  590. .misc = &r100_pm_misc,
  591. .prepare = &r100_pm_prepare,
  592. .finish = &r100_pm_finish,
  593. .init_profile = &r100_pm_init_profile,
  594. .get_dynpm_state = &r100_pm_get_dynpm_state,
  595. .get_engine_clock = &radeon_legacy_get_engine_clock,
  596. .set_engine_clock = &radeon_legacy_set_engine_clock,
  597. .get_memory_clock = &radeon_legacy_get_memory_clock,
  598. .set_memory_clock = NULL,
  599. .get_pcie_lanes = NULL,
  600. .set_pcie_lanes = NULL,
  601. .set_clock_gating = &radeon_legacy_set_clock_gating,
  602. },
  603. .pflip = {
  604. .pre_page_flip = &r100_pre_page_flip,
  605. .page_flip = &r100_page_flip,
  606. .post_page_flip = &r100_post_page_flip,
  607. },
  608. };
  609. static struct radeon_asic rs600_asic = {
  610. .init = &rs600_init,
  611. .fini = &rs600_fini,
  612. .suspend = &rs600_suspend,
  613. .resume = &rs600_resume,
  614. .vga_set_state = &r100_vga_set_state,
  615. .asic_reset = &rs600_asic_reset,
  616. .ioctl_wait_idle = NULL,
  617. .gui_idle = &r100_gui_idle,
  618. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  619. .gart = {
  620. .tlb_flush = &rs600_gart_tlb_flush,
  621. .set_page = &rs600_gart_set_page,
  622. },
  623. .ring = {
  624. [RADEON_RING_TYPE_GFX_INDEX] = {
  625. .ib_execute = &r100_ring_ib_execute,
  626. .emit_fence = &r300_fence_ring_emit,
  627. .emit_semaphore = &r100_semaphore_ring_emit,
  628. .cs_parse = &r300_cs_parse,
  629. .ring_start = &r300_ring_start,
  630. .ring_test = &r100_ring_test,
  631. .ib_test = &r100_ib_test,
  632. .is_lockup = &r100_gpu_is_lockup,
  633. }
  634. },
  635. .irq = {
  636. .set = &rs600_irq_set,
  637. .process = &rs600_irq_process,
  638. },
  639. .display = {
  640. .bandwidth_update = &rs600_bandwidth_update,
  641. .get_vblank_counter = &rs600_get_vblank_counter,
  642. .wait_for_vblank = &avivo_wait_for_vblank,
  643. .set_backlight_level = &atombios_set_backlight_level,
  644. .get_backlight_level = &atombios_get_backlight_level,
  645. },
  646. .copy = {
  647. .blit = &r100_copy_blit,
  648. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  649. .dma = &r200_copy_dma,
  650. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  651. .copy = &r100_copy_blit,
  652. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  653. },
  654. .surface = {
  655. .set_reg = r100_set_surface_reg,
  656. .clear_reg = r100_clear_surface_reg,
  657. },
  658. .hpd = {
  659. .init = &rs600_hpd_init,
  660. .fini = &rs600_hpd_fini,
  661. .sense = &rs600_hpd_sense,
  662. .set_polarity = &rs600_hpd_set_polarity,
  663. },
  664. .pm = {
  665. .misc = &rs600_pm_misc,
  666. .prepare = &rs600_pm_prepare,
  667. .finish = &rs600_pm_finish,
  668. .init_profile = &r420_pm_init_profile,
  669. .get_dynpm_state = &r100_pm_get_dynpm_state,
  670. .get_engine_clock = &radeon_atom_get_engine_clock,
  671. .set_engine_clock = &radeon_atom_set_engine_clock,
  672. .get_memory_clock = &radeon_atom_get_memory_clock,
  673. .set_memory_clock = &radeon_atom_set_memory_clock,
  674. .get_pcie_lanes = NULL,
  675. .set_pcie_lanes = NULL,
  676. .set_clock_gating = &radeon_atom_set_clock_gating,
  677. },
  678. .pflip = {
  679. .pre_page_flip = &rs600_pre_page_flip,
  680. .page_flip = &rs600_page_flip,
  681. .post_page_flip = &rs600_post_page_flip,
  682. },
  683. };
  684. static struct radeon_asic rs690_asic = {
  685. .init = &rs690_init,
  686. .fini = &rs690_fini,
  687. .suspend = &rs690_suspend,
  688. .resume = &rs690_resume,
  689. .vga_set_state = &r100_vga_set_state,
  690. .asic_reset = &rs600_asic_reset,
  691. .ioctl_wait_idle = NULL,
  692. .gui_idle = &r100_gui_idle,
  693. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  694. .gart = {
  695. .tlb_flush = &rs400_gart_tlb_flush,
  696. .set_page = &rs400_gart_set_page,
  697. },
  698. .ring = {
  699. [RADEON_RING_TYPE_GFX_INDEX] = {
  700. .ib_execute = &r100_ring_ib_execute,
  701. .emit_fence = &r300_fence_ring_emit,
  702. .emit_semaphore = &r100_semaphore_ring_emit,
  703. .cs_parse = &r300_cs_parse,
  704. .ring_start = &r300_ring_start,
  705. .ring_test = &r100_ring_test,
  706. .ib_test = &r100_ib_test,
  707. .is_lockup = &r100_gpu_is_lockup,
  708. }
  709. },
  710. .irq = {
  711. .set = &rs600_irq_set,
  712. .process = &rs600_irq_process,
  713. },
  714. .display = {
  715. .get_vblank_counter = &rs600_get_vblank_counter,
  716. .bandwidth_update = &rs690_bandwidth_update,
  717. .wait_for_vblank = &avivo_wait_for_vblank,
  718. .set_backlight_level = &atombios_set_backlight_level,
  719. .get_backlight_level = &atombios_get_backlight_level,
  720. },
  721. .copy = {
  722. .blit = &r100_copy_blit,
  723. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  724. .dma = &r200_copy_dma,
  725. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  726. .copy = &r200_copy_dma,
  727. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  728. },
  729. .surface = {
  730. .set_reg = r100_set_surface_reg,
  731. .clear_reg = r100_clear_surface_reg,
  732. },
  733. .hpd = {
  734. .init = &rs600_hpd_init,
  735. .fini = &rs600_hpd_fini,
  736. .sense = &rs600_hpd_sense,
  737. .set_polarity = &rs600_hpd_set_polarity,
  738. },
  739. .pm = {
  740. .misc = &rs600_pm_misc,
  741. .prepare = &rs600_pm_prepare,
  742. .finish = &rs600_pm_finish,
  743. .init_profile = &r420_pm_init_profile,
  744. .get_dynpm_state = &r100_pm_get_dynpm_state,
  745. .get_engine_clock = &radeon_atom_get_engine_clock,
  746. .set_engine_clock = &radeon_atom_set_engine_clock,
  747. .get_memory_clock = &radeon_atom_get_memory_clock,
  748. .set_memory_clock = &radeon_atom_set_memory_clock,
  749. .get_pcie_lanes = NULL,
  750. .set_pcie_lanes = NULL,
  751. .set_clock_gating = &radeon_atom_set_clock_gating,
  752. },
  753. .pflip = {
  754. .pre_page_flip = &rs600_pre_page_flip,
  755. .page_flip = &rs600_page_flip,
  756. .post_page_flip = &rs600_post_page_flip,
  757. },
  758. };
  759. static struct radeon_asic rv515_asic = {
  760. .init = &rv515_init,
  761. .fini = &rv515_fini,
  762. .suspend = &rv515_suspend,
  763. .resume = &rv515_resume,
  764. .vga_set_state = &r100_vga_set_state,
  765. .asic_reset = &rs600_asic_reset,
  766. .ioctl_wait_idle = NULL,
  767. .gui_idle = &r100_gui_idle,
  768. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  769. .gart = {
  770. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  771. .set_page = &rv370_pcie_gart_set_page,
  772. },
  773. .ring = {
  774. [RADEON_RING_TYPE_GFX_INDEX] = {
  775. .ib_execute = &r100_ring_ib_execute,
  776. .emit_fence = &r300_fence_ring_emit,
  777. .emit_semaphore = &r100_semaphore_ring_emit,
  778. .cs_parse = &r300_cs_parse,
  779. .ring_start = &rv515_ring_start,
  780. .ring_test = &r100_ring_test,
  781. .ib_test = &r100_ib_test,
  782. .is_lockup = &r100_gpu_is_lockup,
  783. }
  784. },
  785. .irq = {
  786. .set = &rs600_irq_set,
  787. .process = &rs600_irq_process,
  788. },
  789. .display = {
  790. .get_vblank_counter = &rs600_get_vblank_counter,
  791. .bandwidth_update = &rv515_bandwidth_update,
  792. .wait_for_vblank = &avivo_wait_for_vblank,
  793. .set_backlight_level = &atombios_set_backlight_level,
  794. .get_backlight_level = &atombios_get_backlight_level,
  795. },
  796. .copy = {
  797. .blit = &r100_copy_blit,
  798. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  799. .dma = &r200_copy_dma,
  800. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  801. .copy = &r100_copy_blit,
  802. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  803. },
  804. .surface = {
  805. .set_reg = r100_set_surface_reg,
  806. .clear_reg = r100_clear_surface_reg,
  807. },
  808. .hpd = {
  809. .init = &rs600_hpd_init,
  810. .fini = &rs600_hpd_fini,
  811. .sense = &rs600_hpd_sense,
  812. .set_polarity = &rs600_hpd_set_polarity,
  813. },
  814. .pm = {
  815. .misc = &rs600_pm_misc,
  816. .prepare = &rs600_pm_prepare,
  817. .finish = &rs600_pm_finish,
  818. .init_profile = &r420_pm_init_profile,
  819. .get_dynpm_state = &r100_pm_get_dynpm_state,
  820. .get_engine_clock = &radeon_atom_get_engine_clock,
  821. .set_engine_clock = &radeon_atom_set_engine_clock,
  822. .get_memory_clock = &radeon_atom_get_memory_clock,
  823. .set_memory_clock = &radeon_atom_set_memory_clock,
  824. .get_pcie_lanes = &rv370_get_pcie_lanes,
  825. .set_pcie_lanes = &rv370_set_pcie_lanes,
  826. .set_clock_gating = &radeon_atom_set_clock_gating,
  827. },
  828. .pflip = {
  829. .pre_page_flip = &rs600_pre_page_flip,
  830. .page_flip = &rs600_page_flip,
  831. .post_page_flip = &rs600_post_page_flip,
  832. },
  833. };
  834. static struct radeon_asic r520_asic = {
  835. .init = &r520_init,
  836. .fini = &rv515_fini,
  837. .suspend = &rv515_suspend,
  838. .resume = &r520_resume,
  839. .vga_set_state = &r100_vga_set_state,
  840. .asic_reset = &rs600_asic_reset,
  841. .ioctl_wait_idle = NULL,
  842. .gui_idle = &r100_gui_idle,
  843. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  844. .gart = {
  845. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  846. .set_page = &rv370_pcie_gart_set_page,
  847. },
  848. .ring = {
  849. [RADEON_RING_TYPE_GFX_INDEX] = {
  850. .ib_execute = &r100_ring_ib_execute,
  851. .emit_fence = &r300_fence_ring_emit,
  852. .emit_semaphore = &r100_semaphore_ring_emit,
  853. .cs_parse = &r300_cs_parse,
  854. .ring_start = &rv515_ring_start,
  855. .ring_test = &r100_ring_test,
  856. .ib_test = &r100_ib_test,
  857. .is_lockup = &r100_gpu_is_lockup,
  858. }
  859. },
  860. .irq = {
  861. .set = &rs600_irq_set,
  862. .process = &rs600_irq_process,
  863. },
  864. .display = {
  865. .bandwidth_update = &rv515_bandwidth_update,
  866. .get_vblank_counter = &rs600_get_vblank_counter,
  867. .wait_for_vblank = &avivo_wait_for_vblank,
  868. .set_backlight_level = &atombios_set_backlight_level,
  869. .get_backlight_level = &atombios_get_backlight_level,
  870. },
  871. .copy = {
  872. .blit = &r100_copy_blit,
  873. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  874. .dma = &r200_copy_dma,
  875. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  876. .copy = &r100_copy_blit,
  877. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  878. },
  879. .surface = {
  880. .set_reg = r100_set_surface_reg,
  881. .clear_reg = r100_clear_surface_reg,
  882. },
  883. .hpd = {
  884. .init = &rs600_hpd_init,
  885. .fini = &rs600_hpd_fini,
  886. .sense = &rs600_hpd_sense,
  887. .set_polarity = &rs600_hpd_set_polarity,
  888. },
  889. .pm = {
  890. .misc = &rs600_pm_misc,
  891. .prepare = &rs600_pm_prepare,
  892. .finish = &rs600_pm_finish,
  893. .init_profile = &r420_pm_init_profile,
  894. .get_dynpm_state = &r100_pm_get_dynpm_state,
  895. .get_engine_clock = &radeon_atom_get_engine_clock,
  896. .set_engine_clock = &radeon_atom_set_engine_clock,
  897. .get_memory_clock = &radeon_atom_get_memory_clock,
  898. .set_memory_clock = &radeon_atom_set_memory_clock,
  899. .get_pcie_lanes = &rv370_get_pcie_lanes,
  900. .set_pcie_lanes = &rv370_set_pcie_lanes,
  901. .set_clock_gating = &radeon_atom_set_clock_gating,
  902. },
  903. .pflip = {
  904. .pre_page_flip = &rs600_pre_page_flip,
  905. .page_flip = &rs600_page_flip,
  906. .post_page_flip = &rs600_post_page_flip,
  907. },
  908. };
  909. static struct radeon_asic r600_asic = {
  910. .init = &r600_init,
  911. .fini = &r600_fini,
  912. .suspend = &r600_suspend,
  913. .resume = &r600_resume,
  914. .vga_set_state = &r600_vga_set_state,
  915. .asic_reset = &r600_asic_reset,
  916. .ioctl_wait_idle = r600_ioctl_wait_idle,
  917. .gui_idle = &r600_gui_idle,
  918. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  919. .get_xclk = &r600_get_xclk,
  920. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  921. .gart = {
  922. .tlb_flush = &r600_pcie_gart_tlb_flush,
  923. .set_page = &rs600_gart_set_page,
  924. },
  925. .ring = {
  926. [RADEON_RING_TYPE_GFX_INDEX] = {
  927. .ib_execute = &r600_ring_ib_execute,
  928. .emit_fence = &r600_fence_ring_emit,
  929. .emit_semaphore = &r600_semaphore_ring_emit,
  930. .cs_parse = &r600_cs_parse,
  931. .ring_test = &r600_ring_test,
  932. .ib_test = &r600_ib_test,
  933. .is_lockup = &r600_gfx_is_lockup,
  934. },
  935. [R600_RING_TYPE_DMA_INDEX] = {
  936. .ib_execute = &r600_dma_ring_ib_execute,
  937. .emit_fence = &r600_dma_fence_ring_emit,
  938. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  939. .cs_parse = &r600_dma_cs_parse,
  940. .ring_test = &r600_dma_ring_test,
  941. .ib_test = &r600_dma_ib_test,
  942. .is_lockup = &r600_dma_is_lockup,
  943. }
  944. },
  945. .irq = {
  946. .set = &r600_irq_set,
  947. .process = &r600_irq_process,
  948. },
  949. .display = {
  950. .bandwidth_update = &rv515_bandwidth_update,
  951. .get_vblank_counter = &rs600_get_vblank_counter,
  952. .wait_for_vblank = &avivo_wait_for_vblank,
  953. .set_backlight_level = &atombios_set_backlight_level,
  954. .get_backlight_level = &atombios_get_backlight_level,
  955. },
  956. .copy = {
  957. .blit = &r600_copy_blit,
  958. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  959. .dma = &r600_copy_dma,
  960. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  961. .copy = &r600_copy_dma,
  962. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  963. },
  964. .surface = {
  965. .set_reg = r600_set_surface_reg,
  966. .clear_reg = r600_clear_surface_reg,
  967. },
  968. .hpd = {
  969. .init = &r600_hpd_init,
  970. .fini = &r600_hpd_fini,
  971. .sense = &r600_hpd_sense,
  972. .set_polarity = &r600_hpd_set_polarity,
  973. },
  974. .pm = {
  975. .misc = &r600_pm_misc,
  976. .prepare = &rs600_pm_prepare,
  977. .finish = &rs600_pm_finish,
  978. .init_profile = &r600_pm_init_profile,
  979. .get_dynpm_state = &r600_pm_get_dynpm_state,
  980. .get_engine_clock = &radeon_atom_get_engine_clock,
  981. .set_engine_clock = &radeon_atom_set_engine_clock,
  982. .get_memory_clock = &radeon_atom_get_memory_clock,
  983. .set_memory_clock = &radeon_atom_set_memory_clock,
  984. .get_pcie_lanes = &r600_get_pcie_lanes,
  985. .set_pcie_lanes = &r600_set_pcie_lanes,
  986. .set_clock_gating = NULL,
  987. },
  988. .pflip = {
  989. .pre_page_flip = &rs600_pre_page_flip,
  990. .page_flip = &rs600_page_flip,
  991. .post_page_flip = &rs600_post_page_flip,
  992. },
  993. };
  994. static struct radeon_asic rs780_asic = {
  995. .init = &r600_init,
  996. .fini = &r600_fini,
  997. .suspend = &r600_suspend,
  998. .resume = &r600_resume,
  999. .vga_set_state = &r600_vga_set_state,
  1000. .asic_reset = &r600_asic_reset,
  1001. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1002. .gui_idle = &r600_gui_idle,
  1003. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1004. .get_xclk = &r600_get_xclk,
  1005. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1006. .gart = {
  1007. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1008. .set_page = &rs600_gart_set_page,
  1009. },
  1010. .ring = {
  1011. [RADEON_RING_TYPE_GFX_INDEX] = {
  1012. .ib_execute = &r600_ring_ib_execute,
  1013. .emit_fence = &r600_fence_ring_emit,
  1014. .emit_semaphore = &r600_semaphore_ring_emit,
  1015. .cs_parse = &r600_cs_parse,
  1016. .ring_test = &r600_ring_test,
  1017. .ib_test = &r600_ib_test,
  1018. .is_lockup = &r600_gfx_is_lockup,
  1019. },
  1020. [R600_RING_TYPE_DMA_INDEX] = {
  1021. .ib_execute = &r600_dma_ring_ib_execute,
  1022. .emit_fence = &r600_dma_fence_ring_emit,
  1023. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1024. .cs_parse = &r600_dma_cs_parse,
  1025. .ring_test = &r600_dma_ring_test,
  1026. .ib_test = &r600_dma_ib_test,
  1027. .is_lockup = &r600_dma_is_lockup,
  1028. }
  1029. },
  1030. .irq = {
  1031. .set = &r600_irq_set,
  1032. .process = &r600_irq_process,
  1033. },
  1034. .display = {
  1035. .bandwidth_update = &rs690_bandwidth_update,
  1036. .get_vblank_counter = &rs600_get_vblank_counter,
  1037. .wait_for_vblank = &avivo_wait_for_vblank,
  1038. .set_backlight_level = &atombios_set_backlight_level,
  1039. .get_backlight_level = &atombios_get_backlight_level,
  1040. },
  1041. .copy = {
  1042. .blit = &r600_copy_blit,
  1043. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1044. .dma = &r600_copy_dma,
  1045. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1046. .copy = &r600_copy_dma,
  1047. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1048. },
  1049. .surface = {
  1050. .set_reg = r600_set_surface_reg,
  1051. .clear_reg = r600_clear_surface_reg,
  1052. },
  1053. .hpd = {
  1054. .init = &r600_hpd_init,
  1055. .fini = &r600_hpd_fini,
  1056. .sense = &r600_hpd_sense,
  1057. .set_polarity = &r600_hpd_set_polarity,
  1058. },
  1059. .pm = {
  1060. .misc = &r600_pm_misc,
  1061. .prepare = &rs600_pm_prepare,
  1062. .finish = &rs600_pm_finish,
  1063. .init_profile = &rs780_pm_init_profile,
  1064. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1065. .get_engine_clock = &radeon_atom_get_engine_clock,
  1066. .set_engine_clock = &radeon_atom_set_engine_clock,
  1067. .get_memory_clock = NULL,
  1068. .set_memory_clock = NULL,
  1069. .get_pcie_lanes = NULL,
  1070. .set_pcie_lanes = NULL,
  1071. .set_clock_gating = NULL,
  1072. },
  1073. .pflip = {
  1074. .pre_page_flip = &rs600_pre_page_flip,
  1075. .page_flip = &rs600_page_flip,
  1076. .post_page_flip = &rs600_post_page_flip,
  1077. },
  1078. };
  1079. static struct radeon_asic rv770_asic = {
  1080. .init = &rv770_init,
  1081. .fini = &rv770_fini,
  1082. .suspend = &rv770_suspend,
  1083. .resume = &rv770_resume,
  1084. .asic_reset = &r600_asic_reset,
  1085. .vga_set_state = &r600_vga_set_state,
  1086. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1087. .gui_idle = &r600_gui_idle,
  1088. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1089. .get_xclk = &rv770_get_xclk,
  1090. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1091. .gart = {
  1092. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1093. .set_page = &rs600_gart_set_page,
  1094. },
  1095. .ring = {
  1096. [RADEON_RING_TYPE_GFX_INDEX] = {
  1097. .ib_execute = &r600_ring_ib_execute,
  1098. .emit_fence = &r600_fence_ring_emit,
  1099. .emit_semaphore = &r600_semaphore_ring_emit,
  1100. .cs_parse = &r600_cs_parse,
  1101. .ring_test = &r600_ring_test,
  1102. .ib_test = &r600_ib_test,
  1103. .is_lockup = &r600_gfx_is_lockup,
  1104. },
  1105. [R600_RING_TYPE_DMA_INDEX] = {
  1106. .ib_execute = &r600_dma_ring_ib_execute,
  1107. .emit_fence = &r600_dma_fence_ring_emit,
  1108. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1109. .cs_parse = &r600_dma_cs_parse,
  1110. .ring_test = &r600_dma_ring_test,
  1111. .ib_test = &r600_dma_ib_test,
  1112. .is_lockup = &r600_dma_is_lockup,
  1113. },
  1114. [R600_RING_TYPE_UVD_INDEX] = {
  1115. .ib_execute = &r600_uvd_ib_execute,
  1116. .emit_fence = &r600_uvd_fence_emit,
  1117. .emit_semaphore = &r600_uvd_semaphore_emit,
  1118. .cs_parse = &radeon_uvd_cs_parse,
  1119. .ring_test = &r600_uvd_ring_test,
  1120. .ib_test = &r600_uvd_ib_test,
  1121. .is_lockup = &radeon_ring_test_lockup,
  1122. }
  1123. },
  1124. .irq = {
  1125. .set = &r600_irq_set,
  1126. .process = &r600_irq_process,
  1127. },
  1128. .display = {
  1129. .bandwidth_update = &rv515_bandwidth_update,
  1130. .get_vblank_counter = &rs600_get_vblank_counter,
  1131. .wait_for_vblank = &avivo_wait_for_vblank,
  1132. .set_backlight_level = &atombios_set_backlight_level,
  1133. .get_backlight_level = &atombios_get_backlight_level,
  1134. },
  1135. .copy = {
  1136. .blit = &r600_copy_blit,
  1137. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1138. .dma = &rv770_copy_dma,
  1139. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1140. .copy = &rv770_copy_dma,
  1141. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1142. },
  1143. .surface = {
  1144. .set_reg = r600_set_surface_reg,
  1145. .clear_reg = r600_clear_surface_reg,
  1146. },
  1147. .hpd = {
  1148. .init = &r600_hpd_init,
  1149. .fini = &r600_hpd_fini,
  1150. .sense = &r600_hpd_sense,
  1151. .set_polarity = &r600_hpd_set_polarity,
  1152. },
  1153. .pm = {
  1154. .misc = &rv770_pm_misc,
  1155. .prepare = &rs600_pm_prepare,
  1156. .finish = &rs600_pm_finish,
  1157. .init_profile = &r600_pm_init_profile,
  1158. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1159. .get_engine_clock = &radeon_atom_get_engine_clock,
  1160. .set_engine_clock = &radeon_atom_set_engine_clock,
  1161. .get_memory_clock = &radeon_atom_get_memory_clock,
  1162. .set_memory_clock = &radeon_atom_set_memory_clock,
  1163. .get_pcie_lanes = &r600_get_pcie_lanes,
  1164. .set_pcie_lanes = &r600_set_pcie_lanes,
  1165. .set_clock_gating = &radeon_atom_set_clock_gating,
  1166. },
  1167. .pflip = {
  1168. .pre_page_flip = &rs600_pre_page_flip,
  1169. .page_flip = &rv770_page_flip,
  1170. .post_page_flip = &rs600_post_page_flip,
  1171. },
  1172. };
  1173. static struct radeon_asic evergreen_asic = {
  1174. .init = &evergreen_init,
  1175. .fini = &evergreen_fini,
  1176. .suspend = &evergreen_suspend,
  1177. .resume = &evergreen_resume,
  1178. .asic_reset = &evergreen_asic_reset,
  1179. .vga_set_state = &r600_vga_set_state,
  1180. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1181. .gui_idle = &r600_gui_idle,
  1182. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1183. .get_xclk = &rv770_get_xclk,
  1184. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1185. .gart = {
  1186. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1187. .set_page = &rs600_gart_set_page,
  1188. },
  1189. .ring = {
  1190. [RADEON_RING_TYPE_GFX_INDEX] = {
  1191. .ib_execute = &evergreen_ring_ib_execute,
  1192. .emit_fence = &r600_fence_ring_emit,
  1193. .emit_semaphore = &r600_semaphore_ring_emit,
  1194. .cs_parse = &evergreen_cs_parse,
  1195. .ring_test = &r600_ring_test,
  1196. .ib_test = &r600_ib_test,
  1197. .is_lockup = &evergreen_gfx_is_lockup,
  1198. },
  1199. [R600_RING_TYPE_DMA_INDEX] = {
  1200. .ib_execute = &evergreen_dma_ring_ib_execute,
  1201. .emit_fence = &evergreen_dma_fence_ring_emit,
  1202. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1203. .cs_parse = &evergreen_dma_cs_parse,
  1204. .ring_test = &r600_dma_ring_test,
  1205. .ib_test = &r600_dma_ib_test,
  1206. .is_lockup = &evergreen_dma_is_lockup,
  1207. },
  1208. [R600_RING_TYPE_UVD_INDEX] = {
  1209. .ib_execute = &r600_uvd_ib_execute,
  1210. .emit_fence = &r600_uvd_fence_emit,
  1211. .emit_semaphore = &r600_uvd_semaphore_emit,
  1212. .cs_parse = &radeon_uvd_cs_parse,
  1213. .ring_test = &r600_uvd_ring_test,
  1214. .ib_test = &r600_uvd_ib_test,
  1215. .is_lockup = &radeon_ring_test_lockup,
  1216. }
  1217. },
  1218. .irq = {
  1219. .set = &evergreen_irq_set,
  1220. .process = &evergreen_irq_process,
  1221. },
  1222. .display = {
  1223. .bandwidth_update = &evergreen_bandwidth_update,
  1224. .get_vblank_counter = &evergreen_get_vblank_counter,
  1225. .wait_for_vblank = &dce4_wait_for_vblank,
  1226. .set_backlight_level = &atombios_set_backlight_level,
  1227. .get_backlight_level = &atombios_get_backlight_level,
  1228. },
  1229. .copy = {
  1230. .blit = &r600_copy_blit,
  1231. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1232. .dma = &evergreen_copy_dma,
  1233. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1234. .copy = &evergreen_copy_dma,
  1235. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1236. },
  1237. .surface = {
  1238. .set_reg = r600_set_surface_reg,
  1239. .clear_reg = r600_clear_surface_reg,
  1240. },
  1241. .hpd = {
  1242. .init = &evergreen_hpd_init,
  1243. .fini = &evergreen_hpd_fini,
  1244. .sense = &evergreen_hpd_sense,
  1245. .set_polarity = &evergreen_hpd_set_polarity,
  1246. },
  1247. .pm = {
  1248. .misc = &evergreen_pm_misc,
  1249. .prepare = &evergreen_pm_prepare,
  1250. .finish = &evergreen_pm_finish,
  1251. .init_profile = &r600_pm_init_profile,
  1252. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1253. .get_engine_clock = &radeon_atom_get_engine_clock,
  1254. .set_engine_clock = &radeon_atom_set_engine_clock,
  1255. .get_memory_clock = &radeon_atom_get_memory_clock,
  1256. .set_memory_clock = &radeon_atom_set_memory_clock,
  1257. .get_pcie_lanes = &r600_get_pcie_lanes,
  1258. .set_pcie_lanes = &r600_set_pcie_lanes,
  1259. .set_clock_gating = NULL,
  1260. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1261. },
  1262. .pflip = {
  1263. .pre_page_flip = &evergreen_pre_page_flip,
  1264. .page_flip = &evergreen_page_flip,
  1265. .post_page_flip = &evergreen_post_page_flip,
  1266. },
  1267. };
  1268. static struct radeon_asic sumo_asic = {
  1269. .init = &evergreen_init,
  1270. .fini = &evergreen_fini,
  1271. .suspend = &evergreen_suspend,
  1272. .resume = &evergreen_resume,
  1273. .asic_reset = &evergreen_asic_reset,
  1274. .vga_set_state = &r600_vga_set_state,
  1275. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1276. .gui_idle = &r600_gui_idle,
  1277. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1278. .get_xclk = &r600_get_xclk,
  1279. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1280. .gart = {
  1281. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1282. .set_page = &rs600_gart_set_page,
  1283. },
  1284. .ring = {
  1285. [RADEON_RING_TYPE_GFX_INDEX] = {
  1286. .ib_execute = &evergreen_ring_ib_execute,
  1287. .emit_fence = &r600_fence_ring_emit,
  1288. .emit_semaphore = &r600_semaphore_ring_emit,
  1289. .cs_parse = &evergreen_cs_parse,
  1290. .ring_test = &r600_ring_test,
  1291. .ib_test = &r600_ib_test,
  1292. .is_lockup = &evergreen_gfx_is_lockup,
  1293. },
  1294. [R600_RING_TYPE_DMA_INDEX] = {
  1295. .ib_execute = &evergreen_dma_ring_ib_execute,
  1296. .emit_fence = &evergreen_dma_fence_ring_emit,
  1297. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1298. .cs_parse = &evergreen_dma_cs_parse,
  1299. .ring_test = &r600_dma_ring_test,
  1300. .ib_test = &r600_dma_ib_test,
  1301. .is_lockup = &evergreen_dma_is_lockup,
  1302. },
  1303. [R600_RING_TYPE_UVD_INDEX] = {
  1304. .ib_execute = &r600_uvd_ib_execute,
  1305. .emit_fence = &r600_uvd_fence_emit,
  1306. .emit_semaphore = &r600_uvd_semaphore_emit,
  1307. .cs_parse = &radeon_uvd_cs_parse,
  1308. .ring_test = &r600_uvd_ring_test,
  1309. .ib_test = &r600_uvd_ib_test,
  1310. .is_lockup = &radeon_ring_test_lockup,
  1311. }
  1312. },
  1313. .irq = {
  1314. .set = &evergreen_irq_set,
  1315. .process = &evergreen_irq_process,
  1316. },
  1317. .display = {
  1318. .bandwidth_update = &evergreen_bandwidth_update,
  1319. .get_vblank_counter = &evergreen_get_vblank_counter,
  1320. .wait_for_vblank = &dce4_wait_for_vblank,
  1321. .set_backlight_level = &atombios_set_backlight_level,
  1322. .get_backlight_level = &atombios_get_backlight_level,
  1323. },
  1324. .copy = {
  1325. .blit = &r600_copy_blit,
  1326. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1327. .dma = &evergreen_copy_dma,
  1328. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1329. .copy = &evergreen_copy_dma,
  1330. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1331. },
  1332. .surface = {
  1333. .set_reg = r600_set_surface_reg,
  1334. .clear_reg = r600_clear_surface_reg,
  1335. },
  1336. .hpd = {
  1337. .init = &evergreen_hpd_init,
  1338. .fini = &evergreen_hpd_fini,
  1339. .sense = &evergreen_hpd_sense,
  1340. .set_polarity = &evergreen_hpd_set_polarity,
  1341. },
  1342. .pm = {
  1343. .misc = &evergreen_pm_misc,
  1344. .prepare = &evergreen_pm_prepare,
  1345. .finish = &evergreen_pm_finish,
  1346. .init_profile = &sumo_pm_init_profile,
  1347. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1348. .get_engine_clock = &radeon_atom_get_engine_clock,
  1349. .set_engine_clock = &radeon_atom_set_engine_clock,
  1350. .get_memory_clock = NULL,
  1351. .set_memory_clock = NULL,
  1352. .get_pcie_lanes = NULL,
  1353. .set_pcie_lanes = NULL,
  1354. .set_clock_gating = NULL,
  1355. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1356. },
  1357. .pflip = {
  1358. .pre_page_flip = &evergreen_pre_page_flip,
  1359. .page_flip = &evergreen_page_flip,
  1360. .post_page_flip = &evergreen_post_page_flip,
  1361. },
  1362. };
  1363. static struct radeon_asic btc_asic = {
  1364. .init = &evergreen_init,
  1365. .fini = &evergreen_fini,
  1366. .suspend = &evergreen_suspend,
  1367. .resume = &evergreen_resume,
  1368. .asic_reset = &evergreen_asic_reset,
  1369. .vga_set_state = &r600_vga_set_state,
  1370. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1371. .gui_idle = &r600_gui_idle,
  1372. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1373. .get_xclk = &rv770_get_xclk,
  1374. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1375. .gart = {
  1376. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1377. .set_page = &rs600_gart_set_page,
  1378. },
  1379. .ring = {
  1380. [RADEON_RING_TYPE_GFX_INDEX] = {
  1381. .ib_execute = &evergreen_ring_ib_execute,
  1382. .emit_fence = &r600_fence_ring_emit,
  1383. .emit_semaphore = &r600_semaphore_ring_emit,
  1384. .cs_parse = &evergreen_cs_parse,
  1385. .ring_test = &r600_ring_test,
  1386. .ib_test = &r600_ib_test,
  1387. .is_lockup = &evergreen_gfx_is_lockup,
  1388. },
  1389. [R600_RING_TYPE_DMA_INDEX] = {
  1390. .ib_execute = &evergreen_dma_ring_ib_execute,
  1391. .emit_fence = &evergreen_dma_fence_ring_emit,
  1392. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1393. .cs_parse = &evergreen_dma_cs_parse,
  1394. .ring_test = &r600_dma_ring_test,
  1395. .ib_test = &r600_dma_ib_test,
  1396. .is_lockup = &evergreen_dma_is_lockup,
  1397. },
  1398. [R600_RING_TYPE_UVD_INDEX] = {
  1399. .ib_execute = &r600_uvd_ib_execute,
  1400. .emit_fence = &r600_uvd_fence_emit,
  1401. .emit_semaphore = &r600_uvd_semaphore_emit,
  1402. .cs_parse = &radeon_uvd_cs_parse,
  1403. .ring_test = &r600_uvd_ring_test,
  1404. .ib_test = &r600_uvd_ib_test,
  1405. .is_lockup = &radeon_ring_test_lockup,
  1406. }
  1407. },
  1408. .irq = {
  1409. .set = &evergreen_irq_set,
  1410. .process = &evergreen_irq_process,
  1411. },
  1412. .display = {
  1413. .bandwidth_update = &evergreen_bandwidth_update,
  1414. .get_vblank_counter = &evergreen_get_vblank_counter,
  1415. .wait_for_vblank = &dce4_wait_for_vblank,
  1416. .set_backlight_level = &atombios_set_backlight_level,
  1417. .get_backlight_level = &atombios_get_backlight_level,
  1418. },
  1419. .copy = {
  1420. .blit = &r600_copy_blit,
  1421. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1422. .dma = &evergreen_copy_dma,
  1423. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1424. .copy = &evergreen_copy_dma,
  1425. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1426. },
  1427. .surface = {
  1428. .set_reg = r600_set_surface_reg,
  1429. .clear_reg = r600_clear_surface_reg,
  1430. },
  1431. .hpd = {
  1432. .init = &evergreen_hpd_init,
  1433. .fini = &evergreen_hpd_fini,
  1434. .sense = &evergreen_hpd_sense,
  1435. .set_polarity = &evergreen_hpd_set_polarity,
  1436. },
  1437. .pm = {
  1438. .misc = &evergreen_pm_misc,
  1439. .prepare = &evergreen_pm_prepare,
  1440. .finish = &evergreen_pm_finish,
  1441. .init_profile = &btc_pm_init_profile,
  1442. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1443. .get_engine_clock = &radeon_atom_get_engine_clock,
  1444. .set_engine_clock = &radeon_atom_set_engine_clock,
  1445. .get_memory_clock = &radeon_atom_get_memory_clock,
  1446. .set_memory_clock = &radeon_atom_set_memory_clock,
  1447. .get_pcie_lanes = NULL,
  1448. .set_pcie_lanes = NULL,
  1449. .set_clock_gating = NULL,
  1450. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1451. },
  1452. .pflip = {
  1453. .pre_page_flip = &evergreen_pre_page_flip,
  1454. .page_flip = &evergreen_page_flip,
  1455. .post_page_flip = &evergreen_post_page_flip,
  1456. },
  1457. };
  1458. static struct radeon_asic cayman_asic = {
  1459. .init = &cayman_init,
  1460. .fini = &cayman_fini,
  1461. .suspend = &cayman_suspend,
  1462. .resume = &cayman_resume,
  1463. .asic_reset = &cayman_asic_reset,
  1464. .vga_set_state = &r600_vga_set_state,
  1465. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1466. .gui_idle = &r600_gui_idle,
  1467. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1468. .get_xclk = &rv770_get_xclk,
  1469. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1470. .gart = {
  1471. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1472. .set_page = &rs600_gart_set_page,
  1473. },
  1474. .vm = {
  1475. .init = &cayman_vm_init,
  1476. .fini = &cayman_vm_fini,
  1477. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1478. .set_page = &cayman_vm_set_page,
  1479. },
  1480. .ring = {
  1481. [RADEON_RING_TYPE_GFX_INDEX] = {
  1482. .ib_execute = &cayman_ring_ib_execute,
  1483. .ib_parse = &evergreen_ib_parse,
  1484. .emit_fence = &cayman_fence_ring_emit,
  1485. .emit_semaphore = &r600_semaphore_ring_emit,
  1486. .cs_parse = &evergreen_cs_parse,
  1487. .ring_test = &r600_ring_test,
  1488. .ib_test = &r600_ib_test,
  1489. .is_lockup = &cayman_gfx_is_lockup,
  1490. .vm_flush = &cayman_vm_flush,
  1491. },
  1492. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1493. .ib_execute = &cayman_ring_ib_execute,
  1494. .ib_parse = &evergreen_ib_parse,
  1495. .emit_fence = &cayman_fence_ring_emit,
  1496. .emit_semaphore = &r600_semaphore_ring_emit,
  1497. .cs_parse = &evergreen_cs_parse,
  1498. .ring_test = &r600_ring_test,
  1499. .ib_test = &r600_ib_test,
  1500. .is_lockup = &cayman_gfx_is_lockup,
  1501. .vm_flush = &cayman_vm_flush,
  1502. },
  1503. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1504. .ib_execute = &cayman_ring_ib_execute,
  1505. .ib_parse = &evergreen_ib_parse,
  1506. .emit_fence = &cayman_fence_ring_emit,
  1507. .emit_semaphore = &r600_semaphore_ring_emit,
  1508. .cs_parse = &evergreen_cs_parse,
  1509. .ring_test = &r600_ring_test,
  1510. .ib_test = &r600_ib_test,
  1511. .is_lockup = &cayman_gfx_is_lockup,
  1512. .vm_flush = &cayman_vm_flush,
  1513. },
  1514. [R600_RING_TYPE_DMA_INDEX] = {
  1515. .ib_execute = &cayman_dma_ring_ib_execute,
  1516. .ib_parse = &evergreen_dma_ib_parse,
  1517. .emit_fence = &evergreen_dma_fence_ring_emit,
  1518. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1519. .cs_parse = &evergreen_dma_cs_parse,
  1520. .ring_test = &r600_dma_ring_test,
  1521. .ib_test = &r600_dma_ib_test,
  1522. .is_lockup = &cayman_dma_is_lockup,
  1523. .vm_flush = &cayman_dma_vm_flush,
  1524. },
  1525. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1526. .ib_execute = &cayman_dma_ring_ib_execute,
  1527. .ib_parse = &evergreen_dma_ib_parse,
  1528. .emit_fence = &evergreen_dma_fence_ring_emit,
  1529. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1530. .cs_parse = &evergreen_dma_cs_parse,
  1531. .ring_test = &r600_dma_ring_test,
  1532. .ib_test = &r600_dma_ib_test,
  1533. .is_lockup = &cayman_dma_is_lockup,
  1534. .vm_flush = &cayman_dma_vm_flush,
  1535. },
  1536. [R600_RING_TYPE_UVD_INDEX] = {
  1537. .ib_execute = &r600_uvd_ib_execute,
  1538. .emit_fence = &r600_uvd_fence_emit,
  1539. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1540. .cs_parse = &radeon_uvd_cs_parse,
  1541. .ring_test = &r600_uvd_ring_test,
  1542. .ib_test = &r600_uvd_ib_test,
  1543. .is_lockup = &radeon_ring_test_lockup,
  1544. }
  1545. },
  1546. .irq = {
  1547. .set = &evergreen_irq_set,
  1548. .process = &evergreen_irq_process,
  1549. },
  1550. .display = {
  1551. .bandwidth_update = &evergreen_bandwidth_update,
  1552. .get_vblank_counter = &evergreen_get_vblank_counter,
  1553. .wait_for_vblank = &dce4_wait_for_vblank,
  1554. .set_backlight_level = &atombios_set_backlight_level,
  1555. .get_backlight_level = &atombios_get_backlight_level,
  1556. },
  1557. .copy = {
  1558. .blit = &r600_copy_blit,
  1559. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1560. .dma = &evergreen_copy_dma,
  1561. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1562. .copy = &evergreen_copy_dma,
  1563. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1564. },
  1565. .surface = {
  1566. .set_reg = r600_set_surface_reg,
  1567. .clear_reg = r600_clear_surface_reg,
  1568. },
  1569. .hpd = {
  1570. .init = &evergreen_hpd_init,
  1571. .fini = &evergreen_hpd_fini,
  1572. .sense = &evergreen_hpd_sense,
  1573. .set_polarity = &evergreen_hpd_set_polarity,
  1574. },
  1575. .pm = {
  1576. .misc = &evergreen_pm_misc,
  1577. .prepare = &evergreen_pm_prepare,
  1578. .finish = &evergreen_pm_finish,
  1579. .init_profile = &btc_pm_init_profile,
  1580. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1581. .get_engine_clock = &radeon_atom_get_engine_clock,
  1582. .set_engine_clock = &radeon_atom_set_engine_clock,
  1583. .get_memory_clock = &radeon_atom_get_memory_clock,
  1584. .set_memory_clock = &radeon_atom_set_memory_clock,
  1585. .get_pcie_lanes = NULL,
  1586. .set_pcie_lanes = NULL,
  1587. .set_clock_gating = NULL,
  1588. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1589. },
  1590. .pflip = {
  1591. .pre_page_flip = &evergreen_pre_page_flip,
  1592. .page_flip = &evergreen_page_flip,
  1593. .post_page_flip = &evergreen_post_page_flip,
  1594. },
  1595. };
  1596. static struct radeon_asic trinity_asic = {
  1597. .init = &cayman_init,
  1598. .fini = &cayman_fini,
  1599. .suspend = &cayman_suspend,
  1600. .resume = &cayman_resume,
  1601. .asic_reset = &cayman_asic_reset,
  1602. .vga_set_state = &r600_vga_set_state,
  1603. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1604. .gui_idle = &r600_gui_idle,
  1605. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1606. .get_xclk = &r600_get_xclk,
  1607. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1608. .gart = {
  1609. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1610. .set_page = &rs600_gart_set_page,
  1611. },
  1612. .vm = {
  1613. .init = &cayman_vm_init,
  1614. .fini = &cayman_vm_fini,
  1615. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1616. .set_page = &cayman_vm_set_page,
  1617. },
  1618. .ring = {
  1619. [RADEON_RING_TYPE_GFX_INDEX] = {
  1620. .ib_execute = &cayman_ring_ib_execute,
  1621. .ib_parse = &evergreen_ib_parse,
  1622. .emit_fence = &cayman_fence_ring_emit,
  1623. .emit_semaphore = &r600_semaphore_ring_emit,
  1624. .cs_parse = &evergreen_cs_parse,
  1625. .ring_test = &r600_ring_test,
  1626. .ib_test = &r600_ib_test,
  1627. .is_lockup = &cayman_gfx_is_lockup,
  1628. .vm_flush = &cayman_vm_flush,
  1629. },
  1630. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1631. .ib_execute = &cayman_ring_ib_execute,
  1632. .ib_parse = &evergreen_ib_parse,
  1633. .emit_fence = &cayman_fence_ring_emit,
  1634. .emit_semaphore = &r600_semaphore_ring_emit,
  1635. .cs_parse = &evergreen_cs_parse,
  1636. .ring_test = &r600_ring_test,
  1637. .ib_test = &r600_ib_test,
  1638. .is_lockup = &cayman_gfx_is_lockup,
  1639. .vm_flush = &cayman_vm_flush,
  1640. },
  1641. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1642. .ib_execute = &cayman_ring_ib_execute,
  1643. .ib_parse = &evergreen_ib_parse,
  1644. .emit_fence = &cayman_fence_ring_emit,
  1645. .emit_semaphore = &r600_semaphore_ring_emit,
  1646. .cs_parse = &evergreen_cs_parse,
  1647. .ring_test = &r600_ring_test,
  1648. .ib_test = &r600_ib_test,
  1649. .is_lockup = &cayman_gfx_is_lockup,
  1650. .vm_flush = &cayman_vm_flush,
  1651. },
  1652. [R600_RING_TYPE_DMA_INDEX] = {
  1653. .ib_execute = &cayman_dma_ring_ib_execute,
  1654. .ib_parse = &evergreen_dma_ib_parse,
  1655. .emit_fence = &evergreen_dma_fence_ring_emit,
  1656. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1657. .cs_parse = &evergreen_dma_cs_parse,
  1658. .ring_test = &r600_dma_ring_test,
  1659. .ib_test = &r600_dma_ib_test,
  1660. .is_lockup = &cayman_dma_is_lockup,
  1661. .vm_flush = &cayman_dma_vm_flush,
  1662. },
  1663. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1664. .ib_execute = &cayman_dma_ring_ib_execute,
  1665. .ib_parse = &evergreen_dma_ib_parse,
  1666. .emit_fence = &evergreen_dma_fence_ring_emit,
  1667. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1668. .cs_parse = &evergreen_dma_cs_parse,
  1669. .ring_test = &r600_dma_ring_test,
  1670. .ib_test = &r600_dma_ib_test,
  1671. .is_lockup = &cayman_dma_is_lockup,
  1672. .vm_flush = &cayman_dma_vm_flush,
  1673. },
  1674. [R600_RING_TYPE_UVD_INDEX] = {
  1675. .ib_execute = &r600_uvd_ib_execute,
  1676. .emit_fence = &r600_uvd_fence_emit,
  1677. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1678. .cs_parse = &radeon_uvd_cs_parse,
  1679. .ring_test = &r600_uvd_ring_test,
  1680. .ib_test = &r600_uvd_ib_test,
  1681. .is_lockup = &radeon_ring_test_lockup,
  1682. }
  1683. },
  1684. .irq = {
  1685. .set = &evergreen_irq_set,
  1686. .process = &evergreen_irq_process,
  1687. },
  1688. .display = {
  1689. .bandwidth_update = &dce6_bandwidth_update,
  1690. .get_vblank_counter = &evergreen_get_vblank_counter,
  1691. .wait_for_vblank = &dce4_wait_for_vblank,
  1692. .set_backlight_level = &atombios_set_backlight_level,
  1693. .get_backlight_level = &atombios_get_backlight_level,
  1694. },
  1695. .copy = {
  1696. .blit = &r600_copy_blit,
  1697. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1698. .dma = &evergreen_copy_dma,
  1699. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1700. .copy = &evergreen_copy_dma,
  1701. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1702. },
  1703. .surface = {
  1704. .set_reg = r600_set_surface_reg,
  1705. .clear_reg = r600_clear_surface_reg,
  1706. },
  1707. .hpd = {
  1708. .init = &evergreen_hpd_init,
  1709. .fini = &evergreen_hpd_fini,
  1710. .sense = &evergreen_hpd_sense,
  1711. .set_polarity = &evergreen_hpd_set_polarity,
  1712. },
  1713. .pm = {
  1714. .misc = &evergreen_pm_misc,
  1715. .prepare = &evergreen_pm_prepare,
  1716. .finish = &evergreen_pm_finish,
  1717. .init_profile = &sumo_pm_init_profile,
  1718. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1719. .get_engine_clock = &radeon_atom_get_engine_clock,
  1720. .set_engine_clock = &radeon_atom_set_engine_clock,
  1721. .get_memory_clock = NULL,
  1722. .set_memory_clock = NULL,
  1723. .get_pcie_lanes = NULL,
  1724. .set_pcie_lanes = NULL,
  1725. .set_clock_gating = NULL,
  1726. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1727. },
  1728. .pflip = {
  1729. .pre_page_flip = &evergreen_pre_page_flip,
  1730. .page_flip = &evergreen_page_flip,
  1731. .post_page_flip = &evergreen_post_page_flip,
  1732. },
  1733. };
  1734. static struct radeon_asic si_asic = {
  1735. .init = &si_init,
  1736. .fini = &si_fini,
  1737. .suspend = &si_suspend,
  1738. .resume = &si_resume,
  1739. .asic_reset = &si_asic_reset,
  1740. .vga_set_state = &r600_vga_set_state,
  1741. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1742. .gui_idle = &r600_gui_idle,
  1743. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1744. .get_xclk = &si_get_xclk,
  1745. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  1746. .gart = {
  1747. .tlb_flush = &si_pcie_gart_tlb_flush,
  1748. .set_page = &rs600_gart_set_page,
  1749. },
  1750. .vm = {
  1751. .init = &si_vm_init,
  1752. .fini = &si_vm_fini,
  1753. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1754. .set_page = &si_vm_set_page,
  1755. },
  1756. .ring = {
  1757. [RADEON_RING_TYPE_GFX_INDEX] = {
  1758. .ib_execute = &si_ring_ib_execute,
  1759. .ib_parse = &si_ib_parse,
  1760. .emit_fence = &si_fence_ring_emit,
  1761. .emit_semaphore = &r600_semaphore_ring_emit,
  1762. .cs_parse = NULL,
  1763. .ring_test = &r600_ring_test,
  1764. .ib_test = &r600_ib_test,
  1765. .is_lockup = &si_gfx_is_lockup,
  1766. .vm_flush = &si_vm_flush,
  1767. },
  1768. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1769. .ib_execute = &si_ring_ib_execute,
  1770. .ib_parse = &si_ib_parse,
  1771. .emit_fence = &si_fence_ring_emit,
  1772. .emit_semaphore = &r600_semaphore_ring_emit,
  1773. .cs_parse = NULL,
  1774. .ring_test = &r600_ring_test,
  1775. .ib_test = &r600_ib_test,
  1776. .is_lockup = &si_gfx_is_lockup,
  1777. .vm_flush = &si_vm_flush,
  1778. },
  1779. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1780. .ib_execute = &si_ring_ib_execute,
  1781. .ib_parse = &si_ib_parse,
  1782. .emit_fence = &si_fence_ring_emit,
  1783. .emit_semaphore = &r600_semaphore_ring_emit,
  1784. .cs_parse = NULL,
  1785. .ring_test = &r600_ring_test,
  1786. .ib_test = &r600_ib_test,
  1787. .is_lockup = &si_gfx_is_lockup,
  1788. .vm_flush = &si_vm_flush,
  1789. },
  1790. [R600_RING_TYPE_DMA_INDEX] = {
  1791. .ib_execute = &cayman_dma_ring_ib_execute,
  1792. .ib_parse = &evergreen_dma_ib_parse,
  1793. .emit_fence = &evergreen_dma_fence_ring_emit,
  1794. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1795. .cs_parse = NULL,
  1796. .ring_test = &r600_dma_ring_test,
  1797. .ib_test = &r600_dma_ib_test,
  1798. .is_lockup = &si_dma_is_lockup,
  1799. .vm_flush = &si_dma_vm_flush,
  1800. },
  1801. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1802. .ib_execute = &cayman_dma_ring_ib_execute,
  1803. .ib_parse = &evergreen_dma_ib_parse,
  1804. .emit_fence = &evergreen_dma_fence_ring_emit,
  1805. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1806. .cs_parse = NULL,
  1807. .ring_test = &r600_dma_ring_test,
  1808. .ib_test = &r600_dma_ib_test,
  1809. .is_lockup = &si_dma_is_lockup,
  1810. .vm_flush = &si_dma_vm_flush,
  1811. },
  1812. [R600_RING_TYPE_UVD_INDEX] = {
  1813. .ib_execute = &r600_uvd_ib_execute,
  1814. .emit_fence = &r600_uvd_fence_emit,
  1815. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1816. .cs_parse = &radeon_uvd_cs_parse,
  1817. .ring_test = &r600_uvd_ring_test,
  1818. .ib_test = &r600_uvd_ib_test,
  1819. .is_lockup = &radeon_ring_test_lockup,
  1820. }
  1821. },
  1822. .irq = {
  1823. .set = &si_irq_set,
  1824. .process = &si_irq_process,
  1825. },
  1826. .display = {
  1827. .bandwidth_update = &dce6_bandwidth_update,
  1828. .get_vblank_counter = &evergreen_get_vblank_counter,
  1829. .wait_for_vblank = &dce4_wait_for_vblank,
  1830. .set_backlight_level = &atombios_set_backlight_level,
  1831. .get_backlight_level = &atombios_get_backlight_level,
  1832. },
  1833. .copy = {
  1834. .blit = NULL,
  1835. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1836. .dma = &si_copy_dma,
  1837. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1838. .copy = &si_copy_dma,
  1839. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1840. },
  1841. .surface = {
  1842. .set_reg = r600_set_surface_reg,
  1843. .clear_reg = r600_clear_surface_reg,
  1844. },
  1845. .hpd = {
  1846. .init = &evergreen_hpd_init,
  1847. .fini = &evergreen_hpd_fini,
  1848. .sense = &evergreen_hpd_sense,
  1849. .set_polarity = &evergreen_hpd_set_polarity,
  1850. },
  1851. .pm = {
  1852. .misc = &evergreen_pm_misc,
  1853. .prepare = &evergreen_pm_prepare,
  1854. .finish = &evergreen_pm_finish,
  1855. .init_profile = &sumo_pm_init_profile,
  1856. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1857. .get_engine_clock = &radeon_atom_get_engine_clock,
  1858. .set_engine_clock = &radeon_atom_set_engine_clock,
  1859. .get_memory_clock = &radeon_atom_get_memory_clock,
  1860. .set_memory_clock = &radeon_atom_set_memory_clock,
  1861. .get_pcie_lanes = NULL,
  1862. .set_pcie_lanes = NULL,
  1863. .set_clock_gating = NULL,
  1864. .set_uvd_clocks = &si_set_uvd_clocks,
  1865. },
  1866. .pflip = {
  1867. .pre_page_flip = &evergreen_pre_page_flip,
  1868. .page_flip = &evergreen_page_flip,
  1869. .post_page_flip = &evergreen_post_page_flip,
  1870. },
  1871. };
  1872. /**
  1873. * radeon_asic_init - register asic specific callbacks
  1874. *
  1875. * @rdev: radeon device pointer
  1876. *
  1877. * Registers the appropriate asic specific callbacks for each
  1878. * chip family. Also sets other asics specific info like the number
  1879. * of crtcs and the register aperture accessors (all asics).
  1880. * Returns 0 for success.
  1881. */
  1882. int radeon_asic_init(struct radeon_device *rdev)
  1883. {
  1884. radeon_register_accessor_init(rdev);
  1885. /* set the number of crtcs */
  1886. if (rdev->flags & RADEON_SINGLE_CRTC)
  1887. rdev->num_crtc = 1;
  1888. else
  1889. rdev->num_crtc = 2;
  1890. switch (rdev->family) {
  1891. case CHIP_R100:
  1892. case CHIP_RV100:
  1893. case CHIP_RS100:
  1894. case CHIP_RV200:
  1895. case CHIP_RS200:
  1896. rdev->asic = &r100_asic;
  1897. break;
  1898. case CHIP_R200:
  1899. case CHIP_RV250:
  1900. case CHIP_RS300:
  1901. case CHIP_RV280:
  1902. rdev->asic = &r200_asic;
  1903. break;
  1904. case CHIP_R300:
  1905. case CHIP_R350:
  1906. case CHIP_RV350:
  1907. case CHIP_RV380:
  1908. if (rdev->flags & RADEON_IS_PCIE)
  1909. rdev->asic = &r300_asic_pcie;
  1910. else
  1911. rdev->asic = &r300_asic;
  1912. break;
  1913. case CHIP_R420:
  1914. case CHIP_R423:
  1915. case CHIP_RV410:
  1916. rdev->asic = &r420_asic;
  1917. /* handle macs */
  1918. if (rdev->bios == NULL) {
  1919. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  1920. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  1921. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  1922. rdev->asic->pm.set_memory_clock = NULL;
  1923. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  1924. }
  1925. break;
  1926. case CHIP_RS400:
  1927. case CHIP_RS480:
  1928. rdev->asic = &rs400_asic;
  1929. break;
  1930. case CHIP_RS600:
  1931. rdev->asic = &rs600_asic;
  1932. break;
  1933. case CHIP_RS690:
  1934. case CHIP_RS740:
  1935. rdev->asic = &rs690_asic;
  1936. break;
  1937. case CHIP_RV515:
  1938. rdev->asic = &rv515_asic;
  1939. break;
  1940. case CHIP_R520:
  1941. case CHIP_RV530:
  1942. case CHIP_RV560:
  1943. case CHIP_RV570:
  1944. case CHIP_R580:
  1945. rdev->asic = &r520_asic;
  1946. break;
  1947. case CHIP_R600:
  1948. case CHIP_RV610:
  1949. case CHIP_RV630:
  1950. case CHIP_RV620:
  1951. case CHIP_RV635:
  1952. case CHIP_RV670:
  1953. rdev->asic = &r600_asic;
  1954. break;
  1955. case CHIP_RS780:
  1956. case CHIP_RS880:
  1957. rdev->asic = &rs780_asic;
  1958. break;
  1959. case CHIP_RV770:
  1960. case CHIP_RV730:
  1961. case CHIP_RV710:
  1962. case CHIP_RV740:
  1963. rdev->asic = &rv770_asic;
  1964. break;
  1965. case CHIP_CEDAR:
  1966. case CHIP_REDWOOD:
  1967. case CHIP_JUNIPER:
  1968. case CHIP_CYPRESS:
  1969. case CHIP_HEMLOCK:
  1970. /* set num crtcs */
  1971. if (rdev->family == CHIP_CEDAR)
  1972. rdev->num_crtc = 4;
  1973. else
  1974. rdev->num_crtc = 6;
  1975. rdev->asic = &evergreen_asic;
  1976. break;
  1977. case CHIP_PALM:
  1978. case CHIP_SUMO:
  1979. case CHIP_SUMO2:
  1980. rdev->asic = &sumo_asic;
  1981. break;
  1982. case CHIP_BARTS:
  1983. case CHIP_TURKS:
  1984. case CHIP_CAICOS:
  1985. /* set num crtcs */
  1986. if (rdev->family == CHIP_CAICOS)
  1987. rdev->num_crtc = 4;
  1988. else
  1989. rdev->num_crtc = 6;
  1990. rdev->asic = &btc_asic;
  1991. break;
  1992. case CHIP_CAYMAN:
  1993. rdev->asic = &cayman_asic;
  1994. /* set num crtcs */
  1995. rdev->num_crtc = 6;
  1996. break;
  1997. case CHIP_ARUBA:
  1998. rdev->asic = &trinity_asic;
  1999. /* set num crtcs */
  2000. rdev->num_crtc = 4;
  2001. break;
  2002. case CHIP_TAHITI:
  2003. case CHIP_PITCAIRN:
  2004. case CHIP_VERDE:
  2005. case CHIP_OLAND:
  2006. rdev->asic = &si_asic;
  2007. /* set num crtcs */
  2008. if (rdev->family == CHIP_OLAND)
  2009. rdev->num_crtc = 2;
  2010. else
  2011. rdev->num_crtc = 6;
  2012. break;
  2013. default:
  2014. /* FIXME: not supported yet */
  2015. return -EINVAL;
  2016. }
  2017. if (rdev->flags & RADEON_IS_IGP) {
  2018. rdev->asic->pm.get_memory_clock = NULL;
  2019. rdev->asic->pm.set_memory_clock = NULL;
  2020. }
  2021. return 0;
  2022. }