bnx2x.h 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2010 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. #define DRV_MODULE_VERSION "1.52.53-7"
  20. #define DRV_MODULE_RELDATE "2010/09/12"
  21. #define BNX2X_BC_VER 0x040200
  22. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  23. #define BCM_VLAN 1
  24. #endif
  25. #define BNX2X_MULTI_QUEUE
  26. #define BNX2X_NEW_NAPI
  27. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  28. #define BCM_CNIC 1
  29. #include "../cnic_if.h"
  30. #endif
  31. #ifdef BCM_CNIC
  32. #define BNX2X_MIN_MSIX_VEC_CNT 3
  33. #define BNX2X_MSIX_VEC_FP_START 2
  34. #else
  35. #define BNX2X_MIN_MSIX_VEC_CNT 2
  36. #define BNX2X_MSIX_VEC_FP_START 1
  37. #endif
  38. #include <linux/mdio.h>
  39. #include <linux/pci.h>
  40. #include "bnx2x_reg.h"
  41. #include "bnx2x_fw_defs.h"
  42. #include "bnx2x_hsi.h"
  43. #include "bnx2x_link.h"
  44. #include "bnx2x_stats.h"
  45. /* error/debug prints */
  46. #define DRV_MODULE_NAME "bnx2x"
  47. /* for messages that are currently off */
  48. #define BNX2X_MSG_OFF 0
  49. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  50. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  51. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  52. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  53. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  54. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  55. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  56. /* regular debug print */
  57. #define DP(__mask, __fmt, __args...) \
  58. do { \
  59. if (bp->msg_enable & (__mask)) \
  60. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
  61. __func__, __LINE__, \
  62. bp->dev ? (bp->dev->name) : "?", \
  63. ##__args); \
  64. } while (0)
  65. /* errors debug print */
  66. #define BNX2X_DBG_ERR(__fmt, __args...) \
  67. do { \
  68. if (netif_msg_probe(bp)) \
  69. pr_err("[%s:%d(%s)]" __fmt, \
  70. __func__, __LINE__, \
  71. bp->dev ? (bp->dev->name) : "?", \
  72. ##__args); \
  73. } while (0)
  74. /* for errors (never masked) */
  75. #define BNX2X_ERR(__fmt, __args...) \
  76. do { \
  77. pr_err("[%s:%d(%s)]" __fmt, \
  78. __func__, __LINE__, \
  79. bp->dev ? (bp->dev->name) : "?", \
  80. ##__args); \
  81. } while (0)
  82. #define BNX2X_ERROR(__fmt, __args...) do { \
  83. pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
  84. } while (0)
  85. /* before we have a dev->name use dev_info() */
  86. #define BNX2X_DEV_INFO(__fmt, __args...) \
  87. do { \
  88. if (netif_msg_probe(bp)) \
  89. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  90. } while (0)
  91. void bnx2x_panic_dump(struct bnx2x *bp);
  92. #ifdef BNX2X_STOP_ON_ERROR
  93. #define bnx2x_panic() do { \
  94. bp->panic = 1; \
  95. BNX2X_ERR("driver assert\n"); \
  96. bnx2x_int_disable(bp); \
  97. bnx2x_panic_dump(bp); \
  98. } while (0)
  99. #else
  100. #define bnx2x_panic() do { \
  101. bp->panic = 1; \
  102. BNX2X_ERR("driver assert\n"); \
  103. bnx2x_panic_dump(bp); \
  104. } while (0)
  105. #endif
  106. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  107. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  108. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  109. #define REG_ADDR(bp, offset) (bp->regview + offset)
  110. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  111. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  112. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  113. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  114. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  115. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  116. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  117. #define REG_RD_DMAE(bp, offset, valp, len32) \
  118. do { \
  119. bnx2x_read_dmae(bp, offset, len32);\
  120. memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
  121. } while (0)
  122. #define REG_WR_DMAE(bp, offset, valp, len32) \
  123. do { \
  124. memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
  125. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  126. offset, len32); \
  127. } while (0)
  128. #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
  129. do { \
  130. memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
  131. bnx2x_write_big_buf_wb(bp, addr, len32); \
  132. } while (0)
  133. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  134. offsetof(struct shmem_region, field))
  135. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  136. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  137. #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
  138. offsetof(struct shmem2_region, field))
  139. #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
  140. #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
  141. #define MF_CFG_RD(bp, field) SHMEM_RD(bp, mf_cfg.field)
  142. #define MF_CFG_WR(bp, field, val) SHMEM_WR(bp, mf_cfg.field, val)
  143. #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
  144. #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
  145. #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
  146. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
  147. /* fast path */
  148. struct sw_rx_bd {
  149. struct sk_buff *skb;
  150. DEFINE_DMA_UNMAP_ADDR(mapping);
  151. };
  152. struct sw_tx_bd {
  153. struct sk_buff *skb;
  154. u16 first_bd;
  155. u8 flags;
  156. /* Set on the first BD descriptor when there is a split BD */
  157. #define BNX2X_TSO_SPLIT_BD (1<<0)
  158. };
  159. struct sw_rx_page {
  160. struct page *page;
  161. DEFINE_DMA_UNMAP_ADDR(mapping);
  162. };
  163. union db_prod {
  164. struct doorbell_set_prod data;
  165. u32 raw;
  166. };
  167. /* MC hsi */
  168. #define BCM_PAGE_SHIFT 12
  169. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  170. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  171. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  172. #define PAGES_PER_SGE_SHIFT 0
  173. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  174. #define SGE_PAGE_SIZE PAGE_SIZE
  175. #define SGE_PAGE_SHIFT PAGE_SHIFT
  176. #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
  177. /* SGE ring related macros */
  178. #define NUM_RX_SGE_PAGES 2
  179. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  180. #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
  181. /* RX_SGE_CNT is promised to be a power of 2 */
  182. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  183. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  184. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  185. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  186. (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
  187. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  188. /* SGE producer mask related macros */
  189. /* Number of bits in one sge_mask array element */
  190. #define RX_SGE_MASK_ELEM_SZ 64
  191. #define RX_SGE_MASK_ELEM_SHIFT 6
  192. #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
  193. /* Creates a bitmask of all ones in less significant bits.
  194. idx - index of the most significant bit in the created mask */
  195. #define RX_SGE_ONES_MASK(idx) \
  196. (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
  197. #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
  198. /* Number of u64 elements in SGE mask array */
  199. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  200. RX_SGE_MASK_ELEM_SZ)
  201. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  202. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  203. struct bnx2x_fastpath {
  204. struct napi_struct napi;
  205. struct host_status_block *status_blk;
  206. dma_addr_t status_blk_mapping;
  207. struct sw_tx_bd *tx_buf_ring;
  208. union eth_tx_bd_types *tx_desc_ring;
  209. dma_addr_t tx_desc_mapping;
  210. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  211. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  212. struct eth_rx_bd *rx_desc_ring;
  213. dma_addr_t rx_desc_mapping;
  214. union eth_rx_cqe *rx_comp_ring;
  215. dma_addr_t rx_comp_mapping;
  216. /* SGE ring */
  217. struct eth_rx_sge *rx_sge_ring;
  218. dma_addr_t rx_sge_mapping;
  219. u64 sge_mask[RX_SGE_MASK_LEN];
  220. int state;
  221. #define BNX2X_FP_STATE_CLOSED 0
  222. #define BNX2X_FP_STATE_IRQ 0x80000
  223. #define BNX2X_FP_STATE_OPENING 0x90000
  224. #define BNX2X_FP_STATE_OPEN 0xa0000
  225. #define BNX2X_FP_STATE_HALTING 0xb0000
  226. #define BNX2X_FP_STATE_HALTED 0xc0000
  227. u8 index; /* number in fp array */
  228. u8 cl_id; /* eth client id */
  229. u8 sb_id; /* status block number in HW */
  230. union db_prod tx_db;
  231. u16 tx_pkt_prod;
  232. u16 tx_pkt_cons;
  233. u16 tx_bd_prod;
  234. u16 tx_bd_cons;
  235. __le16 *tx_cons_sb;
  236. __le16 fp_c_idx;
  237. __le16 fp_u_idx;
  238. u16 rx_bd_prod;
  239. u16 rx_bd_cons;
  240. u16 rx_comp_prod;
  241. u16 rx_comp_cons;
  242. u16 rx_sge_prod;
  243. /* The last maximal completed SGE */
  244. u16 last_max_sge;
  245. __le16 *rx_cons_sb;
  246. __le16 *rx_bd_cons_sb;
  247. unsigned long tx_pkt,
  248. rx_pkt,
  249. rx_calls;
  250. /* TPA related */
  251. struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
  252. u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
  253. #define BNX2X_TPA_START 1
  254. #define BNX2X_TPA_STOP 2
  255. u8 disable_tpa;
  256. #ifdef BNX2X_STOP_ON_ERROR
  257. u64 tpa_queue_used;
  258. #endif
  259. struct tstorm_per_client_stats old_tclient;
  260. struct ustorm_per_client_stats old_uclient;
  261. struct xstorm_per_client_stats old_xclient;
  262. struct bnx2x_eth_q_stats eth_q_stats;
  263. /* The size is calculated using the following:
  264. sizeof name field from netdev structure +
  265. 4 ('-Xx-' string) +
  266. 4 (for the digits and to make it DWORD aligned) */
  267. #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
  268. char name[FP_NAME_SIZE];
  269. struct bnx2x *bp; /* parent */
  270. };
  271. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  272. /* MC hsi */
  273. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  274. #define RX_COPY_THRESH 92
  275. #define NUM_TX_RINGS 16
  276. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
  277. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  278. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  279. #define MAX_TX_BD (NUM_TX_BD - 1)
  280. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  281. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  282. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  283. #define TX_BD(x) ((x) & MAX_TX_BD)
  284. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  285. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  286. #define NUM_RX_RINGS 8
  287. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  288. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  289. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  290. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  291. #define MAX_RX_BD (NUM_RX_BD - 1)
  292. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  293. #define MIN_RX_AVAIL 128
  294. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  295. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  296. #define RX_BD(x) ((x) & MAX_RX_BD)
  297. /* As long as CQE is 4 times bigger than BD entry we have to allocate
  298. 4 times more pages for CQ ring in order to keep it balanced with
  299. BD ring */
  300. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
  301. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  302. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  303. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  304. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  305. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  306. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  307. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  308. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  309. /* This is needed for determining of last_max */
  310. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  311. #define __SGE_MASK_SET_BIT(el, bit) \
  312. do { \
  313. el = ((el) | ((u64)0x1 << (bit))); \
  314. } while (0)
  315. #define __SGE_MASK_CLEAR_BIT(el, bit) \
  316. do { \
  317. el = ((el) & (~((u64)0x1 << (bit)))); \
  318. } while (0)
  319. #define SGE_MASK_SET_BIT(fp, idx) \
  320. __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  321. ((idx) & RX_SGE_MASK_ELEM_MASK))
  322. #define SGE_MASK_CLEAR_BIT(fp, idx) \
  323. __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  324. ((idx) & RX_SGE_MASK_ELEM_MASK))
  325. /* used on a CID received from the HW */
  326. #define SW_CID(x) (le32_to_cpu(x) & \
  327. (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
  328. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  329. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  330. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  331. le32_to_cpu((bd)->addr_lo))
  332. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  333. #define DPM_TRIGER_TYPE 0x40
  334. #define DOORBELL(bp, cid, val) \
  335. do { \
  336. writel((u32)(val), bp->doorbells + (BCM_PAGE_SIZE * (cid)) + \
  337. DPM_TRIGER_TYPE); \
  338. } while (0)
  339. /* TX CSUM helpers */
  340. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  341. skb->csum_offset)
  342. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  343. skb->csum_offset))
  344. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  345. #define XMIT_PLAIN 0
  346. #define XMIT_CSUM_V4 0x1
  347. #define XMIT_CSUM_V6 0x2
  348. #define XMIT_CSUM_TCP 0x4
  349. #define XMIT_GSO_V4 0x8
  350. #define XMIT_GSO_V6 0x10
  351. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  352. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  353. /* stuff added to make the code fit 80Col */
  354. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  355. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  356. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  357. #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
  358. (TPA_TYPE_START | TPA_TYPE_END))
  359. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  360. #define BNX2X_IP_CSUM_ERR(cqe) \
  361. (!((cqe)->fast_path_cqe.status_flags & \
  362. ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
  363. ((cqe)->fast_path_cqe.type_error_flags & \
  364. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
  365. #define BNX2X_L4_CSUM_ERR(cqe) \
  366. (!((cqe)->fast_path_cqe.status_flags & \
  367. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
  368. ((cqe)->fast_path_cqe.type_error_flags & \
  369. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
  370. #define BNX2X_RX_CSUM_OK(cqe) \
  371. (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
  372. #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
  373. (((le16_to_cpu(flags) & \
  374. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
  375. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
  376. == PRS_FLAG_OVERETH_IPV4)
  377. #define BNX2X_RX_SUM_FIX(cqe) \
  378. BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
  379. #define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES)
  380. #define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES)
  381. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  382. #define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS
  383. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  384. #define BNX2X_RX_SB_INDEX \
  385. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX])
  386. #define BNX2X_RX_SB_BD_INDEX \
  387. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX])
  388. #define BNX2X_RX_SB_INDEX_NUM \
  389. (((U_SB_ETH_RX_CQ_INDEX << \
  390. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \
  391. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \
  392. ((U_SB_ETH_RX_BD_INDEX << \
  393. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \
  394. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER))
  395. #define BNX2X_TX_SB_INDEX \
  396. (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX])
  397. /* end of fast path */
  398. /* common */
  399. struct bnx2x_common {
  400. u32 chip_id;
  401. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  402. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  403. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  404. #define CHIP_NUM_57710 0x164e
  405. #define CHIP_NUM_57711 0x164f
  406. #define CHIP_NUM_57711E 0x1650
  407. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  408. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  409. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  410. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  411. CHIP_IS_57711E(bp))
  412. #define IS_E1H_OFFSET CHIP_IS_E1H(bp)
  413. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  414. #define CHIP_REV_Ax 0x00000000
  415. /* assume maximum 5 revisions */
  416. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  417. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  418. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  419. !(CHIP_REV(bp) & 0x00001000))
  420. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  421. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  422. (CHIP_REV(bp) & 0x00001000))
  423. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  424. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  425. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  426. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  427. int flash_size;
  428. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  429. #define NVRAM_TIMEOUT_COUNT 30000
  430. #define NVRAM_PAGE_SIZE 256
  431. u32 shmem_base;
  432. u32 shmem2_base;
  433. u32 hw_config;
  434. u32 bc_ver;
  435. };
  436. /* end of common */
  437. /* port */
  438. struct bnx2x_port {
  439. u32 pmf;
  440. u32 link_config[LINK_CONFIG_SIZE];
  441. u32 supported[LINK_CONFIG_SIZE];
  442. /* link settings - missing defines */
  443. #define SUPPORTED_2500baseX_Full (1 << 15)
  444. u32 advertising[LINK_CONFIG_SIZE];
  445. /* link settings - missing defines */
  446. #define ADVERTISED_2500baseX_Full (1 << 15)
  447. u32 phy_addr;
  448. /* used to synchronize phy accesses */
  449. struct mutex phy_mutex;
  450. int need_hw_lock;
  451. u32 port_stx;
  452. struct nig_stats old_nig_stats;
  453. };
  454. /* end of port */
  455. #ifdef BCM_CNIC
  456. #define MAX_CONTEXT 15
  457. #else
  458. #define MAX_CONTEXT 16
  459. #endif
  460. union cdu_context {
  461. struct eth_context eth;
  462. char pad[1024];
  463. };
  464. #define MAX_DMAE_C 8
  465. /* DMA memory not used in fastpath */
  466. struct bnx2x_slowpath {
  467. union cdu_context context[MAX_CONTEXT];
  468. struct eth_stats_query fw_stats;
  469. struct mac_configuration_cmd mac_config;
  470. struct mac_configuration_cmd mcast_config;
  471. /* used by dmae command executer */
  472. struct dmae_command dmae[MAX_DMAE_C];
  473. u32 stats_comp;
  474. union mac_stats mac_stats;
  475. struct nig_stats nig_stats;
  476. struct host_port_stats port_stats;
  477. struct host_func_stats func_stats;
  478. struct host_func_stats func_stats_base;
  479. u32 wb_comp;
  480. u32 wb_data[4];
  481. };
  482. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  483. #define bnx2x_sp_mapping(bp, var) \
  484. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  485. /* attn group wiring */
  486. #define MAX_DYNAMIC_ATTN_GRPS 8
  487. struct attn_route {
  488. u32 sig[4];
  489. };
  490. typedef enum {
  491. BNX2X_RECOVERY_DONE,
  492. BNX2X_RECOVERY_INIT,
  493. BNX2X_RECOVERY_WAIT,
  494. } bnx2x_recovery_state_t;
  495. struct bnx2x {
  496. /* Fields used in the tx and intr/napi performance paths
  497. * are grouped together in the beginning of the structure
  498. */
  499. struct bnx2x_fastpath fp[MAX_CONTEXT];
  500. void __iomem *regview;
  501. void __iomem *doorbells;
  502. #ifdef BCM_CNIC
  503. #define BNX2X_DB_SIZE (18*BCM_PAGE_SIZE)
  504. #else
  505. #define BNX2X_DB_SIZE (16*BCM_PAGE_SIZE)
  506. #endif
  507. struct net_device *dev;
  508. struct pci_dev *pdev;
  509. atomic_t intr_sem;
  510. bnx2x_recovery_state_t recovery_state;
  511. int is_leader;
  512. #ifdef BCM_CNIC
  513. struct msix_entry msix_table[MAX_CONTEXT+2];
  514. #else
  515. struct msix_entry msix_table[MAX_CONTEXT+1];
  516. #endif
  517. #define INT_MODE_INTx 1
  518. #define INT_MODE_MSI 2
  519. int tx_ring_size;
  520. #ifdef BCM_VLAN
  521. struct vlan_group *vlgrp;
  522. #endif
  523. u32 rx_csum;
  524. u32 rx_buf_size;
  525. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  526. #define ETH_MIN_PACKET_SIZE 60
  527. #define ETH_MAX_PACKET_SIZE 1500
  528. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  529. /* Max supported alignment is 256 (8 shift) */
  530. #define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
  531. L1_CACHE_SHIFT : 8)
  532. #define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
  533. struct host_def_status_block *def_status_blk;
  534. #define DEF_SB_ID 16
  535. __le16 def_c_idx;
  536. __le16 def_u_idx;
  537. __le16 def_x_idx;
  538. __le16 def_t_idx;
  539. __le16 def_att_idx;
  540. u32 attn_state;
  541. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  542. /* slow path ring */
  543. struct eth_spe *spq;
  544. dma_addr_t spq_mapping;
  545. u16 spq_prod_idx;
  546. struct eth_spe *spq_prod_bd;
  547. struct eth_spe *spq_last_bd;
  548. __le16 *dsb_sp_prod;
  549. u16 spq_left; /* serialize spq */
  550. /* used to synchronize spq accesses */
  551. spinlock_t spq_lock;
  552. /* Flags for marking that there is a STAT_QUERY or
  553. SET_MAC ramrod pending */
  554. int stats_pending;
  555. int set_mac_pending;
  556. /* End of fields used in the performance code paths */
  557. int panic;
  558. int msg_enable;
  559. u32 flags;
  560. #define PCIX_FLAG 1
  561. #define PCI_32BIT_FLAG 2
  562. #define ONE_PORT_FLAG 4
  563. #define NO_WOL_FLAG 8
  564. #define USING_DAC_FLAG 0x10
  565. #define USING_MSIX_FLAG 0x20
  566. #define USING_MSI_FLAG 0x40
  567. #define TPA_ENABLE_FLAG 0x80
  568. #define NO_MCP_FLAG 0x100
  569. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  570. #define HW_VLAN_TX_FLAG 0x400
  571. #define HW_VLAN_RX_FLAG 0x800
  572. #define MF_FUNC_DIS 0x1000
  573. int func;
  574. #define BP_PORT(bp) (bp->func % PORT_MAX)
  575. #define BP_FUNC(bp) (bp->func)
  576. #define BP_E1HVN(bp) (bp->func >> 1)
  577. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  578. #ifdef BCM_CNIC
  579. #define BCM_CNIC_CID_START 16
  580. #define BCM_ISCSI_ETH_CL_ID 17
  581. #endif
  582. int pm_cap;
  583. int pcie_cap;
  584. int mrrs;
  585. struct delayed_work sp_task;
  586. struct delayed_work reset_task;
  587. struct timer_list timer;
  588. int current_interval;
  589. u16 fw_seq;
  590. u16 fw_drv_pulse_wr_seq;
  591. u32 func_stx;
  592. struct link_params link_params;
  593. struct link_vars link_vars;
  594. struct mdio_if_info mdio;
  595. struct bnx2x_common common;
  596. struct bnx2x_port port;
  597. struct cmng_struct_per_port cmng;
  598. u32 vn_weight_sum;
  599. u32 mf_config;
  600. u16 e1hov;
  601. u8 e1hmf;
  602. #define IS_E1HMF(bp) (bp->e1hmf != 0)
  603. u8 wol;
  604. int rx_ring_size;
  605. u16 tx_quick_cons_trip_int;
  606. u16 tx_quick_cons_trip;
  607. u16 tx_ticks_int;
  608. u16 tx_ticks;
  609. u16 rx_quick_cons_trip_int;
  610. u16 rx_quick_cons_trip;
  611. u16 rx_ticks_int;
  612. u16 rx_ticks;
  613. /* Maximal coalescing timeout in us */
  614. #define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
  615. u32 lin_cnt;
  616. int state;
  617. #define BNX2X_STATE_CLOSED 0
  618. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  619. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  620. #define BNX2X_STATE_OPEN 0x3000
  621. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  622. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  623. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  624. #define BNX2X_STATE_DIAG 0xe000
  625. #define BNX2X_STATE_ERROR 0xf000
  626. int multi_mode;
  627. int num_queues;
  628. int disable_tpa;
  629. int int_mode;
  630. u32 rx_mode;
  631. #define BNX2X_RX_MODE_NONE 0
  632. #define BNX2X_RX_MODE_NORMAL 1
  633. #define BNX2X_RX_MODE_ALLMULTI 2
  634. #define BNX2X_RX_MODE_PROMISC 3
  635. #define BNX2X_MAX_MULTICAST 64
  636. #define BNX2X_MAX_EMUL_MULTI 16
  637. u32 rx_mode_cl_mask;
  638. dma_addr_t def_status_blk_mapping;
  639. struct bnx2x_slowpath *slowpath;
  640. dma_addr_t slowpath_mapping;
  641. int dropless_fc;
  642. #ifdef BCM_CNIC
  643. u32 cnic_flags;
  644. #define BNX2X_CNIC_FLAG_MAC_SET 1
  645. void *t1;
  646. dma_addr_t t1_mapping;
  647. void *t2;
  648. dma_addr_t t2_mapping;
  649. void *timers;
  650. dma_addr_t timers_mapping;
  651. void *qm;
  652. dma_addr_t qm_mapping;
  653. struct cnic_ops *cnic_ops;
  654. void *cnic_data;
  655. u32 cnic_tag;
  656. struct cnic_eth_dev cnic_eth_dev;
  657. struct host_status_block *cnic_sb;
  658. dma_addr_t cnic_sb_mapping;
  659. #define CNIC_SB_ID(bp) BP_L_ID(bp)
  660. struct eth_spe *cnic_kwq;
  661. struct eth_spe *cnic_kwq_prod;
  662. struct eth_spe *cnic_kwq_cons;
  663. struct eth_spe *cnic_kwq_last;
  664. u16 cnic_kwq_pending;
  665. u16 cnic_spq_pending;
  666. struct mutex cnic_mutex;
  667. u8 iscsi_mac[6];
  668. #endif
  669. int dmae_ready;
  670. /* used to synchronize dmae accesses */
  671. struct mutex dmae_mutex;
  672. /* used to protect the FW mail box */
  673. struct mutex fw_mb_mutex;
  674. /* used to synchronize stats collecting */
  675. int stats_state;
  676. /* used for synchronization of concurrent threads statistics handling */
  677. spinlock_t stats_lock;
  678. /* used by dmae command loader */
  679. struct dmae_command stats_dmae;
  680. int executer_idx;
  681. u16 stats_counter;
  682. struct bnx2x_eth_stats eth_stats;
  683. struct z_stream_s *strm;
  684. void *gunzip_buf;
  685. dma_addr_t gunzip_mapping;
  686. int gunzip_outlen;
  687. #define FW_BUF_SIZE 0x8000
  688. #define GUNZIP_BUF(bp) (bp->gunzip_buf)
  689. #define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
  690. #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
  691. struct raw_op *init_ops;
  692. /* Init blocks offsets inside init_ops */
  693. u16 *init_ops_offsets;
  694. /* Data blob - has 32 bit granularity */
  695. u32 *init_data;
  696. /* Zipped PRAM blobs - raw data */
  697. const u8 *tsem_int_table_data;
  698. const u8 *tsem_pram_data;
  699. const u8 *usem_int_table_data;
  700. const u8 *usem_pram_data;
  701. const u8 *xsem_int_table_data;
  702. const u8 *xsem_pram_data;
  703. const u8 *csem_int_table_data;
  704. const u8 *csem_pram_data;
  705. #define INIT_OPS(bp) (bp->init_ops)
  706. #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
  707. #define INIT_DATA(bp) (bp->init_data)
  708. #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
  709. #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
  710. #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
  711. #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
  712. #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
  713. #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
  714. #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
  715. #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
  716. char fw_ver[32];
  717. const struct firmware *firmware;
  718. };
  719. #define BNX2X_MAX_QUEUES(bp) (IS_E1HMF(bp) ? (MAX_CONTEXT/E1HVN_MAX) \
  720. : MAX_CONTEXT)
  721. #define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
  722. #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
  723. #define for_each_queue(bp, var) \
  724. for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++)
  725. #define for_each_nondefault_queue(bp, var) \
  726. for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++)
  727. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  728. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  729. u32 len32);
  730. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
  731. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  732. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  733. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
  734. void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val);
  735. void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
  736. u32 addr, u32 len);
  737. void bnx2x_calc_fc_adv(struct bnx2x *bp);
  738. int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
  739. u32 data_hi, u32 data_lo, int common);
  740. void bnx2x_update_coalesce(struct bnx2x *bp);
  741. int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
  742. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  743. int wait)
  744. {
  745. u32 val;
  746. do {
  747. val = REG_RD(bp, reg);
  748. if (val == expected)
  749. break;
  750. ms -= wait;
  751. msleep(wait);
  752. } while (ms > 0);
  753. return val;
  754. }
  755. /* load/unload mode */
  756. #define LOAD_NORMAL 0
  757. #define LOAD_OPEN 1
  758. #define LOAD_DIAG 2
  759. #define UNLOAD_NORMAL 0
  760. #define UNLOAD_CLOSE 1
  761. #define UNLOAD_RECOVERY 2
  762. /* DMAE command defines */
  763. #define DMAE_CMD_SRC_PCI 0
  764. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  765. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  766. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  767. #define DMAE_CMD_C_DST_PCI 0
  768. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  769. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  770. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  771. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  772. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  773. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  774. #define DMAE_CMD_PORT_0 0
  775. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  776. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  777. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  778. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  779. #define DMAE_LEN32_RD_MAX 0x80
  780. #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
  781. #define DMAE_COMP_VAL 0xe0d0d0ae
  782. #define MAX_DMAE_C_PER_PORT 8
  783. #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  784. BP_E1HVN(bp))
  785. #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  786. E1HVN_MAX)
  787. /* PCIE link and speed */
  788. #define PCICFG_LINK_WIDTH 0x1f00000
  789. #define PCICFG_LINK_WIDTH_SHIFT 20
  790. #define PCICFG_LINK_SPEED 0xf0000
  791. #define PCICFG_LINK_SPEED_SHIFT 16
  792. #define BNX2X_NUM_TESTS 7
  793. #define BNX2X_PHY_LOOPBACK 0
  794. #define BNX2X_MAC_LOOPBACK 1
  795. #define BNX2X_PHY_LOOPBACK_FAILED 1
  796. #define BNX2X_MAC_LOOPBACK_FAILED 2
  797. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  798. BNX2X_PHY_LOOPBACK_FAILED)
  799. #define STROM_ASSERT_ARRAY_SIZE 50
  800. /* must be used on a CID before placing it on a HW ring */
  801. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
  802. (BP_E1HVN(bp) << 17) | (x))
  803. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  804. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  805. #define BNX2X_BTR 1
  806. #define MAX_SPQ_PENDING 8
  807. /* CMNG constants
  808. derived from lab experiments, and not from system spec calculations !!! */
  809. #define DEF_MIN_RATE 100
  810. /* resolution of the rate shaping timer - 100 usec */
  811. #define RS_PERIODIC_TIMEOUT_USEC 100
  812. /* resolution of fairness algorithm in usecs -
  813. coefficient for calculating the actual t fair */
  814. #define T_FAIR_COEF 10000000
  815. /* number of bytes in single QM arbitration cycle -
  816. coefficient for calculating the fairness timer */
  817. #define QM_ARB_BYTES 40000
  818. #define FAIR_MEM 2
  819. #define ATTN_NIG_FOR_FUNC (1L << 8)
  820. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  821. #define GPIO_2_FUNC (1L << 10)
  822. #define GPIO_3_FUNC (1L << 11)
  823. #define GPIO_4_FUNC (1L << 12)
  824. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  825. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  826. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  827. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  828. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  829. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  830. #define ATTN_HARD_WIRED_MASK 0xff00
  831. #define ATTENTION_ID 4
  832. /* stuff added to make the code fit 80Col */
  833. #define BNX2X_PMF_LINK_ASSERT \
  834. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  835. #define BNX2X_MC_ASSERT_BITS \
  836. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  837. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  838. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  839. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  840. #define BNX2X_MCP_ASSERT \
  841. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  842. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  843. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  844. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  845. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  846. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  847. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  848. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  849. #define HW_INTERRUT_ASSERT_SET_0 \
  850. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  851. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  852. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  853. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  854. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  855. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  856. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  857. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  858. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  859. #define HW_INTERRUT_ASSERT_SET_1 \
  860. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  861. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  862. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  863. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  864. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  865. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  866. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  867. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  868. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  869. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  870. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  871. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  872. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  873. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  874. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  875. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  876. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  877. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  878. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  879. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  880. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  881. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  882. #define HW_INTERRUT_ASSERT_SET_2 \
  883. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  884. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  885. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  886. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  887. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  888. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  889. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  890. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  891. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  892. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  893. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  894. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  895. #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
  896. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
  897. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
  898. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
  899. #define RSS_FLAGS(bp) \
  900. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  901. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  902. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  903. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  904. (bp->multi_mode << \
  905. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
  906. #define MULTI_MASK 0x7f
  907. #define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES)
  908. #define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES)
  909. #define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES)
  910. #define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES)
  911. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  912. #define BNX2X_SP_DSB_INDEX \
  913. (&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX])
  914. #define CAM_IS_INVALID(x) \
  915. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  916. #define CAM_INVALIDATE(x) \
  917. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  918. /* Number of u32 elements in MC hash array */
  919. #define MC_HASH_SIZE 8
  920. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  921. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  922. #ifndef PXP2_REG_PXP2_INT_STS
  923. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  924. #endif
  925. #define BNX2X_VPD_LEN 128
  926. #define VENDOR_ID_LEN 4
  927. #ifdef BNX2X_MAIN
  928. #define BNX2X_EXTERN
  929. #else
  930. #define BNX2X_EXTERN extern
  931. #endif
  932. BNX2X_EXTERN int load_count[3]; /* 0-common, 1-port0, 2-port1 */
  933. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  934. extern void bnx2x_set_ethtool_ops(struct net_device *netdev);
  935. void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
  936. #endif /* bnx2x.h */