main.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. SDIO support
  9. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  10. Some parts of the code in this file are derived from the ipw2200
  11. driver Copyright(c) 2003 - 2004 Intel Corporation.
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; see the file COPYING. If not, write to
  22. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  23. Boston, MA 02110-1301, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/firmware.h>
  31. #include <linux/wireless.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_LICENSE("GPL");
  58. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = B43_PIO_DEFAULT;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. #ifdef CONFIG_B43_BCMA
  95. static const struct bcma_device_id b43_bcma_tbl[] = {
  96. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  97. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  99. BCMA_CORETABLE_END
  100. };
  101. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  102. #endif
  103. #ifdef CONFIG_B43_SSB
  104. static const struct ssb_device_id b43_ssb_tbl[] = {
  105. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  106. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  107. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  108. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  115. SSB_DEVTABLE_END
  116. };
  117. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  118. #endif
  119. /* Channel and ratetables are shared for all devices.
  120. * They can't be const, because ieee80211 puts some precalculated
  121. * data in there. This data is the same for all devices, so we don't
  122. * get concurrency issues */
  123. #define RATETAB_ENT(_rateid, _flags) \
  124. { \
  125. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  126. .hw_value = (_rateid), \
  127. .flags = (_flags), \
  128. }
  129. /*
  130. * NOTE: When changing this, sync with xmit.c's
  131. * b43_plcp_get_bitrate_idx_* functions!
  132. */
  133. static struct ieee80211_rate __b43_ratetable[] = {
  134. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  135. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  136. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  137. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  138. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  139. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  140. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  141. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  142. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  146. };
  147. #define b43_a_ratetable (__b43_ratetable + 4)
  148. #define b43_a_ratetable_size 8
  149. #define b43_b_ratetable (__b43_ratetable + 0)
  150. #define b43_b_ratetable_size 4
  151. #define b43_g_ratetable (__b43_ratetable + 0)
  152. #define b43_g_ratetable_size 12
  153. #define CHAN4G(_channel, _freq, _flags) { \
  154. .band = IEEE80211_BAND_2GHZ, \
  155. .center_freq = (_freq), \
  156. .hw_value = (_channel), \
  157. .flags = (_flags), \
  158. .max_antenna_gain = 0, \
  159. .max_power = 30, \
  160. }
  161. static struct ieee80211_channel b43_2ghz_chantable[] = {
  162. CHAN4G(1, 2412, 0),
  163. CHAN4G(2, 2417, 0),
  164. CHAN4G(3, 2422, 0),
  165. CHAN4G(4, 2427, 0),
  166. CHAN4G(5, 2432, 0),
  167. CHAN4G(6, 2437, 0),
  168. CHAN4G(7, 2442, 0),
  169. CHAN4G(8, 2447, 0),
  170. CHAN4G(9, 2452, 0),
  171. CHAN4G(10, 2457, 0),
  172. CHAN4G(11, 2462, 0),
  173. CHAN4G(12, 2467, 0),
  174. CHAN4G(13, 2472, 0),
  175. CHAN4G(14, 2484, 0),
  176. };
  177. #undef CHAN4G
  178. #define CHAN5G(_channel, _flags) { \
  179. .band = IEEE80211_BAND_5GHZ, \
  180. .center_freq = 5000 + (5 * (_channel)), \
  181. .hw_value = (_channel), \
  182. .flags = (_flags), \
  183. .max_antenna_gain = 0, \
  184. .max_power = 30, \
  185. }
  186. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  187. CHAN5G(32, 0), CHAN5G(34, 0),
  188. CHAN5G(36, 0), CHAN5G(38, 0),
  189. CHAN5G(40, 0), CHAN5G(42, 0),
  190. CHAN5G(44, 0), CHAN5G(46, 0),
  191. CHAN5G(48, 0), CHAN5G(50, 0),
  192. CHAN5G(52, 0), CHAN5G(54, 0),
  193. CHAN5G(56, 0), CHAN5G(58, 0),
  194. CHAN5G(60, 0), CHAN5G(62, 0),
  195. CHAN5G(64, 0), CHAN5G(66, 0),
  196. CHAN5G(68, 0), CHAN5G(70, 0),
  197. CHAN5G(72, 0), CHAN5G(74, 0),
  198. CHAN5G(76, 0), CHAN5G(78, 0),
  199. CHAN5G(80, 0), CHAN5G(82, 0),
  200. CHAN5G(84, 0), CHAN5G(86, 0),
  201. CHAN5G(88, 0), CHAN5G(90, 0),
  202. CHAN5G(92, 0), CHAN5G(94, 0),
  203. CHAN5G(96, 0), CHAN5G(98, 0),
  204. CHAN5G(100, 0), CHAN5G(102, 0),
  205. CHAN5G(104, 0), CHAN5G(106, 0),
  206. CHAN5G(108, 0), CHAN5G(110, 0),
  207. CHAN5G(112, 0), CHAN5G(114, 0),
  208. CHAN5G(116, 0), CHAN5G(118, 0),
  209. CHAN5G(120, 0), CHAN5G(122, 0),
  210. CHAN5G(124, 0), CHAN5G(126, 0),
  211. CHAN5G(128, 0), CHAN5G(130, 0),
  212. CHAN5G(132, 0), CHAN5G(134, 0),
  213. CHAN5G(136, 0), CHAN5G(138, 0),
  214. CHAN5G(140, 0), CHAN5G(142, 0),
  215. CHAN5G(144, 0), CHAN5G(145, 0),
  216. CHAN5G(146, 0), CHAN5G(147, 0),
  217. CHAN5G(148, 0), CHAN5G(149, 0),
  218. CHAN5G(150, 0), CHAN5G(151, 0),
  219. CHAN5G(152, 0), CHAN5G(153, 0),
  220. CHAN5G(154, 0), CHAN5G(155, 0),
  221. CHAN5G(156, 0), CHAN5G(157, 0),
  222. CHAN5G(158, 0), CHAN5G(159, 0),
  223. CHAN5G(160, 0), CHAN5G(161, 0),
  224. CHAN5G(162, 0), CHAN5G(163, 0),
  225. CHAN5G(164, 0), CHAN5G(165, 0),
  226. CHAN5G(166, 0), CHAN5G(168, 0),
  227. CHAN5G(170, 0), CHAN5G(172, 0),
  228. CHAN5G(174, 0), CHAN5G(176, 0),
  229. CHAN5G(178, 0), CHAN5G(180, 0),
  230. CHAN5G(182, 0), CHAN5G(184, 0),
  231. CHAN5G(186, 0), CHAN5G(188, 0),
  232. CHAN5G(190, 0), CHAN5G(192, 0),
  233. CHAN5G(194, 0), CHAN5G(196, 0),
  234. CHAN5G(198, 0), CHAN5G(200, 0),
  235. CHAN5G(202, 0), CHAN5G(204, 0),
  236. CHAN5G(206, 0), CHAN5G(208, 0),
  237. CHAN5G(210, 0), CHAN5G(212, 0),
  238. CHAN5G(214, 0), CHAN5G(216, 0),
  239. CHAN5G(218, 0), CHAN5G(220, 0),
  240. CHAN5G(222, 0), CHAN5G(224, 0),
  241. CHAN5G(226, 0), CHAN5G(228, 0),
  242. };
  243. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  244. CHAN5G(34, 0), CHAN5G(36, 0),
  245. CHAN5G(38, 0), CHAN5G(40, 0),
  246. CHAN5G(42, 0), CHAN5G(44, 0),
  247. CHAN5G(46, 0), CHAN5G(48, 0),
  248. CHAN5G(52, 0), CHAN5G(56, 0),
  249. CHAN5G(60, 0), CHAN5G(64, 0),
  250. CHAN5G(100, 0), CHAN5G(104, 0),
  251. CHAN5G(108, 0), CHAN5G(112, 0),
  252. CHAN5G(116, 0), CHAN5G(120, 0),
  253. CHAN5G(124, 0), CHAN5G(128, 0),
  254. CHAN5G(132, 0), CHAN5G(136, 0),
  255. CHAN5G(140, 0), CHAN5G(149, 0),
  256. CHAN5G(153, 0), CHAN5G(157, 0),
  257. CHAN5G(161, 0), CHAN5G(165, 0),
  258. CHAN5G(184, 0), CHAN5G(188, 0),
  259. CHAN5G(192, 0), CHAN5G(196, 0),
  260. CHAN5G(200, 0), CHAN5G(204, 0),
  261. CHAN5G(208, 0), CHAN5G(212, 0),
  262. CHAN5G(216, 0),
  263. };
  264. #undef CHAN5G
  265. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  266. .band = IEEE80211_BAND_5GHZ,
  267. .channels = b43_5ghz_nphy_chantable,
  268. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  269. .bitrates = b43_a_ratetable,
  270. .n_bitrates = b43_a_ratetable_size,
  271. };
  272. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  273. .band = IEEE80211_BAND_5GHZ,
  274. .channels = b43_5ghz_aphy_chantable,
  275. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  276. .bitrates = b43_a_ratetable,
  277. .n_bitrates = b43_a_ratetable_size,
  278. };
  279. static struct ieee80211_supported_band b43_band_2GHz = {
  280. .band = IEEE80211_BAND_2GHZ,
  281. .channels = b43_2ghz_chantable,
  282. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  283. .bitrates = b43_g_ratetable,
  284. .n_bitrates = b43_g_ratetable_size,
  285. };
  286. static void b43_wireless_core_exit(struct b43_wldev *dev);
  287. static int b43_wireless_core_init(struct b43_wldev *dev);
  288. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  289. static int b43_wireless_core_start(struct b43_wldev *dev);
  290. static int b43_ratelimit(struct b43_wl *wl)
  291. {
  292. if (!wl || !wl->current_dev)
  293. return 1;
  294. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  295. return 1;
  296. /* We are up and running.
  297. * Ratelimit the messages to avoid DoS over the net. */
  298. return net_ratelimit();
  299. }
  300. void b43info(struct b43_wl *wl, const char *fmt, ...)
  301. {
  302. struct va_format vaf;
  303. va_list args;
  304. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  305. return;
  306. if (!b43_ratelimit(wl))
  307. return;
  308. va_start(args, fmt);
  309. vaf.fmt = fmt;
  310. vaf.va = &args;
  311. printk(KERN_INFO "b43-%s: %pV",
  312. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  313. va_end(args);
  314. }
  315. void b43err(struct b43_wl *wl, const char *fmt, ...)
  316. {
  317. struct va_format vaf;
  318. va_list args;
  319. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  320. return;
  321. if (!b43_ratelimit(wl))
  322. return;
  323. va_start(args, fmt);
  324. vaf.fmt = fmt;
  325. vaf.va = &args;
  326. printk(KERN_ERR "b43-%s ERROR: %pV",
  327. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  328. va_end(args);
  329. }
  330. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  331. {
  332. struct va_format vaf;
  333. va_list args;
  334. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  335. return;
  336. if (!b43_ratelimit(wl))
  337. return;
  338. va_start(args, fmt);
  339. vaf.fmt = fmt;
  340. vaf.va = &args;
  341. printk(KERN_WARNING "b43-%s warning: %pV",
  342. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  343. va_end(args);
  344. }
  345. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  346. {
  347. struct va_format vaf;
  348. va_list args;
  349. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  350. return;
  351. va_start(args, fmt);
  352. vaf.fmt = fmt;
  353. vaf.va = &args;
  354. printk(KERN_DEBUG "b43-%s debug: %pV",
  355. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  356. va_end(args);
  357. }
  358. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  359. {
  360. u32 macctl;
  361. B43_WARN_ON(offset % 4 != 0);
  362. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  363. if (macctl & B43_MACCTL_BE)
  364. val = swab32(val);
  365. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  366. mmiowb();
  367. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  368. }
  369. static inline void b43_shm_control_word(struct b43_wldev *dev,
  370. u16 routing, u16 offset)
  371. {
  372. u32 control;
  373. /* "offset" is the WORD offset. */
  374. control = routing;
  375. control <<= 16;
  376. control |= offset;
  377. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  378. }
  379. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  380. {
  381. u32 ret;
  382. if (routing == B43_SHM_SHARED) {
  383. B43_WARN_ON(offset & 0x0001);
  384. if (offset & 0x0003) {
  385. /* Unaligned access */
  386. b43_shm_control_word(dev, routing, offset >> 2);
  387. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  388. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  389. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  390. goto out;
  391. }
  392. offset >>= 2;
  393. }
  394. b43_shm_control_word(dev, routing, offset);
  395. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  396. out:
  397. return ret;
  398. }
  399. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  400. {
  401. u16 ret;
  402. if (routing == B43_SHM_SHARED) {
  403. B43_WARN_ON(offset & 0x0001);
  404. if (offset & 0x0003) {
  405. /* Unaligned access */
  406. b43_shm_control_word(dev, routing, offset >> 2);
  407. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  408. goto out;
  409. }
  410. offset >>= 2;
  411. }
  412. b43_shm_control_word(dev, routing, offset);
  413. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  414. out:
  415. return ret;
  416. }
  417. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  418. {
  419. if (routing == B43_SHM_SHARED) {
  420. B43_WARN_ON(offset & 0x0001);
  421. if (offset & 0x0003) {
  422. /* Unaligned access */
  423. b43_shm_control_word(dev, routing, offset >> 2);
  424. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  425. value & 0xFFFF);
  426. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  427. b43_write16(dev, B43_MMIO_SHM_DATA,
  428. (value >> 16) & 0xFFFF);
  429. return;
  430. }
  431. offset >>= 2;
  432. }
  433. b43_shm_control_word(dev, routing, offset);
  434. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  435. }
  436. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  437. {
  438. if (routing == B43_SHM_SHARED) {
  439. B43_WARN_ON(offset & 0x0001);
  440. if (offset & 0x0003) {
  441. /* Unaligned access */
  442. b43_shm_control_word(dev, routing, offset >> 2);
  443. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  444. return;
  445. }
  446. offset >>= 2;
  447. }
  448. b43_shm_control_word(dev, routing, offset);
  449. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  450. }
  451. /* Read HostFlags */
  452. u64 b43_hf_read(struct b43_wldev *dev)
  453. {
  454. u64 ret;
  455. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  456. ret <<= 16;
  457. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  458. ret <<= 16;
  459. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  460. return ret;
  461. }
  462. /* Write HostFlags */
  463. void b43_hf_write(struct b43_wldev *dev, u64 value)
  464. {
  465. u16 lo, mi, hi;
  466. lo = (value & 0x00000000FFFFULL);
  467. mi = (value & 0x0000FFFF0000ULL) >> 16;
  468. hi = (value & 0xFFFF00000000ULL) >> 32;
  469. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  470. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  471. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  472. }
  473. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  474. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  475. {
  476. B43_WARN_ON(!dev->fw.opensource);
  477. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  478. }
  479. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  480. {
  481. u32 low, high;
  482. B43_WARN_ON(dev->dev->core_rev < 3);
  483. /* The hardware guarantees us an atomic read, if we
  484. * read the low register first. */
  485. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  486. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  487. *tsf = high;
  488. *tsf <<= 32;
  489. *tsf |= low;
  490. }
  491. static void b43_time_lock(struct b43_wldev *dev)
  492. {
  493. u32 macctl;
  494. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  495. macctl |= B43_MACCTL_TBTTHOLD;
  496. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  497. /* Commit the write */
  498. b43_read32(dev, B43_MMIO_MACCTL);
  499. }
  500. static void b43_time_unlock(struct b43_wldev *dev)
  501. {
  502. u32 macctl;
  503. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  504. macctl &= ~B43_MACCTL_TBTTHOLD;
  505. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  506. /* Commit the write */
  507. b43_read32(dev, B43_MMIO_MACCTL);
  508. }
  509. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  510. {
  511. u32 low, high;
  512. B43_WARN_ON(dev->dev->core_rev < 3);
  513. low = tsf;
  514. high = (tsf >> 32);
  515. /* The hardware guarantees us an atomic write, if we
  516. * write the low register first. */
  517. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  518. mmiowb();
  519. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  520. mmiowb();
  521. }
  522. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  523. {
  524. b43_time_lock(dev);
  525. b43_tsf_write_locked(dev, tsf);
  526. b43_time_unlock(dev);
  527. }
  528. static
  529. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  530. {
  531. static const u8 zero_addr[ETH_ALEN] = { 0 };
  532. u16 data;
  533. if (!mac)
  534. mac = zero_addr;
  535. offset |= 0x0020;
  536. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  537. data = mac[0];
  538. data |= mac[1] << 8;
  539. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  540. data = mac[2];
  541. data |= mac[3] << 8;
  542. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  543. data = mac[4];
  544. data |= mac[5] << 8;
  545. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  546. }
  547. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  548. {
  549. const u8 *mac;
  550. const u8 *bssid;
  551. u8 mac_bssid[ETH_ALEN * 2];
  552. int i;
  553. u32 tmp;
  554. bssid = dev->wl->bssid;
  555. mac = dev->wl->mac_addr;
  556. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  557. memcpy(mac_bssid, mac, ETH_ALEN);
  558. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  559. /* Write our MAC address and BSSID to template ram */
  560. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  561. tmp = (u32) (mac_bssid[i + 0]);
  562. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  563. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  564. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  565. b43_ram_write(dev, 0x20 + i, tmp);
  566. }
  567. }
  568. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  569. {
  570. b43_write_mac_bssid_templates(dev);
  571. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  572. }
  573. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  574. {
  575. /* slot_time is in usec. */
  576. /* This test used to exit for all but a G PHY. */
  577. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  578. return;
  579. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  580. /* Shared memory location 0x0010 is the slot time and should be
  581. * set to slot_time; however, this register is initially 0 and changing
  582. * the value adversely affects the transmit rate for BCM4311
  583. * devices. Until this behavior is unterstood, delete this step
  584. *
  585. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  586. */
  587. }
  588. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  589. {
  590. b43_set_slot_time(dev, 9);
  591. }
  592. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  593. {
  594. b43_set_slot_time(dev, 20);
  595. }
  596. /* DummyTransmission function, as documented on
  597. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  598. */
  599. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  600. {
  601. struct b43_phy *phy = &dev->phy;
  602. unsigned int i, max_loop;
  603. u16 value;
  604. u32 buffer[5] = {
  605. 0x00000000,
  606. 0x00D40000,
  607. 0x00000000,
  608. 0x01000000,
  609. 0x00000000,
  610. };
  611. if (ofdm) {
  612. max_loop = 0x1E;
  613. buffer[0] = 0x000201CC;
  614. } else {
  615. max_loop = 0xFA;
  616. buffer[0] = 0x000B846E;
  617. }
  618. for (i = 0; i < 5; i++)
  619. b43_ram_write(dev, i * 4, buffer[i]);
  620. b43_write16(dev, 0x0568, 0x0000);
  621. if (dev->dev->core_rev < 11)
  622. b43_write16(dev, 0x07C0, 0x0000);
  623. else
  624. b43_write16(dev, 0x07C0, 0x0100);
  625. value = (ofdm ? 0x41 : 0x40);
  626. b43_write16(dev, 0x050C, value);
  627. if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
  628. b43_write16(dev, 0x0514, 0x1A02);
  629. b43_write16(dev, 0x0508, 0x0000);
  630. b43_write16(dev, 0x050A, 0x0000);
  631. b43_write16(dev, 0x054C, 0x0000);
  632. b43_write16(dev, 0x056A, 0x0014);
  633. b43_write16(dev, 0x0568, 0x0826);
  634. b43_write16(dev, 0x0500, 0x0000);
  635. if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
  636. //SPEC TODO
  637. }
  638. switch (phy->type) {
  639. case B43_PHYTYPE_N:
  640. b43_write16(dev, 0x0502, 0x00D0);
  641. break;
  642. case B43_PHYTYPE_LP:
  643. b43_write16(dev, 0x0502, 0x0050);
  644. break;
  645. default:
  646. b43_write16(dev, 0x0502, 0x0030);
  647. }
  648. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  649. b43_radio_write16(dev, 0x0051, 0x0017);
  650. for (i = 0x00; i < max_loop; i++) {
  651. value = b43_read16(dev, 0x050E);
  652. if (value & 0x0080)
  653. break;
  654. udelay(10);
  655. }
  656. for (i = 0x00; i < 0x0A; i++) {
  657. value = b43_read16(dev, 0x050E);
  658. if (value & 0x0400)
  659. break;
  660. udelay(10);
  661. }
  662. for (i = 0x00; i < 0x19; i++) {
  663. value = b43_read16(dev, 0x0690);
  664. if (!(value & 0x0100))
  665. break;
  666. udelay(10);
  667. }
  668. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  669. b43_radio_write16(dev, 0x0051, 0x0037);
  670. }
  671. static void key_write(struct b43_wldev *dev,
  672. u8 index, u8 algorithm, const u8 *key)
  673. {
  674. unsigned int i;
  675. u32 offset;
  676. u16 value;
  677. u16 kidx;
  678. /* Key index/algo block */
  679. kidx = b43_kidx_to_fw(dev, index);
  680. value = ((kidx << 4) | algorithm);
  681. b43_shm_write16(dev, B43_SHM_SHARED,
  682. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  683. /* Write the key to the Key Table Pointer offset */
  684. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  685. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  686. value = key[i];
  687. value |= (u16) (key[i + 1]) << 8;
  688. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  689. }
  690. }
  691. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  692. {
  693. u32 addrtmp[2] = { 0, 0, };
  694. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  695. if (b43_new_kidx_api(dev))
  696. pairwise_keys_start = B43_NR_GROUP_KEYS;
  697. B43_WARN_ON(index < pairwise_keys_start);
  698. /* We have four default TX keys and possibly four default RX keys.
  699. * Physical mac 0 is mapped to physical key 4 or 8, depending
  700. * on the firmware version.
  701. * So we must adjust the index here.
  702. */
  703. index -= pairwise_keys_start;
  704. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  705. if (addr) {
  706. addrtmp[0] = addr[0];
  707. addrtmp[0] |= ((u32) (addr[1]) << 8);
  708. addrtmp[0] |= ((u32) (addr[2]) << 16);
  709. addrtmp[0] |= ((u32) (addr[3]) << 24);
  710. addrtmp[1] = addr[4];
  711. addrtmp[1] |= ((u32) (addr[5]) << 8);
  712. }
  713. /* Receive match transmitter address (RCMTA) mechanism */
  714. b43_shm_write32(dev, B43_SHM_RCMTA,
  715. (index * 2) + 0, addrtmp[0]);
  716. b43_shm_write16(dev, B43_SHM_RCMTA,
  717. (index * 2) + 1, addrtmp[1]);
  718. }
  719. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  720. * When a packet is received, the iv32 is checked.
  721. * - if it doesn't the packet is returned without modification (and software
  722. * decryption can be done). That's what happen when iv16 wrap.
  723. * - if it does, the rc4 key is computed, and decryption is tried.
  724. * Either it will success and B43_RX_MAC_DEC is returned,
  725. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  726. * and the packet is not usable (it got modified by the ucode).
  727. * So in order to never have B43_RX_MAC_DECERR, we should provide
  728. * a iv32 and phase1key that match. Because we drop packets in case of
  729. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  730. * packets will be lost without higher layer knowing (ie no resync possible
  731. * until next wrap).
  732. *
  733. * NOTE : this should support 50 key like RCMTA because
  734. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  735. */
  736. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  737. u16 *phase1key)
  738. {
  739. unsigned int i;
  740. u32 offset;
  741. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  742. if (!modparam_hwtkip)
  743. return;
  744. if (b43_new_kidx_api(dev))
  745. pairwise_keys_start = B43_NR_GROUP_KEYS;
  746. B43_WARN_ON(index < pairwise_keys_start);
  747. /* We have four default TX keys and possibly four default RX keys.
  748. * Physical mac 0 is mapped to physical key 4 or 8, depending
  749. * on the firmware version.
  750. * So we must adjust the index here.
  751. */
  752. index -= pairwise_keys_start;
  753. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  754. if (b43_debug(dev, B43_DBG_KEYS)) {
  755. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  756. index, iv32);
  757. }
  758. /* Write the key to the RX tkip shared mem */
  759. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  760. for (i = 0; i < 10; i += 2) {
  761. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  762. phase1key ? phase1key[i / 2] : 0);
  763. }
  764. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  765. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  766. }
  767. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  768. struct ieee80211_vif *vif,
  769. struct ieee80211_key_conf *keyconf,
  770. struct ieee80211_sta *sta,
  771. u32 iv32, u16 *phase1key)
  772. {
  773. struct b43_wl *wl = hw_to_b43_wl(hw);
  774. struct b43_wldev *dev;
  775. int index = keyconf->hw_key_idx;
  776. if (B43_WARN_ON(!modparam_hwtkip))
  777. return;
  778. /* This is only called from the RX path through mac80211, where
  779. * our mutex is already locked. */
  780. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  781. dev = wl->current_dev;
  782. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  783. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  784. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  785. /* only pairwise TKIP keys are supported right now */
  786. if (WARN_ON(!sta))
  787. return;
  788. keymac_write(dev, index, sta->addr);
  789. }
  790. static void do_key_write(struct b43_wldev *dev,
  791. u8 index, u8 algorithm,
  792. const u8 *key, size_t key_len, const u8 *mac_addr)
  793. {
  794. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  795. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  796. if (b43_new_kidx_api(dev))
  797. pairwise_keys_start = B43_NR_GROUP_KEYS;
  798. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  799. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  800. if (index >= pairwise_keys_start)
  801. keymac_write(dev, index, NULL); /* First zero out mac. */
  802. if (algorithm == B43_SEC_ALGO_TKIP) {
  803. /*
  804. * We should provide an initial iv32, phase1key pair.
  805. * We could start with iv32=0 and compute the corresponding
  806. * phase1key, but this means calling ieee80211_get_tkip_key
  807. * with a fake skb (or export other tkip function).
  808. * Because we are lazy we hope iv32 won't start with
  809. * 0xffffffff and let's b43_op_update_tkip_key provide a
  810. * correct pair.
  811. */
  812. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  813. } else if (index >= pairwise_keys_start) /* clear it */
  814. rx_tkip_phase1_write(dev, index, 0, NULL);
  815. if (key)
  816. memcpy(buf, key, key_len);
  817. key_write(dev, index, algorithm, buf);
  818. if (index >= pairwise_keys_start)
  819. keymac_write(dev, index, mac_addr);
  820. dev->key[index].algorithm = algorithm;
  821. }
  822. static int b43_key_write(struct b43_wldev *dev,
  823. int index, u8 algorithm,
  824. const u8 *key, size_t key_len,
  825. const u8 *mac_addr,
  826. struct ieee80211_key_conf *keyconf)
  827. {
  828. int i;
  829. int pairwise_keys_start;
  830. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  831. * - Temporal Encryption Key (128 bits)
  832. * - Temporal Authenticator Tx MIC Key (64 bits)
  833. * - Temporal Authenticator Rx MIC Key (64 bits)
  834. *
  835. * Hardware only store TEK
  836. */
  837. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  838. key_len = 16;
  839. if (key_len > B43_SEC_KEYSIZE)
  840. return -EINVAL;
  841. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  842. /* Check that we don't already have this key. */
  843. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  844. }
  845. if (index < 0) {
  846. /* Pairwise key. Get an empty slot for the key. */
  847. if (b43_new_kidx_api(dev))
  848. pairwise_keys_start = B43_NR_GROUP_KEYS;
  849. else
  850. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  851. for (i = pairwise_keys_start;
  852. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  853. i++) {
  854. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  855. if (!dev->key[i].keyconf) {
  856. /* found empty */
  857. index = i;
  858. break;
  859. }
  860. }
  861. if (index < 0) {
  862. b43warn(dev->wl, "Out of hardware key memory\n");
  863. return -ENOSPC;
  864. }
  865. } else
  866. B43_WARN_ON(index > 3);
  867. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  868. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  869. /* Default RX key */
  870. B43_WARN_ON(mac_addr);
  871. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  872. }
  873. keyconf->hw_key_idx = index;
  874. dev->key[index].keyconf = keyconf;
  875. return 0;
  876. }
  877. static int b43_key_clear(struct b43_wldev *dev, int index)
  878. {
  879. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  880. return -EINVAL;
  881. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  882. NULL, B43_SEC_KEYSIZE, NULL);
  883. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  884. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  885. NULL, B43_SEC_KEYSIZE, NULL);
  886. }
  887. dev->key[index].keyconf = NULL;
  888. return 0;
  889. }
  890. static void b43_clear_keys(struct b43_wldev *dev)
  891. {
  892. int i, count;
  893. if (b43_new_kidx_api(dev))
  894. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  895. else
  896. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  897. for (i = 0; i < count; i++)
  898. b43_key_clear(dev, i);
  899. }
  900. static void b43_dump_keymemory(struct b43_wldev *dev)
  901. {
  902. unsigned int i, index, count, offset, pairwise_keys_start;
  903. u8 mac[ETH_ALEN];
  904. u16 algo;
  905. u32 rcmta0;
  906. u16 rcmta1;
  907. u64 hf;
  908. struct b43_key *key;
  909. if (!b43_debug(dev, B43_DBG_KEYS))
  910. return;
  911. hf = b43_hf_read(dev);
  912. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  913. !!(hf & B43_HF_USEDEFKEYS));
  914. if (b43_new_kidx_api(dev)) {
  915. pairwise_keys_start = B43_NR_GROUP_KEYS;
  916. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  917. } else {
  918. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  919. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  920. }
  921. for (index = 0; index < count; index++) {
  922. key = &(dev->key[index]);
  923. printk(KERN_DEBUG "Key slot %02u: %s",
  924. index, (key->keyconf == NULL) ? " " : "*");
  925. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  926. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  927. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  928. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  929. }
  930. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  931. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  932. printk(" Algo: %04X/%02X", algo, key->algorithm);
  933. if (index >= pairwise_keys_start) {
  934. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  935. printk(" TKIP: ");
  936. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  937. for (i = 0; i < 14; i += 2) {
  938. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  939. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  940. }
  941. }
  942. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  943. ((index - pairwise_keys_start) * 2) + 0);
  944. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  945. ((index - pairwise_keys_start) * 2) + 1);
  946. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  947. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  948. printk(" MAC: %pM", mac);
  949. } else
  950. printk(" DEFAULT KEY");
  951. printk("\n");
  952. }
  953. }
  954. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  955. {
  956. u32 macctl;
  957. u16 ucstat;
  958. bool hwps;
  959. bool awake;
  960. int i;
  961. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  962. (ps_flags & B43_PS_DISABLED));
  963. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  964. if (ps_flags & B43_PS_ENABLED) {
  965. hwps = 1;
  966. } else if (ps_flags & B43_PS_DISABLED) {
  967. hwps = 0;
  968. } else {
  969. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  970. // and thus is not an AP and we are associated, set bit 25
  971. }
  972. if (ps_flags & B43_PS_AWAKE) {
  973. awake = 1;
  974. } else if (ps_flags & B43_PS_ASLEEP) {
  975. awake = 0;
  976. } else {
  977. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  978. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  979. // successful, set bit26
  980. }
  981. /* FIXME: For now we force awake-on and hwps-off */
  982. hwps = 0;
  983. awake = 1;
  984. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  985. if (hwps)
  986. macctl |= B43_MACCTL_HWPS;
  987. else
  988. macctl &= ~B43_MACCTL_HWPS;
  989. if (awake)
  990. macctl |= B43_MACCTL_AWAKE;
  991. else
  992. macctl &= ~B43_MACCTL_AWAKE;
  993. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  994. /* Commit write */
  995. b43_read32(dev, B43_MMIO_MACCTL);
  996. if (awake && dev->dev->core_rev >= 5) {
  997. /* Wait for the microcode to wake up. */
  998. for (i = 0; i < 100; i++) {
  999. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1000. B43_SHM_SH_UCODESTAT);
  1001. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1002. break;
  1003. udelay(10);
  1004. }
  1005. }
  1006. }
  1007. #ifdef CONFIG_B43_BCMA
  1008. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1009. {
  1010. u32 flags = 0;
  1011. if (gmode)
  1012. flags = B43_BCMA_IOCTL_GMODE;
  1013. flags |= B43_BCMA_IOCTL_PHY_CLKEN;
  1014. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1015. b43_device_enable(dev, flags);
  1016. /* TODO: reset PHY */
  1017. }
  1018. #endif
  1019. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1020. {
  1021. struct ssb_device *sdev = dev->dev->sdev;
  1022. u32 tmslow;
  1023. u32 flags = 0;
  1024. if (gmode)
  1025. flags |= B43_TMSLOW_GMODE;
  1026. flags |= B43_TMSLOW_PHYCLKEN;
  1027. flags |= B43_TMSLOW_PHYRESET;
  1028. if (dev->phy.type == B43_PHYTYPE_N)
  1029. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1030. b43_device_enable(dev, flags);
  1031. msleep(2); /* Wait for the PLL to turn on. */
  1032. /* Now take the PHY out of Reset again */
  1033. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  1034. tmslow |= SSB_TMSLOW_FGC;
  1035. tmslow &= ~B43_TMSLOW_PHYRESET;
  1036. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1037. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1038. msleep(1);
  1039. tmslow &= ~SSB_TMSLOW_FGC;
  1040. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1041. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1042. msleep(1);
  1043. }
  1044. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1045. {
  1046. u32 macctl;
  1047. switch (dev->dev->bus_type) {
  1048. #ifdef CONFIG_B43_BCMA
  1049. case B43_BUS_BCMA:
  1050. b43_bcma_wireless_core_reset(dev, gmode);
  1051. break;
  1052. #endif
  1053. #ifdef CONFIG_B43_SSB
  1054. case B43_BUS_SSB:
  1055. b43_ssb_wireless_core_reset(dev, gmode);
  1056. break;
  1057. #endif
  1058. }
  1059. /* Turn Analog ON, but only if we already know the PHY-type.
  1060. * This protects against very early setup where we don't know the
  1061. * PHY-type, yet. wireless_core_reset will be called once again later,
  1062. * when we know the PHY-type. */
  1063. if (dev->phy.ops)
  1064. dev->phy.ops->switch_analog(dev, 1);
  1065. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1066. macctl &= ~B43_MACCTL_GMODE;
  1067. if (gmode)
  1068. macctl |= B43_MACCTL_GMODE;
  1069. macctl |= B43_MACCTL_IHR_ENABLED;
  1070. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1071. }
  1072. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1073. {
  1074. u32 v0, v1;
  1075. u16 tmp;
  1076. struct b43_txstatus stat;
  1077. while (1) {
  1078. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1079. if (!(v0 & 0x00000001))
  1080. break;
  1081. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1082. stat.cookie = (v0 >> 16);
  1083. stat.seq = (v1 & 0x0000FFFF);
  1084. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1085. tmp = (v0 & 0x0000FFFF);
  1086. stat.frame_count = ((tmp & 0xF000) >> 12);
  1087. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1088. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1089. stat.pm_indicated = !!(tmp & 0x0080);
  1090. stat.intermediate = !!(tmp & 0x0040);
  1091. stat.for_ampdu = !!(tmp & 0x0020);
  1092. stat.acked = !!(tmp & 0x0002);
  1093. b43_handle_txstatus(dev, &stat);
  1094. }
  1095. }
  1096. static void drain_txstatus_queue(struct b43_wldev *dev)
  1097. {
  1098. u32 dummy;
  1099. if (dev->dev->core_rev < 5)
  1100. return;
  1101. /* Read all entries from the microcode TXstatus FIFO
  1102. * and throw them away.
  1103. */
  1104. while (1) {
  1105. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1106. if (!(dummy & 0x00000001))
  1107. break;
  1108. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1109. }
  1110. }
  1111. static u32 b43_jssi_read(struct b43_wldev *dev)
  1112. {
  1113. u32 val = 0;
  1114. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1115. val <<= 16;
  1116. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1117. return val;
  1118. }
  1119. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1120. {
  1121. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1122. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1123. }
  1124. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1125. {
  1126. b43_jssi_write(dev, 0x7F7F7F7F);
  1127. b43_write32(dev, B43_MMIO_MACCMD,
  1128. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1129. }
  1130. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1131. {
  1132. /* Top half of Link Quality calculation. */
  1133. if (dev->phy.type != B43_PHYTYPE_G)
  1134. return;
  1135. if (dev->noisecalc.calculation_running)
  1136. return;
  1137. dev->noisecalc.calculation_running = 1;
  1138. dev->noisecalc.nr_samples = 0;
  1139. b43_generate_noise_sample(dev);
  1140. }
  1141. static void handle_irq_noise(struct b43_wldev *dev)
  1142. {
  1143. struct b43_phy_g *phy = dev->phy.g;
  1144. u16 tmp;
  1145. u8 noise[4];
  1146. u8 i, j;
  1147. s32 average;
  1148. /* Bottom half of Link Quality calculation. */
  1149. if (dev->phy.type != B43_PHYTYPE_G)
  1150. return;
  1151. /* Possible race condition: It might be possible that the user
  1152. * changed to a different channel in the meantime since we
  1153. * started the calculation. We ignore that fact, since it's
  1154. * not really that much of a problem. The background noise is
  1155. * an estimation only anyway. Slightly wrong results will get damped
  1156. * by the averaging of the 8 sample rounds. Additionally the
  1157. * value is shortlived. So it will be replaced by the next noise
  1158. * calculation round soon. */
  1159. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1160. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1161. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1162. noise[2] == 0x7F || noise[3] == 0x7F)
  1163. goto generate_new;
  1164. /* Get the noise samples. */
  1165. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1166. i = dev->noisecalc.nr_samples;
  1167. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1168. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1169. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1170. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1171. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1172. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1173. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1174. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1175. dev->noisecalc.nr_samples++;
  1176. if (dev->noisecalc.nr_samples == 8) {
  1177. /* Calculate the Link Quality by the noise samples. */
  1178. average = 0;
  1179. for (i = 0; i < 8; i++) {
  1180. for (j = 0; j < 4; j++)
  1181. average += dev->noisecalc.samples[i][j];
  1182. }
  1183. average /= (8 * 4);
  1184. average *= 125;
  1185. average += 64;
  1186. average /= 128;
  1187. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1188. tmp = (tmp / 128) & 0x1F;
  1189. if (tmp >= 8)
  1190. average += 2;
  1191. else
  1192. average -= 25;
  1193. if (tmp == 8)
  1194. average -= 72;
  1195. else
  1196. average -= 48;
  1197. dev->stats.link_noise = average;
  1198. dev->noisecalc.calculation_running = 0;
  1199. return;
  1200. }
  1201. generate_new:
  1202. b43_generate_noise_sample(dev);
  1203. }
  1204. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1205. {
  1206. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1207. ///TODO: PS TBTT
  1208. } else {
  1209. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1210. b43_power_saving_ctl_bits(dev, 0);
  1211. }
  1212. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1213. dev->dfq_valid = 1;
  1214. }
  1215. static void handle_irq_atim_end(struct b43_wldev *dev)
  1216. {
  1217. if (dev->dfq_valid) {
  1218. b43_write32(dev, B43_MMIO_MACCMD,
  1219. b43_read32(dev, B43_MMIO_MACCMD)
  1220. | B43_MACCMD_DFQ_VALID);
  1221. dev->dfq_valid = 0;
  1222. }
  1223. }
  1224. static void handle_irq_pmq(struct b43_wldev *dev)
  1225. {
  1226. u32 tmp;
  1227. //TODO: AP mode.
  1228. while (1) {
  1229. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1230. if (!(tmp & 0x00000008))
  1231. break;
  1232. }
  1233. /* 16bit write is odd, but correct. */
  1234. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1235. }
  1236. static void b43_write_template_common(struct b43_wldev *dev,
  1237. const u8 *data, u16 size,
  1238. u16 ram_offset,
  1239. u16 shm_size_offset, u8 rate)
  1240. {
  1241. u32 i, tmp;
  1242. struct b43_plcp_hdr4 plcp;
  1243. plcp.data = 0;
  1244. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1245. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1246. ram_offset += sizeof(u32);
  1247. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1248. * So leave the first two bytes of the next write blank.
  1249. */
  1250. tmp = (u32) (data[0]) << 16;
  1251. tmp |= (u32) (data[1]) << 24;
  1252. b43_ram_write(dev, ram_offset, tmp);
  1253. ram_offset += sizeof(u32);
  1254. for (i = 2; i < size; i += sizeof(u32)) {
  1255. tmp = (u32) (data[i + 0]);
  1256. if (i + 1 < size)
  1257. tmp |= (u32) (data[i + 1]) << 8;
  1258. if (i + 2 < size)
  1259. tmp |= (u32) (data[i + 2]) << 16;
  1260. if (i + 3 < size)
  1261. tmp |= (u32) (data[i + 3]) << 24;
  1262. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1263. }
  1264. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1265. size + sizeof(struct b43_plcp_hdr6));
  1266. }
  1267. /* Check if the use of the antenna that ieee80211 told us to
  1268. * use is possible. This will fall back to DEFAULT.
  1269. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1270. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1271. u8 antenna_nr)
  1272. {
  1273. u8 antenna_mask;
  1274. if (antenna_nr == 0) {
  1275. /* Zero means "use default antenna". That's always OK. */
  1276. return 0;
  1277. }
  1278. /* Get the mask of available antennas. */
  1279. if (dev->phy.gmode)
  1280. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1281. else
  1282. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1283. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1284. /* This antenna is not available. Fall back to default. */
  1285. return 0;
  1286. }
  1287. return antenna_nr;
  1288. }
  1289. /* Convert a b43 antenna number value to the PHY TX control value. */
  1290. static u16 b43_antenna_to_phyctl(int antenna)
  1291. {
  1292. switch (antenna) {
  1293. case B43_ANTENNA0:
  1294. return B43_TXH_PHY_ANT0;
  1295. case B43_ANTENNA1:
  1296. return B43_TXH_PHY_ANT1;
  1297. case B43_ANTENNA2:
  1298. return B43_TXH_PHY_ANT2;
  1299. case B43_ANTENNA3:
  1300. return B43_TXH_PHY_ANT3;
  1301. case B43_ANTENNA_AUTO0:
  1302. case B43_ANTENNA_AUTO1:
  1303. return B43_TXH_PHY_ANT01AUTO;
  1304. }
  1305. B43_WARN_ON(1);
  1306. return 0;
  1307. }
  1308. static void b43_write_beacon_template(struct b43_wldev *dev,
  1309. u16 ram_offset,
  1310. u16 shm_size_offset)
  1311. {
  1312. unsigned int i, len, variable_len;
  1313. const struct ieee80211_mgmt *bcn;
  1314. const u8 *ie;
  1315. bool tim_found = 0;
  1316. unsigned int rate;
  1317. u16 ctl;
  1318. int antenna;
  1319. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1320. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1321. len = min((size_t) dev->wl->current_beacon->len,
  1322. 0x200 - sizeof(struct b43_plcp_hdr6));
  1323. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1324. b43_write_template_common(dev, (const u8 *)bcn,
  1325. len, ram_offset, shm_size_offset, rate);
  1326. /* Write the PHY TX control parameters. */
  1327. antenna = B43_ANTENNA_DEFAULT;
  1328. antenna = b43_antenna_to_phyctl(antenna);
  1329. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1330. /* We can't send beacons with short preamble. Would get PHY errors. */
  1331. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1332. ctl &= ~B43_TXH_PHY_ANT;
  1333. ctl &= ~B43_TXH_PHY_ENC;
  1334. ctl |= antenna;
  1335. if (b43_is_cck_rate(rate))
  1336. ctl |= B43_TXH_PHY_ENC_CCK;
  1337. else
  1338. ctl |= B43_TXH_PHY_ENC_OFDM;
  1339. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1340. /* Find the position of the TIM and the DTIM_period value
  1341. * and write them to SHM. */
  1342. ie = bcn->u.beacon.variable;
  1343. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1344. for (i = 0; i < variable_len - 2; ) {
  1345. uint8_t ie_id, ie_len;
  1346. ie_id = ie[i];
  1347. ie_len = ie[i + 1];
  1348. if (ie_id == 5) {
  1349. u16 tim_position;
  1350. u16 dtim_period;
  1351. /* This is the TIM Information Element */
  1352. /* Check whether the ie_len is in the beacon data range. */
  1353. if (variable_len < ie_len + 2 + i)
  1354. break;
  1355. /* A valid TIM is at least 4 bytes long. */
  1356. if (ie_len < 4)
  1357. break;
  1358. tim_found = 1;
  1359. tim_position = sizeof(struct b43_plcp_hdr6);
  1360. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1361. tim_position += i;
  1362. dtim_period = ie[i + 3];
  1363. b43_shm_write16(dev, B43_SHM_SHARED,
  1364. B43_SHM_SH_TIMBPOS, tim_position);
  1365. b43_shm_write16(dev, B43_SHM_SHARED,
  1366. B43_SHM_SH_DTIMPER, dtim_period);
  1367. break;
  1368. }
  1369. i += ie_len + 2;
  1370. }
  1371. if (!tim_found) {
  1372. /*
  1373. * If ucode wants to modify TIM do it behind the beacon, this
  1374. * will happen, for example, when doing mesh networking.
  1375. */
  1376. b43_shm_write16(dev, B43_SHM_SHARED,
  1377. B43_SHM_SH_TIMBPOS,
  1378. len + sizeof(struct b43_plcp_hdr6));
  1379. b43_shm_write16(dev, B43_SHM_SHARED,
  1380. B43_SHM_SH_DTIMPER, 0);
  1381. }
  1382. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1383. }
  1384. static void b43_upload_beacon0(struct b43_wldev *dev)
  1385. {
  1386. struct b43_wl *wl = dev->wl;
  1387. if (wl->beacon0_uploaded)
  1388. return;
  1389. b43_write_beacon_template(dev, 0x68, 0x18);
  1390. wl->beacon0_uploaded = 1;
  1391. }
  1392. static void b43_upload_beacon1(struct b43_wldev *dev)
  1393. {
  1394. struct b43_wl *wl = dev->wl;
  1395. if (wl->beacon1_uploaded)
  1396. return;
  1397. b43_write_beacon_template(dev, 0x468, 0x1A);
  1398. wl->beacon1_uploaded = 1;
  1399. }
  1400. static void handle_irq_beacon(struct b43_wldev *dev)
  1401. {
  1402. struct b43_wl *wl = dev->wl;
  1403. u32 cmd, beacon0_valid, beacon1_valid;
  1404. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1405. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  1406. return;
  1407. /* This is the bottom half of the asynchronous beacon update. */
  1408. /* Ignore interrupt in the future. */
  1409. dev->irq_mask &= ~B43_IRQ_BEACON;
  1410. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1411. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1412. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1413. /* Schedule interrupt manually, if busy. */
  1414. if (beacon0_valid && beacon1_valid) {
  1415. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1416. dev->irq_mask |= B43_IRQ_BEACON;
  1417. return;
  1418. }
  1419. if (unlikely(wl->beacon_templates_virgin)) {
  1420. /* We never uploaded a beacon before.
  1421. * Upload both templates now, but only mark one valid. */
  1422. wl->beacon_templates_virgin = 0;
  1423. b43_upload_beacon0(dev);
  1424. b43_upload_beacon1(dev);
  1425. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1426. cmd |= B43_MACCMD_BEACON0_VALID;
  1427. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1428. } else {
  1429. if (!beacon0_valid) {
  1430. b43_upload_beacon0(dev);
  1431. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1432. cmd |= B43_MACCMD_BEACON0_VALID;
  1433. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1434. } else if (!beacon1_valid) {
  1435. b43_upload_beacon1(dev);
  1436. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1437. cmd |= B43_MACCMD_BEACON1_VALID;
  1438. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1439. }
  1440. }
  1441. }
  1442. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1443. {
  1444. u32 old_irq_mask = dev->irq_mask;
  1445. /* update beacon right away or defer to irq */
  1446. handle_irq_beacon(dev);
  1447. if (old_irq_mask != dev->irq_mask) {
  1448. /* The handler updated the IRQ mask. */
  1449. B43_WARN_ON(!dev->irq_mask);
  1450. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1451. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1452. } else {
  1453. /* Device interrupts are currently disabled. That means
  1454. * we just ran the hardirq handler and scheduled the
  1455. * IRQ thread. The thread will write the IRQ mask when
  1456. * it finished, so there's nothing to do here. Writing
  1457. * the mask _here_ would incorrectly re-enable IRQs. */
  1458. }
  1459. }
  1460. }
  1461. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1462. {
  1463. struct b43_wl *wl = container_of(work, struct b43_wl,
  1464. beacon_update_trigger);
  1465. struct b43_wldev *dev;
  1466. mutex_lock(&wl->mutex);
  1467. dev = wl->current_dev;
  1468. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1469. if (b43_bus_host_is_sdio(dev->dev)) {
  1470. /* wl->mutex is enough. */
  1471. b43_do_beacon_update_trigger_work(dev);
  1472. mmiowb();
  1473. } else {
  1474. spin_lock_irq(&wl->hardirq_lock);
  1475. b43_do_beacon_update_trigger_work(dev);
  1476. mmiowb();
  1477. spin_unlock_irq(&wl->hardirq_lock);
  1478. }
  1479. }
  1480. mutex_unlock(&wl->mutex);
  1481. }
  1482. /* Asynchronously update the packet templates in template RAM.
  1483. * Locking: Requires wl->mutex to be locked. */
  1484. static void b43_update_templates(struct b43_wl *wl)
  1485. {
  1486. struct sk_buff *beacon;
  1487. /* This is the top half of the ansynchronous beacon update.
  1488. * The bottom half is the beacon IRQ.
  1489. * Beacon update must be asynchronous to avoid sending an
  1490. * invalid beacon. This can happen for example, if the firmware
  1491. * transmits a beacon while we are updating it. */
  1492. /* We could modify the existing beacon and set the aid bit in
  1493. * the TIM field, but that would probably require resizing and
  1494. * moving of data within the beacon template.
  1495. * Simply request a new beacon and let mac80211 do the hard work. */
  1496. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1497. if (unlikely(!beacon))
  1498. return;
  1499. if (wl->current_beacon)
  1500. dev_kfree_skb_any(wl->current_beacon);
  1501. wl->current_beacon = beacon;
  1502. wl->beacon0_uploaded = 0;
  1503. wl->beacon1_uploaded = 0;
  1504. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1505. }
  1506. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1507. {
  1508. b43_time_lock(dev);
  1509. if (dev->dev->core_rev >= 3) {
  1510. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1511. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1512. } else {
  1513. b43_write16(dev, 0x606, (beacon_int >> 6));
  1514. b43_write16(dev, 0x610, beacon_int);
  1515. }
  1516. b43_time_unlock(dev);
  1517. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1518. }
  1519. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1520. {
  1521. u16 reason;
  1522. /* Read the register that contains the reason code for the panic. */
  1523. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1524. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1525. switch (reason) {
  1526. default:
  1527. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1528. /* fallthrough */
  1529. case B43_FWPANIC_DIE:
  1530. /* Do not restart the controller or firmware.
  1531. * The device is nonfunctional from now on.
  1532. * Restarting would result in this panic to trigger again,
  1533. * so we avoid that recursion. */
  1534. break;
  1535. case B43_FWPANIC_RESTART:
  1536. b43_controller_restart(dev, "Microcode panic");
  1537. break;
  1538. }
  1539. }
  1540. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1541. {
  1542. unsigned int i, cnt;
  1543. u16 reason, marker_id, marker_line;
  1544. __le16 *buf;
  1545. /* The proprietary firmware doesn't have this IRQ. */
  1546. if (!dev->fw.opensource)
  1547. return;
  1548. /* Read the register that contains the reason code for this IRQ. */
  1549. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1550. switch (reason) {
  1551. case B43_DEBUGIRQ_PANIC:
  1552. b43_handle_firmware_panic(dev);
  1553. break;
  1554. case B43_DEBUGIRQ_DUMP_SHM:
  1555. if (!B43_DEBUG)
  1556. break; /* Only with driver debugging enabled. */
  1557. buf = kmalloc(4096, GFP_ATOMIC);
  1558. if (!buf) {
  1559. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1560. goto out;
  1561. }
  1562. for (i = 0; i < 4096; i += 2) {
  1563. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1564. buf[i / 2] = cpu_to_le16(tmp);
  1565. }
  1566. b43info(dev->wl, "Shared memory dump:\n");
  1567. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1568. 16, 2, buf, 4096, 1);
  1569. kfree(buf);
  1570. break;
  1571. case B43_DEBUGIRQ_DUMP_REGS:
  1572. if (!B43_DEBUG)
  1573. break; /* Only with driver debugging enabled. */
  1574. b43info(dev->wl, "Microcode register dump:\n");
  1575. for (i = 0, cnt = 0; i < 64; i++) {
  1576. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1577. if (cnt == 0)
  1578. printk(KERN_INFO);
  1579. printk("r%02u: 0x%04X ", i, tmp);
  1580. cnt++;
  1581. if (cnt == 6) {
  1582. printk("\n");
  1583. cnt = 0;
  1584. }
  1585. }
  1586. printk("\n");
  1587. break;
  1588. case B43_DEBUGIRQ_MARKER:
  1589. if (!B43_DEBUG)
  1590. break; /* Only with driver debugging enabled. */
  1591. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1592. B43_MARKER_ID_REG);
  1593. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1594. B43_MARKER_LINE_REG);
  1595. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1596. "at line number %u\n",
  1597. marker_id, marker_line);
  1598. break;
  1599. default:
  1600. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1601. reason);
  1602. }
  1603. out:
  1604. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1605. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1606. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1607. }
  1608. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1609. {
  1610. u32 reason;
  1611. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1612. u32 merged_dma_reason = 0;
  1613. int i;
  1614. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1615. return;
  1616. reason = dev->irq_reason;
  1617. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1618. dma_reason[i] = dev->dma_reason[i];
  1619. merged_dma_reason |= dma_reason[i];
  1620. }
  1621. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1622. b43err(dev->wl, "MAC transmission error\n");
  1623. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1624. b43err(dev->wl, "PHY transmission error\n");
  1625. rmb();
  1626. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1627. atomic_set(&dev->phy.txerr_cnt,
  1628. B43_PHY_TX_BADNESS_LIMIT);
  1629. b43err(dev->wl, "Too many PHY TX errors, "
  1630. "restarting the controller\n");
  1631. b43_controller_restart(dev, "PHY TX errors");
  1632. }
  1633. }
  1634. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1635. B43_DMAIRQ_NONFATALMASK))) {
  1636. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1637. b43err(dev->wl, "Fatal DMA error: "
  1638. "0x%08X, 0x%08X, 0x%08X, "
  1639. "0x%08X, 0x%08X, 0x%08X\n",
  1640. dma_reason[0], dma_reason[1],
  1641. dma_reason[2], dma_reason[3],
  1642. dma_reason[4], dma_reason[5]);
  1643. b43err(dev->wl, "This device does not support DMA "
  1644. "on your system. It will now be switched to PIO.\n");
  1645. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1646. dev->use_pio = 1;
  1647. b43_controller_restart(dev, "DMA error");
  1648. return;
  1649. }
  1650. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1651. b43err(dev->wl, "DMA error: "
  1652. "0x%08X, 0x%08X, 0x%08X, "
  1653. "0x%08X, 0x%08X, 0x%08X\n",
  1654. dma_reason[0], dma_reason[1],
  1655. dma_reason[2], dma_reason[3],
  1656. dma_reason[4], dma_reason[5]);
  1657. }
  1658. }
  1659. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1660. handle_irq_ucode_debug(dev);
  1661. if (reason & B43_IRQ_TBTT_INDI)
  1662. handle_irq_tbtt_indication(dev);
  1663. if (reason & B43_IRQ_ATIM_END)
  1664. handle_irq_atim_end(dev);
  1665. if (reason & B43_IRQ_BEACON)
  1666. handle_irq_beacon(dev);
  1667. if (reason & B43_IRQ_PMQ)
  1668. handle_irq_pmq(dev);
  1669. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1670. ;/* TODO */
  1671. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1672. handle_irq_noise(dev);
  1673. /* Check the DMA reason registers for received data. */
  1674. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1675. if (b43_using_pio_transfers(dev))
  1676. b43_pio_rx(dev->pio.rx_queue);
  1677. else
  1678. b43_dma_rx(dev->dma.rx_ring);
  1679. }
  1680. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1681. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1682. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1683. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1684. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1685. if (reason & B43_IRQ_TX_OK)
  1686. handle_irq_transmit_status(dev);
  1687. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1688. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1689. #if B43_DEBUG
  1690. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1691. dev->irq_count++;
  1692. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1693. if (reason & (1 << i))
  1694. dev->irq_bit_count[i]++;
  1695. }
  1696. }
  1697. #endif
  1698. }
  1699. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1700. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1701. {
  1702. struct b43_wldev *dev = dev_id;
  1703. mutex_lock(&dev->wl->mutex);
  1704. b43_do_interrupt_thread(dev);
  1705. mmiowb();
  1706. mutex_unlock(&dev->wl->mutex);
  1707. return IRQ_HANDLED;
  1708. }
  1709. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1710. {
  1711. u32 reason;
  1712. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1713. * On SDIO, this runs under wl->mutex. */
  1714. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1715. if (reason == 0xffffffff) /* shared IRQ */
  1716. return IRQ_NONE;
  1717. reason &= dev->irq_mask;
  1718. if (!reason)
  1719. return IRQ_NONE;
  1720. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1721. & 0x0001DC00;
  1722. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1723. & 0x0000DC00;
  1724. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1725. & 0x0000DC00;
  1726. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1727. & 0x0001DC00;
  1728. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1729. & 0x0000DC00;
  1730. /* Unused ring
  1731. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1732. & 0x0000DC00;
  1733. */
  1734. /* ACK the interrupt. */
  1735. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1736. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1737. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1738. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1739. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1740. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1741. /* Unused ring
  1742. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1743. */
  1744. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1745. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1746. /* Save the reason bitmasks for the IRQ thread handler. */
  1747. dev->irq_reason = reason;
  1748. return IRQ_WAKE_THREAD;
  1749. }
  1750. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1751. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1752. {
  1753. struct b43_wldev *dev = dev_id;
  1754. irqreturn_t ret;
  1755. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1756. return IRQ_NONE;
  1757. spin_lock(&dev->wl->hardirq_lock);
  1758. ret = b43_do_interrupt(dev);
  1759. mmiowb();
  1760. spin_unlock(&dev->wl->hardirq_lock);
  1761. return ret;
  1762. }
  1763. /* SDIO interrupt handler. This runs in process context. */
  1764. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1765. {
  1766. struct b43_wl *wl = dev->wl;
  1767. irqreturn_t ret;
  1768. mutex_lock(&wl->mutex);
  1769. ret = b43_do_interrupt(dev);
  1770. if (ret == IRQ_WAKE_THREAD)
  1771. b43_do_interrupt_thread(dev);
  1772. mutex_unlock(&wl->mutex);
  1773. }
  1774. void b43_do_release_fw(struct b43_firmware_file *fw)
  1775. {
  1776. release_firmware(fw->data);
  1777. fw->data = NULL;
  1778. fw->filename = NULL;
  1779. }
  1780. static void b43_release_firmware(struct b43_wldev *dev)
  1781. {
  1782. b43_do_release_fw(&dev->fw.ucode);
  1783. b43_do_release_fw(&dev->fw.pcm);
  1784. b43_do_release_fw(&dev->fw.initvals);
  1785. b43_do_release_fw(&dev->fw.initvals_band);
  1786. }
  1787. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1788. {
  1789. const char text[] =
  1790. "You must go to " \
  1791. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1792. "and download the correct firmware for this driver version. " \
  1793. "Please carefully read all instructions on this website.\n";
  1794. if (error)
  1795. b43err(wl, text);
  1796. else
  1797. b43warn(wl, text);
  1798. }
  1799. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1800. const char *name,
  1801. struct b43_firmware_file *fw)
  1802. {
  1803. const struct firmware *blob;
  1804. struct b43_fw_header *hdr;
  1805. u32 size;
  1806. int err;
  1807. if (!name) {
  1808. /* Don't fetch anything. Free possibly cached firmware. */
  1809. /* FIXME: We should probably keep it anyway, to save some headache
  1810. * on suspend/resume with multiband devices. */
  1811. b43_do_release_fw(fw);
  1812. return 0;
  1813. }
  1814. if (fw->filename) {
  1815. if ((fw->type == ctx->req_type) &&
  1816. (strcmp(fw->filename, name) == 0))
  1817. return 0; /* Already have this fw. */
  1818. /* Free the cached firmware first. */
  1819. /* FIXME: We should probably do this later after we successfully
  1820. * got the new fw. This could reduce headache with multiband devices.
  1821. * We could also redesign this to cache the firmware for all possible
  1822. * bands all the time. */
  1823. b43_do_release_fw(fw);
  1824. }
  1825. switch (ctx->req_type) {
  1826. case B43_FWTYPE_PROPRIETARY:
  1827. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1828. "b43%s/%s.fw",
  1829. modparam_fwpostfix, name);
  1830. break;
  1831. case B43_FWTYPE_OPENSOURCE:
  1832. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1833. "b43-open%s/%s.fw",
  1834. modparam_fwpostfix, name);
  1835. break;
  1836. default:
  1837. B43_WARN_ON(1);
  1838. return -ENOSYS;
  1839. }
  1840. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1841. if (err == -ENOENT) {
  1842. snprintf(ctx->errors[ctx->req_type],
  1843. sizeof(ctx->errors[ctx->req_type]),
  1844. "Firmware file \"%s\" not found\n", ctx->fwname);
  1845. return err;
  1846. } else if (err) {
  1847. snprintf(ctx->errors[ctx->req_type],
  1848. sizeof(ctx->errors[ctx->req_type]),
  1849. "Firmware file \"%s\" request failed (err=%d)\n",
  1850. ctx->fwname, err);
  1851. return err;
  1852. }
  1853. if (blob->size < sizeof(struct b43_fw_header))
  1854. goto err_format;
  1855. hdr = (struct b43_fw_header *)(blob->data);
  1856. switch (hdr->type) {
  1857. case B43_FW_TYPE_UCODE:
  1858. case B43_FW_TYPE_PCM:
  1859. size = be32_to_cpu(hdr->size);
  1860. if (size != blob->size - sizeof(struct b43_fw_header))
  1861. goto err_format;
  1862. /* fallthrough */
  1863. case B43_FW_TYPE_IV:
  1864. if (hdr->ver != 1)
  1865. goto err_format;
  1866. break;
  1867. default:
  1868. goto err_format;
  1869. }
  1870. fw->data = blob;
  1871. fw->filename = name;
  1872. fw->type = ctx->req_type;
  1873. return 0;
  1874. err_format:
  1875. snprintf(ctx->errors[ctx->req_type],
  1876. sizeof(ctx->errors[ctx->req_type]),
  1877. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1878. release_firmware(blob);
  1879. return -EPROTO;
  1880. }
  1881. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1882. {
  1883. struct b43_wldev *dev = ctx->dev;
  1884. struct b43_firmware *fw = &ctx->dev->fw;
  1885. const u8 rev = ctx->dev->dev->core_rev;
  1886. const char *filename;
  1887. u32 tmshigh;
  1888. int err;
  1889. /* Files for HT and LCN were found by trying one by one */
  1890. /* Get microcode */
  1891. if ((rev >= 5) && (rev <= 10)) {
  1892. filename = "ucode5";
  1893. } else if ((rev >= 11) && (rev <= 12)) {
  1894. filename = "ucode11";
  1895. } else if (rev == 13) {
  1896. filename = "ucode13";
  1897. } else if (rev == 14) {
  1898. filename = "ucode14";
  1899. } else if (rev == 15) {
  1900. filename = "ucode15";
  1901. } else {
  1902. switch (dev->phy.type) {
  1903. case B43_PHYTYPE_N:
  1904. if (rev >= 16)
  1905. filename = "ucode16_mimo";
  1906. else
  1907. goto err_no_ucode;
  1908. break;
  1909. case B43_PHYTYPE_HT:
  1910. if (rev == 29)
  1911. filename = "ucode29_mimo";
  1912. else
  1913. goto err_no_ucode;
  1914. break;
  1915. case B43_PHYTYPE_LCN:
  1916. if (rev == 24)
  1917. filename = "ucode24_mimo";
  1918. else
  1919. goto err_no_ucode;
  1920. break;
  1921. default:
  1922. goto err_no_ucode;
  1923. }
  1924. }
  1925. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1926. if (err)
  1927. goto err_load;
  1928. /* Get PCM code */
  1929. if ((rev >= 5) && (rev <= 10))
  1930. filename = "pcm5";
  1931. else if (rev >= 11)
  1932. filename = NULL;
  1933. else
  1934. goto err_no_pcm;
  1935. fw->pcm_request_failed = 0;
  1936. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1937. if (err == -ENOENT) {
  1938. /* We did not find a PCM file? Not fatal, but
  1939. * core rev <= 10 must do without hwcrypto then. */
  1940. fw->pcm_request_failed = 1;
  1941. } else if (err)
  1942. goto err_load;
  1943. /* Get initvals */
  1944. switch (dev->phy.type) {
  1945. case B43_PHYTYPE_A:
  1946. if ((rev >= 5) && (rev <= 10)) {
  1947. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  1948. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1949. filename = "a0g1initvals5";
  1950. else
  1951. filename = "a0g0initvals5";
  1952. } else
  1953. goto err_no_initvals;
  1954. break;
  1955. case B43_PHYTYPE_G:
  1956. if ((rev >= 5) && (rev <= 10))
  1957. filename = "b0g0initvals5";
  1958. else if (rev >= 13)
  1959. filename = "b0g0initvals13";
  1960. else
  1961. goto err_no_initvals;
  1962. break;
  1963. case B43_PHYTYPE_N:
  1964. if (rev >= 16)
  1965. filename = "n0initvals16";
  1966. else if ((rev >= 11) && (rev <= 12))
  1967. filename = "n0initvals11";
  1968. else
  1969. goto err_no_initvals;
  1970. break;
  1971. case B43_PHYTYPE_LP:
  1972. if (rev == 13)
  1973. filename = "lp0initvals13";
  1974. else if (rev == 14)
  1975. filename = "lp0initvals14";
  1976. else if (rev >= 15)
  1977. filename = "lp0initvals15";
  1978. else
  1979. goto err_no_initvals;
  1980. break;
  1981. case B43_PHYTYPE_HT:
  1982. if (rev == 29)
  1983. filename = "ht0initvals29";
  1984. else
  1985. goto err_no_initvals;
  1986. break;
  1987. case B43_PHYTYPE_LCN:
  1988. if (rev == 24)
  1989. filename = "lcn0initvals24";
  1990. else
  1991. goto err_no_initvals;
  1992. break;
  1993. default:
  1994. goto err_no_initvals;
  1995. }
  1996. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  1997. if (err)
  1998. goto err_load;
  1999. /* Get bandswitch initvals */
  2000. switch (dev->phy.type) {
  2001. case B43_PHYTYPE_A:
  2002. if ((rev >= 5) && (rev <= 10)) {
  2003. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2004. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2005. filename = "a0g1bsinitvals5";
  2006. else
  2007. filename = "a0g0bsinitvals5";
  2008. } else if (rev >= 11)
  2009. filename = NULL;
  2010. else
  2011. goto err_no_initvals;
  2012. break;
  2013. case B43_PHYTYPE_G:
  2014. if ((rev >= 5) && (rev <= 10))
  2015. filename = "b0g0bsinitvals5";
  2016. else if (rev >= 11)
  2017. filename = NULL;
  2018. else
  2019. goto err_no_initvals;
  2020. break;
  2021. case B43_PHYTYPE_N:
  2022. if (rev >= 16)
  2023. filename = "n0bsinitvals16";
  2024. else if ((rev >= 11) && (rev <= 12))
  2025. filename = "n0bsinitvals11";
  2026. else
  2027. goto err_no_initvals;
  2028. break;
  2029. case B43_PHYTYPE_LP:
  2030. if (rev == 13)
  2031. filename = "lp0bsinitvals13";
  2032. else if (rev == 14)
  2033. filename = "lp0bsinitvals14";
  2034. else if (rev >= 15)
  2035. filename = "lp0bsinitvals15";
  2036. else
  2037. goto err_no_initvals;
  2038. break;
  2039. case B43_PHYTYPE_HT:
  2040. if (rev == 29)
  2041. filename = "ht0bsinitvals29";
  2042. else
  2043. goto err_no_initvals;
  2044. break;
  2045. case B43_PHYTYPE_LCN:
  2046. if (rev == 24)
  2047. filename = "lcn0bsinitvals24";
  2048. else
  2049. goto err_no_initvals;
  2050. break;
  2051. default:
  2052. goto err_no_initvals;
  2053. }
  2054. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  2055. if (err)
  2056. goto err_load;
  2057. return 0;
  2058. err_no_ucode:
  2059. err = ctx->fatal_failure = -EOPNOTSUPP;
  2060. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2061. "is required for your device (wl-core rev %u)\n", rev);
  2062. goto error;
  2063. err_no_pcm:
  2064. err = ctx->fatal_failure = -EOPNOTSUPP;
  2065. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2066. "is required for your device (wl-core rev %u)\n", rev);
  2067. goto error;
  2068. err_no_initvals:
  2069. err = ctx->fatal_failure = -EOPNOTSUPP;
  2070. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2071. "is required for your device (wl-core rev %u)\n", rev);
  2072. goto error;
  2073. err_load:
  2074. /* We failed to load this firmware image. The error message
  2075. * already is in ctx->errors. Return and let our caller decide
  2076. * what to do. */
  2077. goto error;
  2078. error:
  2079. b43_release_firmware(dev);
  2080. return err;
  2081. }
  2082. static int b43_request_firmware(struct b43_wldev *dev)
  2083. {
  2084. struct b43_request_fw_context *ctx;
  2085. unsigned int i;
  2086. int err;
  2087. const char *errmsg;
  2088. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2089. if (!ctx)
  2090. return -ENOMEM;
  2091. ctx->dev = dev;
  2092. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2093. err = b43_try_request_fw(ctx);
  2094. if (!err)
  2095. goto out; /* Successfully loaded it. */
  2096. err = ctx->fatal_failure;
  2097. if (err)
  2098. goto out;
  2099. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2100. err = b43_try_request_fw(ctx);
  2101. if (!err)
  2102. goto out; /* Successfully loaded it. */
  2103. err = ctx->fatal_failure;
  2104. if (err)
  2105. goto out;
  2106. /* Could not find a usable firmware. Print the errors. */
  2107. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2108. errmsg = ctx->errors[i];
  2109. if (strlen(errmsg))
  2110. b43err(dev->wl, errmsg);
  2111. }
  2112. b43_print_fw_helptext(dev->wl, 1);
  2113. err = -ENOENT;
  2114. out:
  2115. kfree(ctx);
  2116. return err;
  2117. }
  2118. static int b43_upload_microcode(struct b43_wldev *dev)
  2119. {
  2120. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2121. const size_t hdr_len = sizeof(struct b43_fw_header);
  2122. const __be32 *data;
  2123. unsigned int i, len;
  2124. u16 fwrev, fwpatch, fwdate, fwtime;
  2125. u32 tmp, macctl;
  2126. int err = 0;
  2127. /* Jump the microcode PSM to offset 0 */
  2128. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2129. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2130. macctl |= B43_MACCTL_PSM_JMP0;
  2131. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2132. /* Zero out all microcode PSM registers and shared memory. */
  2133. for (i = 0; i < 64; i++)
  2134. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2135. for (i = 0; i < 4096; i += 2)
  2136. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2137. /* Upload Microcode. */
  2138. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2139. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2140. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2141. for (i = 0; i < len; i++) {
  2142. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2143. udelay(10);
  2144. }
  2145. if (dev->fw.pcm.data) {
  2146. /* Upload PCM data. */
  2147. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2148. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2149. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2150. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2151. /* No need for autoinc bit in SHM_HW */
  2152. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2153. for (i = 0; i < len; i++) {
  2154. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2155. udelay(10);
  2156. }
  2157. }
  2158. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2159. /* Start the microcode PSM */
  2160. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2161. macctl &= ~B43_MACCTL_PSM_JMP0;
  2162. macctl |= B43_MACCTL_PSM_RUN;
  2163. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2164. /* Wait for the microcode to load and respond */
  2165. i = 0;
  2166. while (1) {
  2167. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2168. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2169. break;
  2170. i++;
  2171. if (i >= 20) {
  2172. b43err(dev->wl, "Microcode not responding\n");
  2173. b43_print_fw_helptext(dev->wl, 1);
  2174. err = -ENODEV;
  2175. goto error;
  2176. }
  2177. msleep(50);
  2178. }
  2179. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2180. /* Get and check the revisions. */
  2181. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2182. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2183. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2184. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2185. if (fwrev <= 0x128) {
  2186. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2187. "binary drivers older than version 4.x is unsupported. "
  2188. "You must upgrade your firmware files.\n");
  2189. b43_print_fw_helptext(dev->wl, 1);
  2190. err = -EOPNOTSUPP;
  2191. goto error;
  2192. }
  2193. dev->fw.rev = fwrev;
  2194. dev->fw.patch = fwpatch;
  2195. dev->fw.opensource = (fwdate == 0xFFFF);
  2196. /* Default to use-all-queues. */
  2197. dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
  2198. dev->qos_enabled = !!modparam_qos;
  2199. /* Default to firmware/hardware crypto acceleration. */
  2200. dev->hwcrypto_enabled = 1;
  2201. if (dev->fw.opensource) {
  2202. u16 fwcapa;
  2203. /* Patchlevel info is encoded in the "time" field. */
  2204. dev->fw.patch = fwtime;
  2205. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2206. dev->fw.rev, dev->fw.patch);
  2207. fwcapa = b43_fwcapa_read(dev);
  2208. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2209. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2210. /* Disable hardware crypto and fall back to software crypto. */
  2211. dev->hwcrypto_enabled = 0;
  2212. }
  2213. if (!(fwcapa & B43_FWCAPA_QOS)) {
  2214. b43info(dev->wl, "QoS not supported by firmware\n");
  2215. /* Disable QoS. Tweak hw->queues to 1. It will be restored before
  2216. * ieee80211_unregister to make sure the networking core can
  2217. * properly free possible resources. */
  2218. dev->wl->hw->queues = 1;
  2219. dev->qos_enabled = 0;
  2220. }
  2221. } else {
  2222. b43info(dev->wl, "Loading firmware version %u.%u "
  2223. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2224. fwrev, fwpatch,
  2225. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2226. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2227. if (dev->fw.pcm_request_failed) {
  2228. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2229. "Hardware accelerated cryptography is disabled.\n");
  2230. b43_print_fw_helptext(dev->wl, 0);
  2231. }
  2232. }
  2233. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2234. dev->fw.rev, dev->fw.patch);
  2235. wiphy->hw_version = dev->dev->core_id;
  2236. if (b43_is_old_txhdr_format(dev)) {
  2237. /* We're over the deadline, but we keep support for old fw
  2238. * until it turns out to be in major conflict with something new. */
  2239. b43warn(dev->wl, "You are using an old firmware image. "
  2240. "Support for old firmware will be removed soon "
  2241. "(official deadline was July 2008).\n");
  2242. b43_print_fw_helptext(dev->wl, 0);
  2243. }
  2244. return 0;
  2245. error:
  2246. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2247. macctl &= ~B43_MACCTL_PSM_RUN;
  2248. macctl |= B43_MACCTL_PSM_JMP0;
  2249. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2250. return err;
  2251. }
  2252. static int b43_write_initvals(struct b43_wldev *dev,
  2253. const struct b43_iv *ivals,
  2254. size_t count,
  2255. size_t array_size)
  2256. {
  2257. const struct b43_iv *iv;
  2258. u16 offset;
  2259. size_t i;
  2260. bool bit32;
  2261. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2262. iv = ivals;
  2263. for (i = 0; i < count; i++) {
  2264. if (array_size < sizeof(iv->offset_size))
  2265. goto err_format;
  2266. array_size -= sizeof(iv->offset_size);
  2267. offset = be16_to_cpu(iv->offset_size);
  2268. bit32 = !!(offset & B43_IV_32BIT);
  2269. offset &= B43_IV_OFFSET_MASK;
  2270. if (offset >= 0x1000)
  2271. goto err_format;
  2272. if (bit32) {
  2273. u32 value;
  2274. if (array_size < sizeof(iv->data.d32))
  2275. goto err_format;
  2276. array_size -= sizeof(iv->data.d32);
  2277. value = get_unaligned_be32(&iv->data.d32);
  2278. b43_write32(dev, offset, value);
  2279. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2280. sizeof(__be16) +
  2281. sizeof(__be32));
  2282. } else {
  2283. u16 value;
  2284. if (array_size < sizeof(iv->data.d16))
  2285. goto err_format;
  2286. array_size -= sizeof(iv->data.d16);
  2287. value = be16_to_cpu(iv->data.d16);
  2288. b43_write16(dev, offset, value);
  2289. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2290. sizeof(__be16) +
  2291. sizeof(__be16));
  2292. }
  2293. }
  2294. if (array_size)
  2295. goto err_format;
  2296. return 0;
  2297. err_format:
  2298. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2299. b43_print_fw_helptext(dev->wl, 1);
  2300. return -EPROTO;
  2301. }
  2302. static int b43_upload_initvals(struct b43_wldev *dev)
  2303. {
  2304. const size_t hdr_len = sizeof(struct b43_fw_header);
  2305. const struct b43_fw_header *hdr;
  2306. struct b43_firmware *fw = &dev->fw;
  2307. const struct b43_iv *ivals;
  2308. size_t count;
  2309. int err;
  2310. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2311. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2312. count = be32_to_cpu(hdr->size);
  2313. err = b43_write_initvals(dev, ivals, count,
  2314. fw->initvals.data->size - hdr_len);
  2315. if (err)
  2316. goto out;
  2317. if (fw->initvals_band.data) {
  2318. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2319. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2320. count = be32_to_cpu(hdr->size);
  2321. err = b43_write_initvals(dev, ivals, count,
  2322. fw->initvals_band.data->size - hdr_len);
  2323. if (err)
  2324. goto out;
  2325. }
  2326. out:
  2327. return err;
  2328. }
  2329. /* Initialize the GPIOs
  2330. * http://bcm-specs.sipsolutions.net/GPIO
  2331. */
  2332. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2333. {
  2334. struct ssb_bus *bus = dev->dev->sdev->bus;
  2335. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2336. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2337. #else
  2338. return bus->chipco.dev;
  2339. #endif
  2340. }
  2341. static int b43_gpio_init(struct b43_wldev *dev)
  2342. {
  2343. struct ssb_device *gpiodev;
  2344. u32 mask, set;
  2345. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2346. & ~B43_MACCTL_GPOUTSMSK);
  2347. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2348. | 0x000F);
  2349. mask = 0x0000001F;
  2350. set = 0x0000000F;
  2351. if (dev->dev->chip_id == 0x4301) {
  2352. mask |= 0x0060;
  2353. set |= 0x0060;
  2354. }
  2355. if (0 /* FIXME: conditional unknown */ ) {
  2356. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2357. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2358. | 0x0100);
  2359. mask |= 0x0180;
  2360. set |= 0x0180;
  2361. }
  2362. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2363. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2364. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2365. | 0x0200);
  2366. mask |= 0x0200;
  2367. set |= 0x0200;
  2368. }
  2369. if (dev->dev->core_rev >= 2)
  2370. mask |= 0x0010; /* FIXME: This is redundant. */
  2371. switch (dev->dev->bus_type) {
  2372. #ifdef CONFIG_B43_BCMA
  2373. case B43_BUS_BCMA:
  2374. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2375. (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
  2376. BCMA_CC_GPIOCTL) & mask) | set);
  2377. break;
  2378. #endif
  2379. #ifdef CONFIG_B43_SSB
  2380. case B43_BUS_SSB:
  2381. gpiodev = b43_ssb_gpio_dev(dev);
  2382. if (gpiodev)
  2383. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2384. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2385. & mask) | set);
  2386. break;
  2387. #endif
  2388. }
  2389. return 0;
  2390. }
  2391. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2392. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2393. {
  2394. struct ssb_device *gpiodev;
  2395. switch (dev->dev->bus_type) {
  2396. #ifdef CONFIG_B43_BCMA
  2397. case B43_BUS_BCMA:
  2398. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2399. 0);
  2400. break;
  2401. #endif
  2402. #ifdef CONFIG_B43_SSB
  2403. case B43_BUS_SSB:
  2404. gpiodev = b43_ssb_gpio_dev(dev);
  2405. if (gpiodev)
  2406. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2407. break;
  2408. #endif
  2409. }
  2410. }
  2411. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2412. void b43_mac_enable(struct b43_wldev *dev)
  2413. {
  2414. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2415. u16 fwstate;
  2416. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2417. B43_SHM_SH_UCODESTAT);
  2418. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2419. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2420. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2421. "should be suspended, but current state is %u\n",
  2422. fwstate);
  2423. }
  2424. }
  2425. dev->mac_suspended--;
  2426. B43_WARN_ON(dev->mac_suspended < 0);
  2427. if (dev->mac_suspended == 0) {
  2428. b43_write32(dev, B43_MMIO_MACCTL,
  2429. b43_read32(dev, B43_MMIO_MACCTL)
  2430. | B43_MACCTL_ENABLED);
  2431. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2432. B43_IRQ_MAC_SUSPENDED);
  2433. /* Commit writes */
  2434. b43_read32(dev, B43_MMIO_MACCTL);
  2435. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2436. b43_power_saving_ctl_bits(dev, 0);
  2437. }
  2438. }
  2439. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2440. void b43_mac_suspend(struct b43_wldev *dev)
  2441. {
  2442. int i;
  2443. u32 tmp;
  2444. might_sleep();
  2445. B43_WARN_ON(dev->mac_suspended < 0);
  2446. if (dev->mac_suspended == 0) {
  2447. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2448. b43_write32(dev, B43_MMIO_MACCTL,
  2449. b43_read32(dev, B43_MMIO_MACCTL)
  2450. & ~B43_MACCTL_ENABLED);
  2451. /* force pci to flush the write */
  2452. b43_read32(dev, B43_MMIO_MACCTL);
  2453. for (i = 35; i; i--) {
  2454. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2455. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2456. goto out;
  2457. udelay(10);
  2458. }
  2459. /* Hm, it seems this will take some time. Use msleep(). */
  2460. for (i = 40; i; i--) {
  2461. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2462. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2463. goto out;
  2464. msleep(1);
  2465. }
  2466. b43err(dev->wl, "MAC suspend failed\n");
  2467. }
  2468. out:
  2469. dev->mac_suspended++;
  2470. }
  2471. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2472. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2473. {
  2474. u32 tmp;
  2475. switch (dev->dev->bus_type) {
  2476. #ifdef CONFIG_B43_BCMA
  2477. case B43_BUS_BCMA:
  2478. tmp = bcma_read32(dev->dev->bdev, BCMA_IOCTL);
  2479. if (on)
  2480. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2481. else
  2482. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2483. bcma_write32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2484. break;
  2485. #endif
  2486. #ifdef CONFIG_B43_SSB
  2487. case B43_BUS_SSB:
  2488. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2489. if (on)
  2490. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2491. else
  2492. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2493. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2494. break;
  2495. #endif
  2496. }
  2497. }
  2498. static void b43_adjust_opmode(struct b43_wldev *dev)
  2499. {
  2500. struct b43_wl *wl = dev->wl;
  2501. u32 ctl;
  2502. u16 cfp_pretbtt;
  2503. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2504. /* Reset status to STA infrastructure mode. */
  2505. ctl &= ~B43_MACCTL_AP;
  2506. ctl &= ~B43_MACCTL_KEEP_CTL;
  2507. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2508. ctl &= ~B43_MACCTL_KEEP_BAD;
  2509. ctl &= ~B43_MACCTL_PROMISC;
  2510. ctl &= ~B43_MACCTL_BEACPROMISC;
  2511. ctl |= B43_MACCTL_INFRA;
  2512. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2513. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2514. ctl |= B43_MACCTL_AP;
  2515. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2516. ctl &= ~B43_MACCTL_INFRA;
  2517. if (wl->filter_flags & FIF_CONTROL)
  2518. ctl |= B43_MACCTL_KEEP_CTL;
  2519. if (wl->filter_flags & FIF_FCSFAIL)
  2520. ctl |= B43_MACCTL_KEEP_BAD;
  2521. if (wl->filter_flags & FIF_PLCPFAIL)
  2522. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2523. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2524. ctl |= B43_MACCTL_PROMISC;
  2525. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2526. ctl |= B43_MACCTL_BEACPROMISC;
  2527. /* Workaround: On old hardware the HW-MAC-address-filter
  2528. * doesn't work properly, so always run promisc in filter
  2529. * it in software. */
  2530. if (dev->dev->core_rev <= 4)
  2531. ctl |= B43_MACCTL_PROMISC;
  2532. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2533. cfp_pretbtt = 2;
  2534. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2535. if (dev->dev->chip_id == 0x4306 &&
  2536. dev->dev->chip_rev == 3)
  2537. cfp_pretbtt = 100;
  2538. else
  2539. cfp_pretbtt = 50;
  2540. }
  2541. b43_write16(dev, 0x612, cfp_pretbtt);
  2542. /* FIXME: We don't currently implement the PMQ mechanism,
  2543. * so always disable it. If we want to implement PMQ,
  2544. * we need to enable it here (clear DISCPMQ) in AP mode.
  2545. */
  2546. if (0 /* ctl & B43_MACCTL_AP */) {
  2547. b43_write32(dev, B43_MMIO_MACCTL,
  2548. b43_read32(dev, B43_MMIO_MACCTL)
  2549. & ~B43_MACCTL_DISCPMQ);
  2550. } else {
  2551. b43_write32(dev, B43_MMIO_MACCTL,
  2552. b43_read32(dev, B43_MMIO_MACCTL)
  2553. | B43_MACCTL_DISCPMQ);
  2554. }
  2555. }
  2556. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2557. {
  2558. u16 offset;
  2559. if (is_ofdm) {
  2560. offset = 0x480;
  2561. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2562. } else {
  2563. offset = 0x4C0;
  2564. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2565. }
  2566. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2567. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2568. }
  2569. static void b43_rate_memory_init(struct b43_wldev *dev)
  2570. {
  2571. switch (dev->phy.type) {
  2572. case B43_PHYTYPE_A:
  2573. case B43_PHYTYPE_G:
  2574. case B43_PHYTYPE_N:
  2575. case B43_PHYTYPE_LP:
  2576. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2577. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2578. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2579. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2580. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2581. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2582. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2583. if (dev->phy.type == B43_PHYTYPE_A)
  2584. break;
  2585. /* fallthrough */
  2586. case B43_PHYTYPE_B:
  2587. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2588. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2589. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2590. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2591. break;
  2592. default:
  2593. B43_WARN_ON(1);
  2594. }
  2595. }
  2596. /* Set the default values for the PHY TX Control Words. */
  2597. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2598. {
  2599. u16 ctl = 0;
  2600. ctl |= B43_TXH_PHY_ENC_CCK;
  2601. ctl |= B43_TXH_PHY_ANT01AUTO;
  2602. ctl |= B43_TXH_PHY_TXPWR;
  2603. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2604. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2605. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2606. }
  2607. /* Set the TX-Antenna for management frames sent by firmware. */
  2608. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2609. {
  2610. u16 ant;
  2611. u16 tmp;
  2612. ant = b43_antenna_to_phyctl(antenna);
  2613. /* For ACK/CTS */
  2614. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2615. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2616. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2617. /* For Probe Resposes */
  2618. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2619. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2620. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2621. }
  2622. /* This is the opposite of b43_chip_init() */
  2623. static void b43_chip_exit(struct b43_wldev *dev)
  2624. {
  2625. b43_phy_exit(dev);
  2626. b43_gpio_cleanup(dev);
  2627. /* firmware is released later */
  2628. }
  2629. /* Initialize the chip
  2630. * http://bcm-specs.sipsolutions.net/ChipInit
  2631. */
  2632. static int b43_chip_init(struct b43_wldev *dev)
  2633. {
  2634. struct b43_phy *phy = &dev->phy;
  2635. int err;
  2636. u32 macctl;
  2637. u16 value16;
  2638. /* Initialize the MAC control */
  2639. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2640. if (dev->phy.gmode)
  2641. macctl |= B43_MACCTL_GMODE;
  2642. macctl |= B43_MACCTL_INFRA;
  2643. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2644. err = b43_request_firmware(dev);
  2645. if (err)
  2646. goto out;
  2647. err = b43_upload_microcode(dev);
  2648. if (err)
  2649. goto out; /* firmware is released later */
  2650. err = b43_gpio_init(dev);
  2651. if (err)
  2652. goto out; /* firmware is released later */
  2653. err = b43_upload_initvals(dev);
  2654. if (err)
  2655. goto err_gpio_clean;
  2656. /* Turn the Analog on and initialize the PHY. */
  2657. phy->ops->switch_analog(dev, 1);
  2658. err = b43_phy_init(dev);
  2659. if (err)
  2660. goto err_gpio_clean;
  2661. /* Disable Interference Mitigation. */
  2662. if (phy->ops->interf_mitigation)
  2663. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2664. /* Select the antennae */
  2665. if (phy->ops->set_rx_antenna)
  2666. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2667. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2668. if (phy->type == B43_PHYTYPE_B) {
  2669. value16 = b43_read16(dev, 0x005E);
  2670. value16 |= 0x0004;
  2671. b43_write16(dev, 0x005E, value16);
  2672. }
  2673. b43_write32(dev, 0x0100, 0x01000000);
  2674. if (dev->dev->core_rev < 5)
  2675. b43_write32(dev, 0x010C, 0x01000000);
  2676. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2677. & ~B43_MACCTL_INFRA);
  2678. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2679. | B43_MACCTL_INFRA);
  2680. /* Probe Response Timeout value */
  2681. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2682. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2683. /* Initially set the wireless operation mode. */
  2684. b43_adjust_opmode(dev);
  2685. if (dev->dev->core_rev < 3) {
  2686. b43_write16(dev, 0x060E, 0x0000);
  2687. b43_write16(dev, 0x0610, 0x8000);
  2688. b43_write16(dev, 0x0604, 0x0000);
  2689. b43_write16(dev, 0x0606, 0x0200);
  2690. } else {
  2691. b43_write32(dev, 0x0188, 0x80000000);
  2692. b43_write32(dev, 0x018C, 0x02000000);
  2693. }
  2694. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2695. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2696. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2697. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2698. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2699. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2700. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2701. b43_mac_phy_clock_set(dev, true);
  2702. switch (dev->dev->bus_type) {
  2703. #ifdef CONFIG_B43_BCMA
  2704. case B43_BUS_BCMA:
  2705. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2706. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2707. break;
  2708. #endif
  2709. #ifdef CONFIG_B43_SSB
  2710. case B43_BUS_SSB:
  2711. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2712. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2713. break;
  2714. #endif
  2715. }
  2716. err = 0;
  2717. b43dbg(dev->wl, "Chip initialized\n");
  2718. out:
  2719. return err;
  2720. err_gpio_clean:
  2721. b43_gpio_cleanup(dev);
  2722. return err;
  2723. }
  2724. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2725. {
  2726. const struct b43_phy_operations *ops = dev->phy.ops;
  2727. if (ops->pwork_60sec)
  2728. ops->pwork_60sec(dev);
  2729. /* Force check the TX power emission now. */
  2730. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2731. }
  2732. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2733. {
  2734. /* Update device statistics. */
  2735. b43_calculate_link_quality(dev);
  2736. }
  2737. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2738. {
  2739. struct b43_phy *phy = &dev->phy;
  2740. u16 wdr;
  2741. if (dev->fw.opensource) {
  2742. /* Check if the firmware is still alive.
  2743. * It will reset the watchdog counter to 0 in its idle loop. */
  2744. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2745. if (unlikely(wdr)) {
  2746. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2747. b43_controller_restart(dev, "Firmware watchdog");
  2748. return;
  2749. } else {
  2750. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2751. B43_WATCHDOG_REG, 1);
  2752. }
  2753. }
  2754. if (phy->ops->pwork_15sec)
  2755. phy->ops->pwork_15sec(dev);
  2756. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2757. wmb();
  2758. #if B43_DEBUG
  2759. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2760. unsigned int i;
  2761. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2762. dev->irq_count / 15,
  2763. dev->tx_count / 15,
  2764. dev->rx_count / 15);
  2765. dev->irq_count = 0;
  2766. dev->tx_count = 0;
  2767. dev->rx_count = 0;
  2768. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2769. if (dev->irq_bit_count[i]) {
  2770. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2771. dev->irq_bit_count[i] / 15, i, (1 << i));
  2772. dev->irq_bit_count[i] = 0;
  2773. }
  2774. }
  2775. }
  2776. #endif
  2777. }
  2778. static void do_periodic_work(struct b43_wldev *dev)
  2779. {
  2780. unsigned int state;
  2781. state = dev->periodic_state;
  2782. if (state % 4 == 0)
  2783. b43_periodic_every60sec(dev);
  2784. if (state % 2 == 0)
  2785. b43_periodic_every30sec(dev);
  2786. b43_periodic_every15sec(dev);
  2787. }
  2788. /* Periodic work locking policy:
  2789. * The whole periodic work handler is protected by
  2790. * wl->mutex. If another lock is needed somewhere in the
  2791. * pwork callchain, it's acquired in-place, where it's needed.
  2792. */
  2793. static void b43_periodic_work_handler(struct work_struct *work)
  2794. {
  2795. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2796. periodic_work.work);
  2797. struct b43_wl *wl = dev->wl;
  2798. unsigned long delay;
  2799. mutex_lock(&wl->mutex);
  2800. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2801. goto out;
  2802. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2803. goto out_requeue;
  2804. do_periodic_work(dev);
  2805. dev->periodic_state++;
  2806. out_requeue:
  2807. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2808. delay = msecs_to_jiffies(50);
  2809. else
  2810. delay = round_jiffies_relative(HZ * 15);
  2811. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2812. out:
  2813. mutex_unlock(&wl->mutex);
  2814. }
  2815. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2816. {
  2817. struct delayed_work *work = &dev->periodic_work;
  2818. dev->periodic_state = 0;
  2819. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2820. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2821. }
  2822. /* Check if communication with the device works correctly. */
  2823. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2824. {
  2825. u32 v, backup0, backup4;
  2826. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2827. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2828. /* Check for read/write and endianness problems. */
  2829. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2830. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2831. goto error;
  2832. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2833. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2834. goto error;
  2835. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2836. * However, don't bail out on failure, because it's noncritical. */
  2837. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2838. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2839. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2840. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2841. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2842. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2843. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2844. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2845. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2846. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2847. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2848. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2849. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2850. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2851. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2852. /* The 32bit register shadows the two 16bit registers
  2853. * with update sideeffects. Validate this. */
  2854. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2855. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2856. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2857. goto error;
  2858. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2859. goto error;
  2860. }
  2861. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2862. v = b43_read32(dev, B43_MMIO_MACCTL);
  2863. v |= B43_MACCTL_GMODE;
  2864. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2865. goto error;
  2866. return 0;
  2867. error:
  2868. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2869. return -ENODEV;
  2870. }
  2871. static void b43_security_init(struct b43_wldev *dev)
  2872. {
  2873. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2874. /* KTP is a word address, but we address SHM bytewise.
  2875. * So multiply by two.
  2876. */
  2877. dev->ktp *= 2;
  2878. /* Number of RCMTA address slots */
  2879. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2880. /* Clear the key memory. */
  2881. b43_clear_keys(dev);
  2882. }
  2883. #ifdef CONFIG_B43_HWRNG
  2884. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2885. {
  2886. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2887. struct b43_wldev *dev;
  2888. int count = -ENODEV;
  2889. mutex_lock(&wl->mutex);
  2890. dev = wl->current_dev;
  2891. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2892. *data = b43_read16(dev, B43_MMIO_RNG);
  2893. count = sizeof(u16);
  2894. }
  2895. mutex_unlock(&wl->mutex);
  2896. return count;
  2897. }
  2898. #endif /* CONFIG_B43_HWRNG */
  2899. static void b43_rng_exit(struct b43_wl *wl)
  2900. {
  2901. #ifdef CONFIG_B43_HWRNG
  2902. if (wl->rng_initialized)
  2903. hwrng_unregister(&wl->rng);
  2904. #endif /* CONFIG_B43_HWRNG */
  2905. }
  2906. static int b43_rng_init(struct b43_wl *wl)
  2907. {
  2908. int err = 0;
  2909. #ifdef CONFIG_B43_HWRNG
  2910. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2911. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2912. wl->rng.name = wl->rng_name;
  2913. wl->rng.data_read = b43_rng_read;
  2914. wl->rng.priv = (unsigned long)wl;
  2915. wl->rng_initialized = 1;
  2916. err = hwrng_register(&wl->rng);
  2917. if (err) {
  2918. wl->rng_initialized = 0;
  2919. b43err(wl, "Failed to register the random "
  2920. "number generator (%d)\n", err);
  2921. }
  2922. #endif /* CONFIG_B43_HWRNG */
  2923. return err;
  2924. }
  2925. static void b43_tx_work(struct work_struct *work)
  2926. {
  2927. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2928. struct b43_wldev *dev;
  2929. struct sk_buff *skb;
  2930. int err = 0;
  2931. mutex_lock(&wl->mutex);
  2932. dev = wl->current_dev;
  2933. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2934. mutex_unlock(&wl->mutex);
  2935. return;
  2936. }
  2937. while (skb_queue_len(&wl->tx_queue)) {
  2938. skb = skb_dequeue(&wl->tx_queue);
  2939. if (b43_using_pio_transfers(dev))
  2940. err = b43_pio_tx(dev, skb);
  2941. else
  2942. err = b43_dma_tx(dev, skb);
  2943. if (unlikely(err))
  2944. dev_kfree_skb(skb); /* Drop it */
  2945. }
  2946. #if B43_DEBUG
  2947. dev->tx_count++;
  2948. #endif
  2949. mutex_unlock(&wl->mutex);
  2950. }
  2951. static void b43_op_tx(struct ieee80211_hw *hw,
  2952. struct sk_buff *skb)
  2953. {
  2954. struct b43_wl *wl = hw_to_b43_wl(hw);
  2955. if (unlikely(skb->len < 2 + 2 + 6)) {
  2956. /* Too short, this can't be a valid frame. */
  2957. dev_kfree_skb_any(skb);
  2958. return;
  2959. }
  2960. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2961. skb_queue_tail(&wl->tx_queue, skb);
  2962. ieee80211_queue_work(wl->hw, &wl->tx_work);
  2963. }
  2964. static void b43_qos_params_upload(struct b43_wldev *dev,
  2965. const struct ieee80211_tx_queue_params *p,
  2966. u16 shm_offset)
  2967. {
  2968. u16 params[B43_NR_QOSPARAMS];
  2969. int bslots, tmp;
  2970. unsigned int i;
  2971. if (!dev->qos_enabled)
  2972. return;
  2973. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2974. memset(&params, 0, sizeof(params));
  2975. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2976. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2977. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2978. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2979. params[B43_QOSPARAM_AIFS] = p->aifs;
  2980. params[B43_QOSPARAM_BSLOTS] = bslots;
  2981. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2982. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2983. if (i == B43_QOSPARAM_STATUS) {
  2984. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2985. shm_offset + (i * 2));
  2986. /* Mark the parameters as updated. */
  2987. tmp |= 0x100;
  2988. b43_shm_write16(dev, B43_SHM_SHARED,
  2989. shm_offset + (i * 2),
  2990. tmp);
  2991. } else {
  2992. b43_shm_write16(dev, B43_SHM_SHARED,
  2993. shm_offset + (i * 2),
  2994. params[i]);
  2995. }
  2996. }
  2997. }
  2998. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  2999. static const u16 b43_qos_shm_offsets[] = {
  3000. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3001. [0] = B43_QOS_VOICE,
  3002. [1] = B43_QOS_VIDEO,
  3003. [2] = B43_QOS_BESTEFFORT,
  3004. [3] = B43_QOS_BACKGROUND,
  3005. };
  3006. /* Update all QOS parameters in hardware. */
  3007. static void b43_qos_upload_all(struct b43_wldev *dev)
  3008. {
  3009. struct b43_wl *wl = dev->wl;
  3010. struct b43_qos_params *params;
  3011. unsigned int i;
  3012. if (!dev->qos_enabled)
  3013. return;
  3014. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3015. ARRAY_SIZE(wl->qos_params));
  3016. b43_mac_suspend(dev);
  3017. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3018. params = &(wl->qos_params[i]);
  3019. b43_qos_params_upload(dev, &(params->p),
  3020. b43_qos_shm_offsets[i]);
  3021. }
  3022. b43_mac_enable(dev);
  3023. }
  3024. static void b43_qos_clear(struct b43_wl *wl)
  3025. {
  3026. struct b43_qos_params *params;
  3027. unsigned int i;
  3028. /* Initialize QoS parameters to sane defaults. */
  3029. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3030. ARRAY_SIZE(wl->qos_params));
  3031. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3032. params = &(wl->qos_params[i]);
  3033. switch (b43_qos_shm_offsets[i]) {
  3034. case B43_QOS_VOICE:
  3035. params->p.txop = 0;
  3036. params->p.aifs = 2;
  3037. params->p.cw_min = 0x0001;
  3038. params->p.cw_max = 0x0001;
  3039. break;
  3040. case B43_QOS_VIDEO:
  3041. params->p.txop = 0;
  3042. params->p.aifs = 2;
  3043. params->p.cw_min = 0x0001;
  3044. params->p.cw_max = 0x0001;
  3045. break;
  3046. case B43_QOS_BESTEFFORT:
  3047. params->p.txop = 0;
  3048. params->p.aifs = 3;
  3049. params->p.cw_min = 0x0001;
  3050. params->p.cw_max = 0x03FF;
  3051. break;
  3052. case B43_QOS_BACKGROUND:
  3053. params->p.txop = 0;
  3054. params->p.aifs = 7;
  3055. params->p.cw_min = 0x0001;
  3056. params->p.cw_max = 0x03FF;
  3057. break;
  3058. default:
  3059. B43_WARN_ON(1);
  3060. }
  3061. }
  3062. }
  3063. /* Initialize the core's QOS capabilities */
  3064. static void b43_qos_init(struct b43_wldev *dev)
  3065. {
  3066. if (!dev->qos_enabled) {
  3067. /* Disable QOS support. */
  3068. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3069. b43_write16(dev, B43_MMIO_IFSCTL,
  3070. b43_read16(dev, B43_MMIO_IFSCTL)
  3071. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3072. b43dbg(dev->wl, "QoS disabled\n");
  3073. return;
  3074. }
  3075. /* Upload the current QOS parameters. */
  3076. b43_qos_upload_all(dev);
  3077. /* Enable QOS support. */
  3078. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3079. b43_write16(dev, B43_MMIO_IFSCTL,
  3080. b43_read16(dev, B43_MMIO_IFSCTL)
  3081. | B43_MMIO_IFSCTL_USE_EDCF);
  3082. b43dbg(dev->wl, "QoS enabled\n");
  3083. }
  3084. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  3085. const struct ieee80211_tx_queue_params *params)
  3086. {
  3087. struct b43_wl *wl = hw_to_b43_wl(hw);
  3088. struct b43_wldev *dev;
  3089. unsigned int queue = (unsigned int)_queue;
  3090. int err = -ENODEV;
  3091. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3092. /* Queue not available or don't support setting
  3093. * params on this queue. Return success to not
  3094. * confuse mac80211. */
  3095. return 0;
  3096. }
  3097. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3098. ARRAY_SIZE(wl->qos_params));
  3099. mutex_lock(&wl->mutex);
  3100. dev = wl->current_dev;
  3101. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3102. goto out_unlock;
  3103. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3104. b43_mac_suspend(dev);
  3105. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3106. b43_qos_shm_offsets[queue]);
  3107. b43_mac_enable(dev);
  3108. err = 0;
  3109. out_unlock:
  3110. mutex_unlock(&wl->mutex);
  3111. return err;
  3112. }
  3113. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3114. struct ieee80211_low_level_stats *stats)
  3115. {
  3116. struct b43_wl *wl = hw_to_b43_wl(hw);
  3117. mutex_lock(&wl->mutex);
  3118. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3119. mutex_unlock(&wl->mutex);
  3120. return 0;
  3121. }
  3122. static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
  3123. {
  3124. struct b43_wl *wl = hw_to_b43_wl(hw);
  3125. struct b43_wldev *dev;
  3126. u64 tsf;
  3127. mutex_lock(&wl->mutex);
  3128. dev = wl->current_dev;
  3129. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3130. b43_tsf_read(dev, &tsf);
  3131. else
  3132. tsf = 0;
  3133. mutex_unlock(&wl->mutex);
  3134. return tsf;
  3135. }
  3136. static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  3137. {
  3138. struct b43_wl *wl = hw_to_b43_wl(hw);
  3139. struct b43_wldev *dev;
  3140. mutex_lock(&wl->mutex);
  3141. dev = wl->current_dev;
  3142. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3143. b43_tsf_write(dev, tsf);
  3144. mutex_unlock(&wl->mutex);
  3145. }
  3146. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  3147. {
  3148. u32 tmp;
  3149. switch (dev->dev->bus_type) {
  3150. #ifdef CONFIG_B43_BCMA
  3151. case B43_BUS_BCMA:
  3152. b43err(dev->wl,
  3153. "Putting PHY into reset not supported on BCMA\n");
  3154. break;
  3155. #endif
  3156. #ifdef CONFIG_B43_SSB
  3157. case B43_BUS_SSB:
  3158. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3159. tmp &= ~B43_TMSLOW_GMODE;
  3160. tmp |= B43_TMSLOW_PHYRESET;
  3161. tmp |= SSB_TMSLOW_FGC;
  3162. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3163. msleep(1);
  3164. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3165. tmp &= ~SSB_TMSLOW_FGC;
  3166. tmp |= B43_TMSLOW_PHYRESET;
  3167. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3168. msleep(1);
  3169. break;
  3170. #endif
  3171. }
  3172. }
  3173. static const char *band_to_string(enum ieee80211_band band)
  3174. {
  3175. switch (band) {
  3176. case IEEE80211_BAND_5GHZ:
  3177. return "5";
  3178. case IEEE80211_BAND_2GHZ:
  3179. return "2.4";
  3180. default:
  3181. break;
  3182. }
  3183. B43_WARN_ON(1);
  3184. return "";
  3185. }
  3186. /* Expects wl->mutex locked */
  3187. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3188. {
  3189. struct b43_wldev *up_dev = NULL;
  3190. struct b43_wldev *down_dev;
  3191. struct b43_wldev *d;
  3192. int err;
  3193. bool uninitialized_var(gmode);
  3194. int prev_status;
  3195. /* Find a device and PHY which supports the band. */
  3196. list_for_each_entry(d, &wl->devlist, list) {
  3197. switch (chan->band) {
  3198. case IEEE80211_BAND_5GHZ:
  3199. if (d->phy.supports_5ghz) {
  3200. up_dev = d;
  3201. gmode = 0;
  3202. }
  3203. break;
  3204. case IEEE80211_BAND_2GHZ:
  3205. if (d->phy.supports_2ghz) {
  3206. up_dev = d;
  3207. gmode = 1;
  3208. }
  3209. break;
  3210. default:
  3211. B43_WARN_ON(1);
  3212. return -EINVAL;
  3213. }
  3214. if (up_dev)
  3215. break;
  3216. }
  3217. if (!up_dev) {
  3218. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3219. band_to_string(chan->band));
  3220. return -ENODEV;
  3221. }
  3222. if ((up_dev == wl->current_dev) &&
  3223. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3224. /* This device is already running. */
  3225. return 0;
  3226. }
  3227. b43dbg(wl, "Switching to %s-GHz band\n",
  3228. band_to_string(chan->band));
  3229. down_dev = wl->current_dev;
  3230. prev_status = b43_status(down_dev);
  3231. /* Shutdown the currently running core. */
  3232. if (prev_status >= B43_STAT_STARTED)
  3233. down_dev = b43_wireless_core_stop(down_dev);
  3234. if (prev_status >= B43_STAT_INITIALIZED)
  3235. b43_wireless_core_exit(down_dev);
  3236. if (down_dev != up_dev) {
  3237. /* We switch to a different core, so we put PHY into
  3238. * RESET on the old core. */
  3239. b43_put_phy_into_reset(down_dev);
  3240. }
  3241. /* Now start the new core. */
  3242. up_dev->phy.gmode = gmode;
  3243. if (prev_status >= B43_STAT_INITIALIZED) {
  3244. err = b43_wireless_core_init(up_dev);
  3245. if (err) {
  3246. b43err(wl, "Fatal: Could not initialize device for "
  3247. "selected %s-GHz band\n",
  3248. band_to_string(chan->band));
  3249. goto init_failure;
  3250. }
  3251. }
  3252. if (prev_status >= B43_STAT_STARTED) {
  3253. err = b43_wireless_core_start(up_dev);
  3254. if (err) {
  3255. b43err(wl, "Fatal: Coult not start device for "
  3256. "selected %s-GHz band\n",
  3257. band_to_string(chan->band));
  3258. b43_wireless_core_exit(up_dev);
  3259. goto init_failure;
  3260. }
  3261. }
  3262. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3263. wl->current_dev = up_dev;
  3264. return 0;
  3265. init_failure:
  3266. /* Whoops, failed to init the new core. No core is operating now. */
  3267. wl->current_dev = NULL;
  3268. return err;
  3269. }
  3270. /* Write the short and long frame retry limit values. */
  3271. static void b43_set_retry_limits(struct b43_wldev *dev,
  3272. unsigned int short_retry,
  3273. unsigned int long_retry)
  3274. {
  3275. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3276. * the chip-internal counter. */
  3277. short_retry = min(short_retry, (unsigned int)0xF);
  3278. long_retry = min(long_retry, (unsigned int)0xF);
  3279. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3280. short_retry);
  3281. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3282. long_retry);
  3283. }
  3284. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3285. {
  3286. struct b43_wl *wl = hw_to_b43_wl(hw);
  3287. struct b43_wldev *dev;
  3288. struct b43_phy *phy;
  3289. struct ieee80211_conf *conf = &hw->conf;
  3290. int antenna;
  3291. int err = 0;
  3292. mutex_lock(&wl->mutex);
  3293. /* Switch the band (if necessary). This might change the active core. */
  3294. err = b43_switch_band(wl, conf->channel);
  3295. if (err)
  3296. goto out_unlock_mutex;
  3297. dev = wl->current_dev;
  3298. phy = &dev->phy;
  3299. if (conf_is_ht(conf))
  3300. phy->is_40mhz =
  3301. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3302. else
  3303. phy->is_40mhz = false;
  3304. b43_mac_suspend(dev);
  3305. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3306. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3307. conf->long_frame_max_tx_count);
  3308. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3309. if (!changed)
  3310. goto out_mac_enable;
  3311. /* Switch to the requested channel.
  3312. * The firmware takes care of races with the TX handler. */
  3313. if (conf->channel->hw_value != phy->channel)
  3314. b43_switch_channel(dev, conf->channel->hw_value);
  3315. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3316. /* Adjust the desired TX power level. */
  3317. if (conf->power_level != 0) {
  3318. if (conf->power_level != phy->desired_txpower) {
  3319. phy->desired_txpower = conf->power_level;
  3320. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3321. B43_TXPWR_IGNORE_TSSI);
  3322. }
  3323. }
  3324. /* Antennas for RX and management frame TX. */
  3325. antenna = B43_ANTENNA_DEFAULT;
  3326. b43_mgmtframe_txantenna(dev, antenna);
  3327. antenna = B43_ANTENNA_DEFAULT;
  3328. if (phy->ops->set_rx_antenna)
  3329. phy->ops->set_rx_antenna(dev, antenna);
  3330. if (wl->radio_enabled != phy->radio_on) {
  3331. if (wl->radio_enabled) {
  3332. b43_software_rfkill(dev, false);
  3333. b43info(dev->wl, "Radio turned on by software\n");
  3334. if (!dev->radio_hw_enable) {
  3335. b43info(dev->wl, "The hardware RF-kill button "
  3336. "still turns the radio physically off. "
  3337. "Press the button to turn it on.\n");
  3338. }
  3339. } else {
  3340. b43_software_rfkill(dev, true);
  3341. b43info(dev->wl, "Radio turned off by software\n");
  3342. }
  3343. }
  3344. out_mac_enable:
  3345. b43_mac_enable(dev);
  3346. out_unlock_mutex:
  3347. mutex_unlock(&wl->mutex);
  3348. return err;
  3349. }
  3350. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3351. {
  3352. struct ieee80211_supported_band *sband =
  3353. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3354. struct ieee80211_rate *rate;
  3355. int i;
  3356. u16 basic, direct, offset, basic_offset, rateptr;
  3357. for (i = 0; i < sband->n_bitrates; i++) {
  3358. rate = &sband->bitrates[i];
  3359. if (b43_is_cck_rate(rate->hw_value)) {
  3360. direct = B43_SHM_SH_CCKDIRECT;
  3361. basic = B43_SHM_SH_CCKBASIC;
  3362. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3363. offset &= 0xF;
  3364. } else {
  3365. direct = B43_SHM_SH_OFDMDIRECT;
  3366. basic = B43_SHM_SH_OFDMBASIC;
  3367. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3368. offset &= 0xF;
  3369. }
  3370. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3371. if (b43_is_cck_rate(rate->hw_value)) {
  3372. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3373. basic_offset &= 0xF;
  3374. } else {
  3375. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3376. basic_offset &= 0xF;
  3377. }
  3378. /*
  3379. * Get the pointer that we need to point to
  3380. * from the direct map
  3381. */
  3382. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3383. direct + 2 * basic_offset);
  3384. /* and write it to the basic map */
  3385. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3386. rateptr);
  3387. }
  3388. }
  3389. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3390. struct ieee80211_vif *vif,
  3391. struct ieee80211_bss_conf *conf,
  3392. u32 changed)
  3393. {
  3394. struct b43_wl *wl = hw_to_b43_wl(hw);
  3395. struct b43_wldev *dev;
  3396. mutex_lock(&wl->mutex);
  3397. dev = wl->current_dev;
  3398. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3399. goto out_unlock_mutex;
  3400. B43_WARN_ON(wl->vif != vif);
  3401. if (changed & BSS_CHANGED_BSSID) {
  3402. if (conf->bssid)
  3403. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3404. else
  3405. memset(wl->bssid, 0, ETH_ALEN);
  3406. }
  3407. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3408. if (changed & BSS_CHANGED_BEACON &&
  3409. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3410. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3411. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3412. b43_update_templates(wl);
  3413. if (changed & BSS_CHANGED_BSSID)
  3414. b43_write_mac_bssid_templates(dev);
  3415. }
  3416. b43_mac_suspend(dev);
  3417. /* Update templates for AP/mesh mode. */
  3418. if (changed & BSS_CHANGED_BEACON_INT &&
  3419. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3420. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3421. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3422. b43_set_beacon_int(dev, conf->beacon_int);
  3423. if (changed & BSS_CHANGED_BASIC_RATES)
  3424. b43_update_basic_rates(dev, conf->basic_rates);
  3425. if (changed & BSS_CHANGED_ERP_SLOT) {
  3426. if (conf->use_short_slot)
  3427. b43_short_slot_timing_enable(dev);
  3428. else
  3429. b43_short_slot_timing_disable(dev);
  3430. }
  3431. b43_mac_enable(dev);
  3432. out_unlock_mutex:
  3433. mutex_unlock(&wl->mutex);
  3434. }
  3435. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3436. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3437. struct ieee80211_key_conf *key)
  3438. {
  3439. struct b43_wl *wl = hw_to_b43_wl(hw);
  3440. struct b43_wldev *dev;
  3441. u8 algorithm;
  3442. u8 index;
  3443. int err;
  3444. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3445. if (modparam_nohwcrypt)
  3446. return -ENOSPC; /* User disabled HW-crypto */
  3447. mutex_lock(&wl->mutex);
  3448. dev = wl->current_dev;
  3449. err = -ENODEV;
  3450. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3451. goto out_unlock;
  3452. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3453. /* We don't have firmware for the crypto engine.
  3454. * Must use software-crypto. */
  3455. err = -EOPNOTSUPP;
  3456. goto out_unlock;
  3457. }
  3458. err = -EINVAL;
  3459. switch (key->cipher) {
  3460. case WLAN_CIPHER_SUITE_WEP40:
  3461. algorithm = B43_SEC_ALGO_WEP40;
  3462. break;
  3463. case WLAN_CIPHER_SUITE_WEP104:
  3464. algorithm = B43_SEC_ALGO_WEP104;
  3465. break;
  3466. case WLAN_CIPHER_SUITE_TKIP:
  3467. algorithm = B43_SEC_ALGO_TKIP;
  3468. break;
  3469. case WLAN_CIPHER_SUITE_CCMP:
  3470. algorithm = B43_SEC_ALGO_AES;
  3471. break;
  3472. default:
  3473. B43_WARN_ON(1);
  3474. goto out_unlock;
  3475. }
  3476. index = (u8) (key->keyidx);
  3477. if (index > 3)
  3478. goto out_unlock;
  3479. switch (cmd) {
  3480. case SET_KEY:
  3481. if (algorithm == B43_SEC_ALGO_TKIP &&
  3482. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3483. !modparam_hwtkip)) {
  3484. /* We support only pairwise key */
  3485. err = -EOPNOTSUPP;
  3486. goto out_unlock;
  3487. }
  3488. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3489. if (WARN_ON(!sta)) {
  3490. err = -EOPNOTSUPP;
  3491. goto out_unlock;
  3492. }
  3493. /* Pairwise key with an assigned MAC address. */
  3494. err = b43_key_write(dev, -1, algorithm,
  3495. key->key, key->keylen,
  3496. sta->addr, key);
  3497. } else {
  3498. /* Group key */
  3499. err = b43_key_write(dev, index, algorithm,
  3500. key->key, key->keylen, NULL, key);
  3501. }
  3502. if (err)
  3503. goto out_unlock;
  3504. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3505. algorithm == B43_SEC_ALGO_WEP104) {
  3506. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3507. } else {
  3508. b43_hf_write(dev,
  3509. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3510. }
  3511. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3512. if (algorithm == B43_SEC_ALGO_TKIP)
  3513. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3514. break;
  3515. case DISABLE_KEY: {
  3516. err = b43_key_clear(dev, key->hw_key_idx);
  3517. if (err)
  3518. goto out_unlock;
  3519. break;
  3520. }
  3521. default:
  3522. B43_WARN_ON(1);
  3523. }
  3524. out_unlock:
  3525. if (!err) {
  3526. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3527. "mac: %pM\n",
  3528. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3529. sta ? sta->addr : bcast_addr);
  3530. b43_dump_keymemory(dev);
  3531. }
  3532. mutex_unlock(&wl->mutex);
  3533. return err;
  3534. }
  3535. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3536. unsigned int changed, unsigned int *fflags,
  3537. u64 multicast)
  3538. {
  3539. struct b43_wl *wl = hw_to_b43_wl(hw);
  3540. struct b43_wldev *dev;
  3541. mutex_lock(&wl->mutex);
  3542. dev = wl->current_dev;
  3543. if (!dev) {
  3544. *fflags = 0;
  3545. goto out_unlock;
  3546. }
  3547. *fflags &= FIF_PROMISC_IN_BSS |
  3548. FIF_ALLMULTI |
  3549. FIF_FCSFAIL |
  3550. FIF_PLCPFAIL |
  3551. FIF_CONTROL |
  3552. FIF_OTHER_BSS |
  3553. FIF_BCN_PRBRESP_PROMISC;
  3554. changed &= FIF_PROMISC_IN_BSS |
  3555. FIF_ALLMULTI |
  3556. FIF_FCSFAIL |
  3557. FIF_PLCPFAIL |
  3558. FIF_CONTROL |
  3559. FIF_OTHER_BSS |
  3560. FIF_BCN_PRBRESP_PROMISC;
  3561. wl->filter_flags = *fflags;
  3562. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3563. b43_adjust_opmode(dev);
  3564. out_unlock:
  3565. mutex_unlock(&wl->mutex);
  3566. }
  3567. /* Locking: wl->mutex
  3568. * Returns the current dev. This might be different from the passed in dev,
  3569. * because the core might be gone away while we unlocked the mutex. */
  3570. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3571. {
  3572. struct b43_wl *wl = dev->wl;
  3573. struct b43_wldev *orig_dev;
  3574. u32 mask;
  3575. redo:
  3576. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3577. return dev;
  3578. /* Cancel work. Unlock to avoid deadlocks. */
  3579. mutex_unlock(&wl->mutex);
  3580. cancel_delayed_work_sync(&dev->periodic_work);
  3581. cancel_work_sync(&wl->tx_work);
  3582. mutex_lock(&wl->mutex);
  3583. dev = wl->current_dev;
  3584. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3585. /* Whoops, aliens ate up the device while we were unlocked. */
  3586. return dev;
  3587. }
  3588. /* Disable interrupts on the device. */
  3589. b43_set_status(dev, B43_STAT_INITIALIZED);
  3590. if (b43_bus_host_is_sdio(dev->dev)) {
  3591. /* wl->mutex is locked. That is enough. */
  3592. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3593. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3594. } else {
  3595. spin_lock_irq(&wl->hardirq_lock);
  3596. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3597. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3598. spin_unlock_irq(&wl->hardirq_lock);
  3599. }
  3600. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3601. orig_dev = dev;
  3602. mutex_unlock(&wl->mutex);
  3603. if (b43_bus_host_is_sdio(dev->dev)) {
  3604. b43_sdio_free_irq(dev);
  3605. } else {
  3606. synchronize_irq(dev->dev->irq);
  3607. free_irq(dev->dev->irq, dev);
  3608. }
  3609. mutex_lock(&wl->mutex);
  3610. dev = wl->current_dev;
  3611. if (!dev)
  3612. return dev;
  3613. if (dev != orig_dev) {
  3614. if (b43_status(dev) >= B43_STAT_STARTED)
  3615. goto redo;
  3616. return dev;
  3617. }
  3618. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3619. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3620. /* Drain the TX queue */
  3621. while (skb_queue_len(&wl->tx_queue))
  3622. dev_kfree_skb(skb_dequeue(&wl->tx_queue));
  3623. b43_mac_suspend(dev);
  3624. b43_leds_exit(dev);
  3625. b43dbg(wl, "Wireless interface stopped\n");
  3626. return dev;
  3627. }
  3628. /* Locking: wl->mutex */
  3629. static int b43_wireless_core_start(struct b43_wldev *dev)
  3630. {
  3631. int err;
  3632. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3633. drain_txstatus_queue(dev);
  3634. if (b43_bus_host_is_sdio(dev->dev)) {
  3635. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3636. if (err) {
  3637. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3638. goto out;
  3639. }
  3640. } else {
  3641. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3642. b43_interrupt_thread_handler,
  3643. IRQF_SHARED, KBUILD_MODNAME, dev);
  3644. if (err) {
  3645. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3646. dev->dev->irq);
  3647. goto out;
  3648. }
  3649. }
  3650. /* We are ready to run. */
  3651. ieee80211_wake_queues(dev->wl->hw);
  3652. b43_set_status(dev, B43_STAT_STARTED);
  3653. /* Start data flow (TX/RX). */
  3654. b43_mac_enable(dev);
  3655. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3656. /* Start maintenance work */
  3657. b43_periodic_tasks_setup(dev);
  3658. b43_leds_init(dev);
  3659. b43dbg(dev->wl, "Wireless interface started\n");
  3660. out:
  3661. return err;
  3662. }
  3663. /* Get PHY and RADIO versioning numbers */
  3664. static int b43_phy_versioning(struct b43_wldev *dev)
  3665. {
  3666. struct b43_phy *phy = &dev->phy;
  3667. u32 tmp;
  3668. u8 analog_type;
  3669. u8 phy_type;
  3670. u8 phy_rev;
  3671. u16 radio_manuf;
  3672. u16 radio_ver;
  3673. u16 radio_rev;
  3674. int unsupported = 0;
  3675. /* Get PHY versioning */
  3676. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3677. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3678. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3679. phy_rev = (tmp & B43_PHYVER_VERSION);
  3680. switch (phy_type) {
  3681. case B43_PHYTYPE_A:
  3682. if (phy_rev >= 4)
  3683. unsupported = 1;
  3684. break;
  3685. case B43_PHYTYPE_B:
  3686. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3687. && phy_rev != 7)
  3688. unsupported = 1;
  3689. break;
  3690. case B43_PHYTYPE_G:
  3691. if (phy_rev > 9)
  3692. unsupported = 1;
  3693. break;
  3694. #ifdef CONFIG_B43_PHY_N
  3695. case B43_PHYTYPE_N:
  3696. if (phy_rev > 9)
  3697. unsupported = 1;
  3698. break;
  3699. #endif
  3700. #ifdef CONFIG_B43_PHY_LP
  3701. case B43_PHYTYPE_LP:
  3702. if (phy_rev > 2)
  3703. unsupported = 1;
  3704. break;
  3705. #endif
  3706. #ifdef CONFIG_B43_PHY_HT
  3707. case B43_PHYTYPE_HT:
  3708. if (phy_rev > 1)
  3709. unsupported = 1;
  3710. break;
  3711. #endif
  3712. #ifdef CONFIG_B43_PHY_LCN
  3713. case B43_PHYTYPE_LCN:
  3714. if (phy_rev > 1)
  3715. unsupported = 1;
  3716. break;
  3717. #endif
  3718. default:
  3719. unsupported = 1;
  3720. }
  3721. if (unsupported) {
  3722. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3723. "(Analog %u, Type %u, Revision %u)\n",
  3724. analog_type, phy_type, phy_rev);
  3725. return -EOPNOTSUPP;
  3726. }
  3727. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3728. analog_type, phy_type, phy_rev);
  3729. /* Get RADIO versioning */
  3730. if (dev->dev->core_rev >= 24) {
  3731. u16 radio24[3];
  3732. for (tmp = 0; tmp < 3; tmp++) {
  3733. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3734. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3735. }
  3736. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3737. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3738. radio_manuf = 0x17F;
  3739. radio_ver = (radio24[2] << 8) | radio24[1];
  3740. radio_rev = (radio24[0] & 0xF);
  3741. } else {
  3742. if (dev->dev->chip_id == 0x4317) {
  3743. if (dev->dev->chip_rev == 0)
  3744. tmp = 0x3205017F;
  3745. else if (dev->dev->chip_rev == 1)
  3746. tmp = 0x4205017F;
  3747. else
  3748. tmp = 0x5205017F;
  3749. } else {
  3750. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3751. B43_RADIOCTL_ID);
  3752. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3753. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3754. B43_RADIOCTL_ID);
  3755. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3756. << 16;
  3757. }
  3758. radio_manuf = (tmp & 0x00000FFF);
  3759. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3760. radio_rev = (tmp & 0xF0000000) >> 28;
  3761. }
  3762. if (radio_manuf != 0x17F /* Broadcom */)
  3763. unsupported = 1;
  3764. switch (phy_type) {
  3765. case B43_PHYTYPE_A:
  3766. if (radio_ver != 0x2060)
  3767. unsupported = 1;
  3768. if (radio_rev != 1)
  3769. unsupported = 1;
  3770. if (radio_manuf != 0x17F)
  3771. unsupported = 1;
  3772. break;
  3773. case B43_PHYTYPE_B:
  3774. if ((radio_ver & 0xFFF0) != 0x2050)
  3775. unsupported = 1;
  3776. break;
  3777. case B43_PHYTYPE_G:
  3778. if (radio_ver != 0x2050)
  3779. unsupported = 1;
  3780. break;
  3781. case B43_PHYTYPE_N:
  3782. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3783. unsupported = 1;
  3784. break;
  3785. case B43_PHYTYPE_LP:
  3786. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3787. unsupported = 1;
  3788. break;
  3789. case B43_PHYTYPE_HT:
  3790. if (radio_ver != 0x2059)
  3791. unsupported = 1;
  3792. break;
  3793. case B43_PHYTYPE_LCN:
  3794. if (radio_ver != 0x2064)
  3795. unsupported = 1;
  3796. break;
  3797. default:
  3798. B43_WARN_ON(1);
  3799. }
  3800. if (unsupported) {
  3801. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3802. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3803. radio_manuf, radio_ver, radio_rev);
  3804. return -EOPNOTSUPP;
  3805. }
  3806. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3807. radio_manuf, radio_ver, radio_rev);
  3808. phy->radio_manuf = radio_manuf;
  3809. phy->radio_ver = radio_ver;
  3810. phy->radio_rev = radio_rev;
  3811. phy->analog = analog_type;
  3812. phy->type = phy_type;
  3813. phy->rev = phy_rev;
  3814. return 0;
  3815. }
  3816. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3817. struct b43_phy *phy)
  3818. {
  3819. phy->hardware_power_control = !!modparam_hwpctl;
  3820. phy->next_txpwr_check_time = jiffies;
  3821. /* PHY TX errors counter. */
  3822. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3823. #if B43_DEBUG
  3824. phy->phy_locked = 0;
  3825. phy->radio_locked = 0;
  3826. #endif
  3827. }
  3828. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3829. {
  3830. dev->dfq_valid = 0;
  3831. /* Assume the radio is enabled. If it's not enabled, the state will
  3832. * immediately get fixed on the first periodic work run. */
  3833. dev->radio_hw_enable = 1;
  3834. /* Stats */
  3835. memset(&dev->stats, 0, sizeof(dev->stats));
  3836. setup_struct_phy_for_init(dev, &dev->phy);
  3837. /* IRQ related flags */
  3838. dev->irq_reason = 0;
  3839. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3840. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3841. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3842. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3843. dev->mac_suspended = 1;
  3844. /* Noise calculation context */
  3845. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3846. }
  3847. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3848. {
  3849. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3850. u64 hf;
  3851. if (!modparam_btcoex)
  3852. return;
  3853. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3854. return;
  3855. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3856. return;
  3857. hf = b43_hf_read(dev);
  3858. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3859. hf |= B43_HF_BTCOEXALT;
  3860. else
  3861. hf |= B43_HF_BTCOEX;
  3862. b43_hf_write(dev, hf);
  3863. }
  3864. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3865. {
  3866. if (!modparam_btcoex)
  3867. return;
  3868. //TODO
  3869. }
  3870. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3871. {
  3872. struct ssb_bus *bus;
  3873. u32 tmp;
  3874. if (dev->dev->bus_type != B43_BUS_SSB)
  3875. return;
  3876. bus = dev->dev->sdev->bus;
  3877. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  3878. (bus->chip_id == 0x4312)) {
  3879. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  3880. tmp &= ~SSB_IMCFGLO_REQTO;
  3881. tmp &= ~SSB_IMCFGLO_SERTO;
  3882. tmp |= 0x3;
  3883. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  3884. ssb_commit_settings(bus);
  3885. }
  3886. }
  3887. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3888. {
  3889. u16 pu_delay;
  3890. /* The time value is in microseconds. */
  3891. if (dev->phy.type == B43_PHYTYPE_A)
  3892. pu_delay = 3700;
  3893. else
  3894. pu_delay = 1050;
  3895. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3896. pu_delay = 500;
  3897. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3898. pu_delay = max(pu_delay, (u16)2400);
  3899. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3900. }
  3901. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3902. static void b43_set_pretbtt(struct b43_wldev *dev)
  3903. {
  3904. u16 pretbtt;
  3905. /* The time value is in microseconds. */
  3906. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3907. pretbtt = 2;
  3908. } else {
  3909. if (dev->phy.type == B43_PHYTYPE_A)
  3910. pretbtt = 120;
  3911. else
  3912. pretbtt = 250;
  3913. }
  3914. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3915. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3916. }
  3917. /* Shutdown a wireless core */
  3918. /* Locking: wl->mutex */
  3919. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3920. {
  3921. u32 macctl;
  3922. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  3923. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  3924. return;
  3925. /* Unregister HW RNG driver */
  3926. b43_rng_exit(dev->wl);
  3927. b43_set_status(dev, B43_STAT_UNINIT);
  3928. /* Stop the microcode PSM. */
  3929. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3930. macctl &= ~B43_MACCTL_PSM_RUN;
  3931. macctl |= B43_MACCTL_PSM_JMP0;
  3932. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3933. b43_dma_free(dev);
  3934. b43_pio_free(dev);
  3935. b43_chip_exit(dev);
  3936. dev->phy.ops->switch_analog(dev, 0);
  3937. if (dev->wl->current_beacon) {
  3938. dev_kfree_skb_any(dev->wl->current_beacon);
  3939. dev->wl->current_beacon = NULL;
  3940. }
  3941. b43_device_disable(dev, 0);
  3942. b43_bus_may_powerdown(dev);
  3943. }
  3944. /* Initialize a wireless core */
  3945. static int b43_wireless_core_init(struct b43_wldev *dev)
  3946. {
  3947. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3948. struct b43_phy *phy = &dev->phy;
  3949. int err;
  3950. u64 hf;
  3951. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3952. err = b43_bus_powerup(dev, 0);
  3953. if (err)
  3954. goto out;
  3955. if (!b43_device_is_enabled(dev))
  3956. b43_wireless_core_reset(dev, phy->gmode);
  3957. /* Reset all data structures. */
  3958. setup_struct_wldev_for_init(dev);
  3959. phy->ops->prepare_structs(dev);
  3960. /* Enable IRQ routing to this device. */
  3961. switch (dev->dev->bus_type) {
  3962. #ifdef CONFIG_B43_BCMA
  3963. case B43_BUS_BCMA:
  3964. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
  3965. dev->dev->bdev, true);
  3966. break;
  3967. #endif
  3968. #ifdef CONFIG_B43_SSB
  3969. case B43_BUS_SSB:
  3970. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  3971. dev->dev->sdev);
  3972. break;
  3973. #endif
  3974. }
  3975. b43_imcfglo_timeouts_workaround(dev);
  3976. b43_bluetooth_coext_disable(dev);
  3977. if (phy->ops->prepare_hardware) {
  3978. err = phy->ops->prepare_hardware(dev);
  3979. if (err)
  3980. goto err_busdown;
  3981. }
  3982. err = b43_chip_init(dev);
  3983. if (err)
  3984. goto err_busdown;
  3985. b43_shm_write16(dev, B43_SHM_SHARED,
  3986. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  3987. hf = b43_hf_read(dev);
  3988. if (phy->type == B43_PHYTYPE_G) {
  3989. hf |= B43_HF_SYMW;
  3990. if (phy->rev == 1)
  3991. hf |= B43_HF_GDCW;
  3992. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3993. hf |= B43_HF_OFDMPABOOST;
  3994. }
  3995. if (phy->radio_ver == 0x2050) {
  3996. if (phy->radio_rev == 6)
  3997. hf |= B43_HF_4318TSSI;
  3998. if (phy->radio_rev < 6)
  3999. hf |= B43_HF_VCORECALC;
  4000. }
  4001. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4002. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4003. #ifdef CONFIG_SSB_DRIVER_PCICORE
  4004. if (dev->dev->bus_type == B43_BUS_SSB &&
  4005. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4006. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4007. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4008. #endif
  4009. hf &= ~B43_HF_SKCFPUP;
  4010. b43_hf_write(dev, hf);
  4011. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4012. B43_DEFAULT_LONG_RETRY_LIMIT);
  4013. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4014. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4015. /* Disable sending probe responses from firmware.
  4016. * Setting the MaxTime to one usec will always trigger
  4017. * a timeout, so we never send any probe resp.
  4018. * A timeout of zero is infinite. */
  4019. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4020. b43_rate_memory_init(dev);
  4021. b43_set_phytxctl_defaults(dev);
  4022. /* Minimum Contention Window */
  4023. if (phy->type == B43_PHYTYPE_B)
  4024. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4025. else
  4026. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4027. /* Maximum Contention Window */
  4028. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4029. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4030. b43_bus_host_is_sdio(dev->dev) ||
  4031. dev->use_pio) {
  4032. dev->__using_pio_transfers = 1;
  4033. err = b43_pio_init(dev);
  4034. } else {
  4035. dev->__using_pio_transfers = 0;
  4036. err = b43_dma_init(dev);
  4037. }
  4038. if (err)
  4039. goto err_chip_exit;
  4040. b43_qos_init(dev);
  4041. b43_set_synth_pu_delay(dev, 1);
  4042. b43_bluetooth_coext_enable(dev);
  4043. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4044. b43_upload_card_macaddress(dev);
  4045. b43_security_init(dev);
  4046. ieee80211_wake_queues(dev->wl->hw);
  4047. b43_set_status(dev, B43_STAT_INITIALIZED);
  4048. /* Register HW RNG driver */
  4049. b43_rng_init(dev->wl);
  4050. out:
  4051. return err;
  4052. err_chip_exit:
  4053. b43_chip_exit(dev);
  4054. err_busdown:
  4055. b43_bus_may_powerdown(dev);
  4056. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4057. return err;
  4058. }
  4059. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4060. struct ieee80211_vif *vif)
  4061. {
  4062. struct b43_wl *wl = hw_to_b43_wl(hw);
  4063. struct b43_wldev *dev;
  4064. int err = -EOPNOTSUPP;
  4065. /* TODO: allow WDS/AP devices to coexist */
  4066. if (vif->type != NL80211_IFTYPE_AP &&
  4067. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4068. vif->type != NL80211_IFTYPE_STATION &&
  4069. vif->type != NL80211_IFTYPE_WDS &&
  4070. vif->type != NL80211_IFTYPE_ADHOC)
  4071. return -EOPNOTSUPP;
  4072. mutex_lock(&wl->mutex);
  4073. if (wl->operating)
  4074. goto out_mutex_unlock;
  4075. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4076. dev = wl->current_dev;
  4077. wl->operating = 1;
  4078. wl->vif = vif;
  4079. wl->if_type = vif->type;
  4080. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4081. b43_adjust_opmode(dev);
  4082. b43_set_pretbtt(dev);
  4083. b43_set_synth_pu_delay(dev, 0);
  4084. b43_upload_card_macaddress(dev);
  4085. err = 0;
  4086. out_mutex_unlock:
  4087. mutex_unlock(&wl->mutex);
  4088. return err;
  4089. }
  4090. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4091. struct ieee80211_vif *vif)
  4092. {
  4093. struct b43_wl *wl = hw_to_b43_wl(hw);
  4094. struct b43_wldev *dev = wl->current_dev;
  4095. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4096. mutex_lock(&wl->mutex);
  4097. B43_WARN_ON(!wl->operating);
  4098. B43_WARN_ON(wl->vif != vif);
  4099. wl->vif = NULL;
  4100. wl->operating = 0;
  4101. b43_adjust_opmode(dev);
  4102. memset(wl->mac_addr, 0, ETH_ALEN);
  4103. b43_upload_card_macaddress(dev);
  4104. mutex_unlock(&wl->mutex);
  4105. }
  4106. static int b43_op_start(struct ieee80211_hw *hw)
  4107. {
  4108. struct b43_wl *wl = hw_to_b43_wl(hw);
  4109. struct b43_wldev *dev = wl->current_dev;
  4110. int did_init = 0;
  4111. int err = 0;
  4112. /* Kill all old instance specific information to make sure
  4113. * the card won't use it in the short timeframe between start
  4114. * and mac80211 reconfiguring it. */
  4115. memset(wl->bssid, 0, ETH_ALEN);
  4116. memset(wl->mac_addr, 0, ETH_ALEN);
  4117. wl->filter_flags = 0;
  4118. wl->radiotap_enabled = 0;
  4119. b43_qos_clear(wl);
  4120. wl->beacon0_uploaded = 0;
  4121. wl->beacon1_uploaded = 0;
  4122. wl->beacon_templates_virgin = 1;
  4123. wl->radio_enabled = 1;
  4124. mutex_lock(&wl->mutex);
  4125. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4126. err = b43_wireless_core_init(dev);
  4127. if (err)
  4128. goto out_mutex_unlock;
  4129. did_init = 1;
  4130. }
  4131. if (b43_status(dev) < B43_STAT_STARTED) {
  4132. err = b43_wireless_core_start(dev);
  4133. if (err) {
  4134. if (did_init)
  4135. b43_wireless_core_exit(dev);
  4136. goto out_mutex_unlock;
  4137. }
  4138. }
  4139. /* XXX: only do if device doesn't support rfkill irq */
  4140. wiphy_rfkill_start_polling(hw->wiphy);
  4141. out_mutex_unlock:
  4142. mutex_unlock(&wl->mutex);
  4143. return err;
  4144. }
  4145. static void b43_op_stop(struct ieee80211_hw *hw)
  4146. {
  4147. struct b43_wl *wl = hw_to_b43_wl(hw);
  4148. struct b43_wldev *dev = wl->current_dev;
  4149. cancel_work_sync(&(wl->beacon_update_trigger));
  4150. mutex_lock(&wl->mutex);
  4151. if (b43_status(dev) >= B43_STAT_STARTED) {
  4152. dev = b43_wireless_core_stop(dev);
  4153. if (!dev)
  4154. goto out_unlock;
  4155. }
  4156. b43_wireless_core_exit(dev);
  4157. wl->radio_enabled = 0;
  4158. out_unlock:
  4159. mutex_unlock(&wl->mutex);
  4160. cancel_work_sync(&(wl->txpower_adjust_work));
  4161. }
  4162. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4163. struct ieee80211_sta *sta, bool set)
  4164. {
  4165. struct b43_wl *wl = hw_to_b43_wl(hw);
  4166. /* FIXME: add locking */
  4167. b43_update_templates(wl);
  4168. return 0;
  4169. }
  4170. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4171. struct ieee80211_vif *vif,
  4172. enum sta_notify_cmd notify_cmd,
  4173. struct ieee80211_sta *sta)
  4174. {
  4175. struct b43_wl *wl = hw_to_b43_wl(hw);
  4176. B43_WARN_ON(!vif || wl->vif != vif);
  4177. }
  4178. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4179. {
  4180. struct b43_wl *wl = hw_to_b43_wl(hw);
  4181. struct b43_wldev *dev;
  4182. mutex_lock(&wl->mutex);
  4183. dev = wl->current_dev;
  4184. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4185. /* Disable CFP update during scan on other channels. */
  4186. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4187. }
  4188. mutex_unlock(&wl->mutex);
  4189. }
  4190. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4191. {
  4192. struct b43_wl *wl = hw_to_b43_wl(hw);
  4193. struct b43_wldev *dev;
  4194. mutex_lock(&wl->mutex);
  4195. dev = wl->current_dev;
  4196. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4197. /* Re-enable CFP update. */
  4198. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4199. }
  4200. mutex_unlock(&wl->mutex);
  4201. }
  4202. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4203. struct survey_info *survey)
  4204. {
  4205. struct b43_wl *wl = hw_to_b43_wl(hw);
  4206. struct b43_wldev *dev = wl->current_dev;
  4207. struct ieee80211_conf *conf = &hw->conf;
  4208. if (idx != 0)
  4209. return -ENOENT;
  4210. survey->channel = conf->channel;
  4211. survey->filled = SURVEY_INFO_NOISE_DBM;
  4212. survey->noise = dev->stats.link_noise;
  4213. return 0;
  4214. }
  4215. static const struct ieee80211_ops b43_hw_ops = {
  4216. .tx = b43_op_tx,
  4217. .conf_tx = b43_op_conf_tx,
  4218. .add_interface = b43_op_add_interface,
  4219. .remove_interface = b43_op_remove_interface,
  4220. .config = b43_op_config,
  4221. .bss_info_changed = b43_op_bss_info_changed,
  4222. .configure_filter = b43_op_configure_filter,
  4223. .set_key = b43_op_set_key,
  4224. .update_tkip_key = b43_op_update_tkip_key,
  4225. .get_stats = b43_op_get_stats,
  4226. .get_tsf = b43_op_get_tsf,
  4227. .set_tsf = b43_op_set_tsf,
  4228. .start = b43_op_start,
  4229. .stop = b43_op_stop,
  4230. .set_tim = b43_op_beacon_set_tim,
  4231. .sta_notify = b43_op_sta_notify,
  4232. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4233. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4234. .get_survey = b43_op_get_survey,
  4235. .rfkill_poll = b43_rfkill_poll,
  4236. };
  4237. /* Hard-reset the chip. Do not call this directly.
  4238. * Use b43_controller_restart()
  4239. */
  4240. static void b43_chip_reset(struct work_struct *work)
  4241. {
  4242. struct b43_wldev *dev =
  4243. container_of(work, struct b43_wldev, restart_work);
  4244. struct b43_wl *wl = dev->wl;
  4245. int err = 0;
  4246. int prev_status;
  4247. mutex_lock(&wl->mutex);
  4248. prev_status = b43_status(dev);
  4249. /* Bring the device down... */
  4250. if (prev_status >= B43_STAT_STARTED) {
  4251. dev = b43_wireless_core_stop(dev);
  4252. if (!dev) {
  4253. err = -ENODEV;
  4254. goto out;
  4255. }
  4256. }
  4257. if (prev_status >= B43_STAT_INITIALIZED)
  4258. b43_wireless_core_exit(dev);
  4259. /* ...and up again. */
  4260. if (prev_status >= B43_STAT_INITIALIZED) {
  4261. err = b43_wireless_core_init(dev);
  4262. if (err)
  4263. goto out;
  4264. }
  4265. if (prev_status >= B43_STAT_STARTED) {
  4266. err = b43_wireless_core_start(dev);
  4267. if (err) {
  4268. b43_wireless_core_exit(dev);
  4269. goto out;
  4270. }
  4271. }
  4272. out:
  4273. if (err)
  4274. wl->current_dev = NULL; /* Failed to init the dev. */
  4275. mutex_unlock(&wl->mutex);
  4276. if (err)
  4277. b43err(wl, "Controller restart FAILED\n");
  4278. else
  4279. b43info(wl, "Controller restarted\n");
  4280. }
  4281. static int b43_setup_bands(struct b43_wldev *dev,
  4282. bool have_2ghz_phy, bool have_5ghz_phy)
  4283. {
  4284. struct ieee80211_hw *hw = dev->wl->hw;
  4285. if (have_2ghz_phy)
  4286. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4287. if (dev->phy.type == B43_PHYTYPE_N) {
  4288. if (have_5ghz_phy)
  4289. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4290. } else {
  4291. if (have_5ghz_phy)
  4292. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4293. }
  4294. dev->phy.supports_2ghz = have_2ghz_phy;
  4295. dev->phy.supports_5ghz = have_5ghz_phy;
  4296. return 0;
  4297. }
  4298. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4299. {
  4300. /* We release firmware that late to not be required to re-request
  4301. * is all the time when we reinit the core. */
  4302. b43_release_firmware(dev);
  4303. b43_phy_free(dev);
  4304. }
  4305. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4306. {
  4307. struct b43_wl *wl = dev->wl;
  4308. struct pci_dev *pdev = NULL;
  4309. int err;
  4310. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  4311. /* Do NOT do any device initialization here.
  4312. * Do it in wireless_core_init() instead.
  4313. * This function is for gathering basic information about the HW, only.
  4314. * Also some structs may be set up here. But most likely you want to have
  4315. * that in core_init(), too.
  4316. */
  4317. #ifdef CONFIG_B43_SSB
  4318. if (dev->dev->bus_type == B43_BUS_SSB &&
  4319. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4320. pdev = dev->dev->sdev->bus->host_pci;
  4321. #endif
  4322. err = b43_bus_powerup(dev, 0);
  4323. if (err) {
  4324. b43err(wl, "Bus powerup failed\n");
  4325. goto out;
  4326. }
  4327. /* Get the PHY type. */
  4328. switch (dev->dev->bus_type) {
  4329. #ifdef CONFIG_B43_BCMA
  4330. case B43_BUS_BCMA:
  4331. /* FIXME */
  4332. have_2ghz_phy = 1;
  4333. have_5ghz_phy = 0;
  4334. break;
  4335. #endif
  4336. #ifdef CONFIG_B43_SSB
  4337. case B43_BUS_SSB:
  4338. if (dev->dev->core_rev >= 5) {
  4339. u32 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4340. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4341. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4342. } else
  4343. B43_WARN_ON(1);
  4344. break;
  4345. #endif
  4346. }
  4347. dev->phy.gmode = have_2ghz_phy;
  4348. dev->phy.radio_on = 1;
  4349. b43_wireless_core_reset(dev, dev->phy.gmode);
  4350. err = b43_phy_versioning(dev);
  4351. if (err)
  4352. goto err_powerdown;
  4353. /* Check if this device supports multiband. */
  4354. if (!pdev ||
  4355. (pdev->device != 0x4312 &&
  4356. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4357. /* No multiband support. */
  4358. have_2ghz_phy = 0;
  4359. have_5ghz_phy = 0;
  4360. switch (dev->phy.type) {
  4361. case B43_PHYTYPE_A:
  4362. have_5ghz_phy = 1;
  4363. break;
  4364. case B43_PHYTYPE_LP: //FIXME not always!
  4365. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4366. have_5ghz_phy = 1;
  4367. #endif
  4368. case B43_PHYTYPE_G:
  4369. case B43_PHYTYPE_N:
  4370. case B43_PHYTYPE_HT:
  4371. case B43_PHYTYPE_LCN:
  4372. have_2ghz_phy = 1;
  4373. break;
  4374. default:
  4375. B43_WARN_ON(1);
  4376. }
  4377. }
  4378. if (dev->phy.type == B43_PHYTYPE_A) {
  4379. /* FIXME */
  4380. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4381. err = -EOPNOTSUPP;
  4382. goto err_powerdown;
  4383. }
  4384. if (1 /* disable A-PHY */) {
  4385. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4386. if (dev->phy.type != B43_PHYTYPE_N &&
  4387. dev->phy.type != B43_PHYTYPE_LP) {
  4388. have_2ghz_phy = 1;
  4389. have_5ghz_phy = 0;
  4390. }
  4391. }
  4392. err = b43_phy_allocate(dev);
  4393. if (err)
  4394. goto err_powerdown;
  4395. dev->phy.gmode = have_2ghz_phy;
  4396. b43_wireless_core_reset(dev, dev->phy.gmode);
  4397. err = b43_validate_chipaccess(dev);
  4398. if (err)
  4399. goto err_phy_free;
  4400. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4401. if (err)
  4402. goto err_phy_free;
  4403. /* Now set some default "current_dev" */
  4404. if (!wl->current_dev)
  4405. wl->current_dev = dev;
  4406. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4407. dev->phy.ops->switch_analog(dev, 0);
  4408. b43_device_disable(dev, 0);
  4409. b43_bus_may_powerdown(dev);
  4410. out:
  4411. return err;
  4412. err_phy_free:
  4413. b43_phy_free(dev);
  4414. err_powerdown:
  4415. b43_bus_may_powerdown(dev);
  4416. return err;
  4417. }
  4418. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4419. {
  4420. struct b43_wldev *wldev;
  4421. struct b43_wl *wl;
  4422. /* Do not cancel ieee80211-workqueue based work here.
  4423. * See comment in b43_remove(). */
  4424. wldev = b43_bus_get_wldev(dev);
  4425. wl = wldev->wl;
  4426. b43_debugfs_remove_device(wldev);
  4427. b43_wireless_core_detach(wldev);
  4428. list_del(&wldev->list);
  4429. wl->nr_devs--;
  4430. b43_bus_set_wldev(dev, NULL);
  4431. kfree(wldev);
  4432. }
  4433. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4434. {
  4435. struct b43_wldev *wldev;
  4436. int err = -ENOMEM;
  4437. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4438. if (!wldev)
  4439. goto out;
  4440. wldev->use_pio = b43_modparam_pio;
  4441. wldev->dev = dev;
  4442. wldev->wl = wl;
  4443. b43_set_status(wldev, B43_STAT_UNINIT);
  4444. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4445. INIT_LIST_HEAD(&wldev->list);
  4446. err = b43_wireless_core_attach(wldev);
  4447. if (err)
  4448. goto err_kfree_wldev;
  4449. list_add(&wldev->list, &wl->devlist);
  4450. wl->nr_devs++;
  4451. b43_bus_set_wldev(dev, wldev);
  4452. b43_debugfs_add_device(wldev);
  4453. out:
  4454. return err;
  4455. err_kfree_wldev:
  4456. kfree(wldev);
  4457. return err;
  4458. }
  4459. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4460. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4461. (pdev->device == _device) && \
  4462. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4463. (pdev->subsystem_device == _subdevice) )
  4464. static void b43_sprom_fixup(struct ssb_bus *bus)
  4465. {
  4466. struct pci_dev *pdev;
  4467. /* boardflags workarounds */
  4468. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4469. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4470. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4471. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4472. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4473. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4474. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4475. pdev = bus->host_pci;
  4476. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4477. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4478. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4479. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4480. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4481. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4482. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4483. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4484. }
  4485. }
  4486. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4487. {
  4488. struct ieee80211_hw *hw = wl->hw;
  4489. ssb_set_devtypedata(dev->sdev, NULL);
  4490. ieee80211_free_hw(hw);
  4491. }
  4492. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4493. {
  4494. struct ssb_sprom *sprom = dev->bus_sprom;
  4495. struct ieee80211_hw *hw;
  4496. struct b43_wl *wl;
  4497. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4498. if (!hw) {
  4499. b43err(NULL, "Could not allocate ieee80211 device\n");
  4500. return ERR_PTR(-ENOMEM);
  4501. }
  4502. wl = hw_to_b43_wl(hw);
  4503. /* fill hw info */
  4504. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4505. IEEE80211_HW_SIGNAL_DBM;
  4506. hw->wiphy->interface_modes =
  4507. BIT(NL80211_IFTYPE_AP) |
  4508. BIT(NL80211_IFTYPE_MESH_POINT) |
  4509. BIT(NL80211_IFTYPE_STATION) |
  4510. BIT(NL80211_IFTYPE_WDS) |
  4511. BIT(NL80211_IFTYPE_ADHOC);
  4512. hw->queues = modparam_qos ? 4 : 1;
  4513. wl->mac80211_initially_registered_queues = hw->queues;
  4514. hw->max_rates = 2;
  4515. SET_IEEE80211_DEV(hw, dev->dev);
  4516. if (is_valid_ether_addr(sprom->et1mac))
  4517. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4518. else
  4519. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4520. /* Initialize struct b43_wl */
  4521. wl->hw = hw;
  4522. mutex_init(&wl->mutex);
  4523. spin_lock_init(&wl->hardirq_lock);
  4524. INIT_LIST_HEAD(&wl->devlist);
  4525. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4526. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4527. INIT_WORK(&wl->tx_work, b43_tx_work);
  4528. skb_queue_head_init(&wl->tx_queue);
  4529. b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
  4530. dev->chip_id, dev->core_rev);
  4531. return wl;
  4532. }
  4533. #ifdef CONFIG_B43_BCMA
  4534. static int b43_bcma_probe(struct bcma_device *core)
  4535. {
  4536. struct b43_bus_dev *dev;
  4537. dev = b43_bus_dev_bcma_init(core);
  4538. if (!dev)
  4539. return -ENODEV;
  4540. b43err(NULL, "BCMA is not supported yet!");
  4541. kfree(dev);
  4542. return -EOPNOTSUPP;
  4543. }
  4544. static void b43_bcma_remove(struct bcma_device *core)
  4545. {
  4546. /* TODO */
  4547. }
  4548. static struct bcma_driver b43_bcma_driver = {
  4549. .name = KBUILD_MODNAME,
  4550. .id_table = b43_bcma_tbl,
  4551. .probe = b43_bcma_probe,
  4552. .remove = b43_bcma_remove,
  4553. };
  4554. #endif
  4555. #ifdef CONFIG_B43_SSB
  4556. static
  4557. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4558. {
  4559. struct b43_bus_dev *dev;
  4560. struct b43_wl *wl;
  4561. int err;
  4562. int first = 0;
  4563. dev = b43_bus_dev_ssb_init(sdev);
  4564. if (!dev)
  4565. return -ENOMEM;
  4566. wl = ssb_get_devtypedata(sdev);
  4567. if (!wl) {
  4568. /* Probing the first core. Must setup common struct b43_wl */
  4569. first = 1;
  4570. b43_sprom_fixup(sdev->bus);
  4571. wl = b43_wireless_init(dev);
  4572. if (IS_ERR(wl)) {
  4573. err = PTR_ERR(wl);
  4574. goto out;
  4575. }
  4576. ssb_set_devtypedata(sdev, wl);
  4577. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4578. }
  4579. err = b43_one_core_attach(dev, wl);
  4580. if (err)
  4581. goto err_wireless_exit;
  4582. if (first) {
  4583. err = ieee80211_register_hw(wl->hw);
  4584. if (err)
  4585. goto err_one_core_detach;
  4586. b43_leds_register(wl->current_dev);
  4587. }
  4588. out:
  4589. return err;
  4590. err_one_core_detach:
  4591. b43_one_core_detach(dev);
  4592. err_wireless_exit:
  4593. if (first)
  4594. b43_wireless_exit(dev, wl);
  4595. return err;
  4596. }
  4597. static void b43_ssb_remove(struct ssb_device *sdev)
  4598. {
  4599. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4600. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4601. /* We must cancel any work here before unregistering from ieee80211,
  4602. * as the ieee80211 unreg will destroy the workqueue. */
  4603. cancel_work_sync(&wldev->restart_work);
  4604. B43_WARN_ON(!wl);
  4605. if (wl->current_dev == wldev) {
  4606. /* Restore the queues count before unregistering, because firmware detect
  4607. * might have modified it. Restoring is important, so the networking
  4608. * stack can properly free resources. */
  4609. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4610. b43_leds_stop(wldev);
  4611. ieee80211_unregister_hw(wl->hw);
  4612. }
  4613. b43_one_core_detach(wldev->dev);
  4614. if (list_empty(&wl->devlist)) {
  4615. b43_leds_unregister(wl);
  4616. /* Last core on the chip unregistered.
  4617. * We can destroy common struct b43_wl.
  4618. */
  4619. b43_wireless_exit(wldev->dev, wl);
  4620. }
  4621. }
  4622. static struct ssb_driver b43_ssb_driver = {
  4623. .name = KBUILD_MODNAME,
  4624. .id_table = b43_ssb_tbl,
  4625. .probe = b43_ssb_probe,
  4626. .remove = b43_ssb_remove,
  4627. };
  4628. #endif /* CONFIG_B43_SSB */
  4629. /* Perform a hardware reset. This can be called from any context. */
  4630. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4631. {
  4632. /* Must avoid requeueing, if we are in shutdown. */
  4633. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4634. return;
  4635. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4636. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4637. }
  4638. static void b43_print_driverinfo(void)
  4639. {
  4640. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4641. *feat_leds = "", *feat_sdio = "";
  4642. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4643. feat_pci = "P";
  4644. #endif
  4645. #ifdef CONFIG_B43_PCMCIA
  4646. feat_pcmcia = "M";
  4647. #endif
  4648. #ifdef CONFIG_B43_PHY_N
  4649. feat_nphy = "N";
  4650. #endif
  4651. #ifdef CONFIG_B43_LEDS
  4652. feat_leds = "L";
  4653. #endif
  4654. #ifdef CONFIG_B43_SDIO
  4655. feat_sdio = "S";
  4656. #endif
  4657. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4658. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4659. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4660. feat_pci, feat_pcmcia, feat_nphy,
  4661. feat_leds, feat_sdio);
  4662. }
  4663. static int __init b43_init(void)
  4664. {
  4665. int err;
  4666. b43_debugfs_init();
  4667. err = b43_pcmcia_init();
  4668. if (err)
  4669. goto err_dfs_exit;
  4670. err = b43_sdio_init();
  4671. if (err)
  4672. goto err_pcmcia_exit;
  4673. #ifdef CONFIG_B43_BCMA
  4674. err = bcma_driver_register(&b43_bcma_driver);
  4675. if (err)
  4676. goto err_sdio_exit;
  4677. #endif
  4678. #ifdef CONFIG_B43_SSB
  4679. err = ssb_driver_register(&b43_ssb_driver);
  4680. if (err)
  4681. goto err_bcma_driver_exit;
  4682. #endif
  4683. b43_print_driverinfo();
  4684. return err;
  4685. #ifdef CONFIG_B43_SSB
  4686. err_bcma_driver_exit:
  4687. #endif
  4688. #ifdef CONFIG_B43_BCMA
  4689. bcma_driver_unregister(&b43_bcma_driver);
  4690. err_sdio_exit:
  4691. #endif
  4692. b43_sdio_exit();
  4693. err_pcmcia_exit:
  4694. b43_pcmcia_exit();
  4695. err_dfs_exit:
  4696. b43_debugfs_exit();
  4697. return err;
  4698. }
  4699. static void __exit b43_exit(void)
  4700. {
  4701. #ifdef CONFIG_B43_SSB
  4702. ssb_driver_unregister(&b43_ssb_driver);
  4703. #endif
  4704. #ifdef CONFIG_B43_BCMA
  4705. bcma_driver_unregister(&b43_bcma_driver);
  4706. #endif
  4707. b43_sdio_exit();
  4708. b43_pcmcia_exit();
  4709. b43_debugfs_exit();
  4710. }
  4711. module_init(b43_init)
  4712. module_exit(b43_exit)