rfbi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/delay.h>
  29. #include <linux/kfifo.h>
  30. #include <linux/ktime.h>
  31. #include <linux/hrtimer.h>
  32. #include <linux/seq_file.h>
  33. #include <linux/semaphore.h>
  34. #include <linux/platform_device.h>
  35. #include <video/omapdss.h>
  36. #include "dss.h"
  37. struct rfbi_reg { u16 idx; };
  38. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  39. #define RFBI_REVISION RFBI_REG(0x0000)
  40. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  41. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  42. #define RFBI_CONTROL RFBI_REG(0x0040)
  43. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  44. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  45. #define RFBI_CMD RFBI_REG(0x004c)
  46. #define RFBI_PARAM RFBI_REG(0x0050)
  47. #define RFBI_DATA RFBI_REG(0x0054)
  48. #define RFBI_READ RFBI_REG(0x0058)
  49. #define RFBI_STATUS RFBI_REG(0x005c)
  50. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  51. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  52. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  53. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  54. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  55. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  56. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  57. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  58. #define REG_FLD_MOD(idx, val, start, end) \
  59. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  60. enum omap_rfbi_cycleformat {
  61. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  62. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  63. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  64. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  65. };
  66. enum omap_rfbi_datatype {
  67. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  68. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  69. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  70. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  71. };
  72. enum omap_rfbi_parallelmode {
  73. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  74. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  75. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  76. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  77. };
  78. static int rfbi_convert_timings(struct rfbi_timings *t);
  79. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  80. static struct {
  81. struct platform_device *pdev;
  82. void __iomem *base;
  83. unsigned long l4_khz;
  84. enum omap_rfbi_datatype datatype;
  85. enum omap_rfbi_parallelmode parallelmode;
  86. enum omap_rfbi_te_mode te_mode;
  87. int te_enabled;
  88. void (*framedone_callback)(void *data);
  89. void *framedone_callback_data;
  90. struct omap_dss_device *dssdev[2];
  91. struct semaphore bus_lock;
  92. } rfbi;
  93. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  94. {
  95. __raw_writel(val, rfbi.base + idx.idx);
  96. }
  97. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  98. {
  99. return __raw_readl(rfbi.base + idx.idx);
  100. }
  101. static void rfbi_enable_clocks(bool enable)
  102. {
  103. if (enable)
  104. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  105. else
  106. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  107. }
  108. void rfbi_bus_lock(void)
  109. {
  110. down(&rfbi.bus_lock);
  111. }
  112. EXPORT_SYMBOL(rfbi_bus_lock);
  113. void rfbi_bus_unlock(void)
  114. {
  115. up(&rfbi.bus_lock);
  116. }
  117. EXPORT_SYMBOL(rfbi_bus_unlock);
  118. void omap_rfbi_write_command(const void *buf, u32 len)
  119. {
  120. switch (rfbi.parallelmode) {
  121. case OMAP_DSS_RFBI_PARALLELMODE_8:
  122. {
  123. const u8 *b = buf;
  124. for (; len; len--)
  125. rfbi_write_reg(RFBI_CMD, *b++);
  126. break;
  127. }
  128. case OMAP_DSS_RFBI_PARALLELMODE_16:
  129. {
  130. const u16 *w = buf;
  131. BUG_ON(len & 1);
  132. for (; len; len -= 2)
  133. rfbi_write_reg(RFBI_CMD, *w++);
  134. break;
  135. }
  136. case OMAP_DSS_RFBI_PARALLELMODE_9:
  137. case OMAP_DSS_RFBI_PARALLELMODE_12:
  138. default:
  139. BUG();
  140. }
  141. }
  142. EXPORT_SYMBOL(omap_rfbi_write_command);
  143. void omap_rfbi_read_data(void *buf, u32 len)
  144. {
  145. switch (rfbi.parallelmode) {
  146. case OMAP_DSS_RFBI_PARALLELMODE_8:
  147. {
  148. u8 *b = buf;
  149. for (; len; len--) {
  150. rfbi_write_reg(RFBI_READ, 0);
  151. *b++ = rfbi_read_reg(RFBI_READ);
  152. }
  153. break;
  154. }
  155. case OMAP_DSS_RFBI_PARALLELMODE_16:
  156. {
  157. u16 *w = buf;
  158. BUG_ON(len & ~1);
  159. for (; len; len -= 2) {
  160. rfbi_write_reg(RFBI_READ, 0);
  161. *w++ = rfbi_read_reg(RFBI_READ);
  162. }
  163. break;
  164. }
  165. case OMAP_DSS_RFBI_PARALLELMODE_9:
  166. case OMAP_DSS_RFBI_PARALLELMODE_12:
  167. default:
  168. BUG();
  169. }
  170. }
  171. EXPORT_SYMBOL(omap_rfbi_read_data);
  172. void omap_rfbi_write_data(const void *buf, u32 len)
  173. {
  174. switch (rfbi.parallelmode) {
  175. case OMAP_DSS_RFBI_PARALLELMODE_8:
  176. {
  177. const u8 *b = buf;
  178. for (; len; len--)
  179. rfbi_write_reg(RFBI_PARAM, *b++);
  180. break;
  181. }
  182. case OMAP_DSS_RFBI_PARALLELMODE_16:
  183. {
  184. const u16 *w = buf;
  185. BUG_ON(len & 1);
  186. for (; len; len -= 2)
  187. rfbi_write_reg(RFBI_PARAM, *w++);
  188. break;
  189. }
  190. case OMAP_DSS_RFBI_PARALLELMODE_9:
  191. case OMAP_DSS_RFBI_PARALLELMODE_12:
  192. default:
  193. BUG();
  194. }
  195. }
  196. EXPORT_SYMBOL(omap_rfbi_write_data);
  197. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  198. u16 x, u16 y,
  199. u16 w, u16 h)
  200. {
  201. int start_offset = scr_width * y + x;
  202. int horiz_offset = scr_width - w;
  203. int i;
  204. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  205. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  206. const u16 __iomem *pd = buf;
  207. pd += start_offset;
  208. for (; h; --h) {
  209. for (i = 0; i < w; ++i) {
  210. const u8 __iomem *b = (const u8 __iomem *)pd;
  211. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  212. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  213. ++pd;
  214. }
  215. pd += horiz_offset;
  216. }
  217. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  218. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  219. const u32 __iomem *pd = buf;
  220. pd += start_offset;
  221. for (; h; --h) {
  222. for (i = 0; i < w; ++i) {
  223. const u8 __iomem *b = (const u8 __iomem *)pd;
  224. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  225. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  226. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  227. ++pd;
  228. }
  229. pd += horiz_offset;
  230. }
  231. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  232. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  233. const u16 __iomem *pd = buf;
  234. pd += start_offset;
  235. for (; h; --h) {
  236. for (i = 0; i < w; ++i) {
  237. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  238. ++pd;
  239. }
  240. pd += horiz_offset;
  241. }
  242. } else {
  243. BUG();
  244. }
  245. }
  246. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  247. static void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
  248. u16 height, void (*callback)(void *data), void *data)
  249. {
  250. u32 l;
  251. /*BUG_ON(callback == 0);*/
  252. BUG_ON(rfbi.framedone_callback != NULL);
  253. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  254. dispc_set_lcd_size(dssdev->manager->id, width, height);
  255. dispc_enable_channel(dssdev->manager->id, true);
  256. rfbi.framedone_callback = callback;
  257. rfbi.framedone_callback_data = data;
  258. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  259. l = rfbi_read_reg(RFBI_CONTROL);
  260. l = FLD_MOD(l, 1, 0, 0); /* enable */
  261. if (!rfbi.te_enabled)
  262. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  263. rfbi_write_reg(RFBI_CONTROL, l);
  264. }
  265. static void framedone_callback(void *data, u32 mask)
  266. {
  267. void (*callback)(void *data);
  268. DSSDBG("FRAMEDONE\n");
  269. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  270. callback = rfbi.framedone_callback;
  271. rfbi.framedone_callback = NULL;
  272. if (callback != NULL)
  273. callback(rfbi.framedone_callback_data);
  274. }
  275. #if 1 /* VERBOSE */
  276. static void rfbi_print_timings(void)
  277. {
  278. u32 l;
  279. u32 time;
  280. l = rfbi_read_reg(RFBI_CONFIG(0));
  281. time = 1000000000 / rfbi.l4_khz;
  282. if (l & (1 << 4))
  283. time *= 2;
  284. DSSDBG("Tick time %u ps\n", time);
  285. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  286. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  287. "REONTIME %d, REOFFTIME %d\n",
  288. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  289. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  290. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  291. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  292. "ACCESSTIME %d\n",
  293. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  294. (l >> 22) & 0x3f);
  295. }
  296. #else
  297. static void rfbi_print_timings(void) {}
  298. #endif
  299. static u32 extif_clk_period;
  300. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  301. {
  302. int bus_tick = extif_clk_period * div;
  303. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  304. }
  305. static int calc_reg_timing(struct rfbi_timings *t, int div)
  306. {
  307. t->clk_div = div;
  308. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  309. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  310. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  311. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  312. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  313. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  314. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  315. t->access_time = round_to_extif_ticks(t->access_time, div);
  316. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  317. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  318. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  319. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  320. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  321. t->we_on_time, t->we_off_time, t->re_cycle_time,
  322. t->we_cycle_time);
  323. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  324. t->access_time, t->cs_pulse_width);
  325. return rfbi_convert_timings(t);
  326. }
  327. static int calc_extif_timings(struct rfbi_timings *t)
  328. {
  329. u32 max_clk_div;
  330. int div;
  331. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  332. for (div = 1; div <= max_clk_div; div++) {
  333. if (calc_reg_timing(t, div) == 0)
  334. break;
  335. }
  336. if (div <= max_clk_div)
  337. return 0;
  338. DSSERR("can't setup timings\n");
  339. return -1;
  340. }
  341. static void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  342. {
  343. int r;
  344. if (!t->converted) {
  345. r = calc_extif_timings(t);
  346. if (r < 0)
  347. DSSERR("Failed to calc timings\n");
  348. }
  349. BUG_ON(!t->converted);
  350. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  351. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  352. /* TIMEGRANULARITY */
  353. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  354. (t->tim[2] ? 1 : 0), 4, 4);
  355. rfbi_print_timings();
  356. }
  357. static int ps_to_rfbi_ticks(int time, int div)
  358. {
  359. unsigned long tick_ps;
  360. int ret;
  361. /* Calculate in picosecs to yield more exact results */
  362. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  363. ret = (time + tick_ps - 1) / tick_ps;
  364. return ret;
  365. }
  366. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  367. {
  368. *clk_period = 1000000000 / rfbi.l4_khz;
  369. *max_clk_div = 2;
  370. }
  371. static int rfbi_convert_timings(struct rfbi_timings *t)
  372. {
  373. u32 l;
  374. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  375. int actim, recyc, wecyc;
  376. int div = t->clk_div;
  377. if (div <= 0 || div > 2)
  378. return -1;
  379. /* Make sure that after conversion it still holds that:
  380. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  381. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  382. */
  383. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  384. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  385. if (weoff <= weon)
  386. weoff = weon + 1;
  387. if (weon > 0x0f)
  388. return -1;
  389. if (weoff > 0x3f)
  390. return -1;
  391. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  392. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  393. if (reoff <= reon)
  394. reoff = reon + 1;
  395. if (reon > 0x0f)
  396. return -1;
  397. if (reoff > 0x3f)
  398. return -1;
  399. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  400. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  401. if (csoff <= cson)
  402. csoff = cson + 1;
  403. if (csoff < max(weoff, reoff))
  404. csoff = max(weoff, reoff);
  405. if (cson > 0x0f)
  406. return -1;
  407. if (csoff > 0x3f)
  408. return -1;
  409. l = cson;
  410. l |= csoff << 4;
  411. l |= weon << 10;
  412. l |= weoff << 14;
  413. l |= reon << 20;
  414. l |= reoff << 24;
  415. t->tim[0] = l;
  416. actim = ps_to_rfbi_ticks(t->access_time, div);
  417. if (actim <= reon)
  418. actim = reon + 1;
  419. if (actim > 0x3f)
  420. return -1;
  421. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  422. if (wecyc < weoff)
  423. wecyc = weoff;
  424. if (wecyc > 0x3f)
  425. return -1;
  426. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  427. if (recyc < reoff)
  428. recyc = reoff;
  429. if (recyc > 0x3f)
  430. return -1;
  431. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  432. if (cs_pulse > 0x3f)
  433. return -1;
  434. l = wecyc;
  435. l |= recyc << 6;
  436. l |= cs_pulse << 12;
  437. l |= actim << 22;
  438. t->tim[1] = l;
  439. t->tim[2] = div - 1;
  440. t->converted = 1;
  441. return 0;
  442. }
  443. /* xxx FIX module selection missing */
  444. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  445. unsigned hs_pulse_time, unsigned vs_pulse_time,
  446. int hs_pol_inv, int vs_pol_inv, int extif_div)
  447. {
  448. int hs, vs;
  449. int min;
  450. u32 l;
  451. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  452. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  453. if (hs < 2)
  454. return -EDOM;
  455. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  456. min = 2;
  457. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  458. min = 4;
  459. if (vs < min)
  460. return -EDOM;
  461. if (vs == hs)
  462. return -EINVAL;
  463. rfbi.te_mode = mode;
  464. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  465. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  466. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  467. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  468. l = rfbi_read_reg(RFBI_CONFIG(0));
  469. if (hs_pol_inv)
  470. l &= ~(1 << 21);
  471. else
  472. l |= 1 << 21;
  473. if (vs_pol_inv)
  474. l &= ~(1 << 20);
  475. else
  476. l |= 1 << 20;
  477. return 0;
  478. }
  479. EXPORT_SYMBOL(omap_rfbi_setup_te);
  480. /* xxx FIX module selection missing */
  481. int omap_rfbi_enable_te(bool enable, unsigned line)
  482. {
  483. u32 l;
  484. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  485. if (line > (1 << 11) - 1)
  486. return -EINVAL;
  487. l = rfbi_read_reg(RFBI_CONFIG(0));
  488. l &= ~(0x3 << 2);
  489. if (enable) {
  490. rfbi.te_enabled = 1;
  491. l |= rfbi.te_mode << 2;
  492. } else
  493. rfbi.te_enabled = 0;
  494. rfbi_write_reg(RFBI_CONFIG(0), l);
  495. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  496. return 0;
  497. }
  498. EXPORT_SYMBOL(omap_rfbi_enable_te);
  499. static int rfbi_configure(int rfbi_module, int bpp, int lines)
  500. {
  501. u32 l;
  502. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  503. enum omap_rfbi_cycleformat cycleformat;
  504. enum omap_rfbi_datatype datatype;
  505. enum omap_rfbi_parallelmode parallelmode;
  506. switch (bpp) {
  507. case 12:
  508. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  509. break;
  510. case 16:
  511. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  512. break;
  513. case 18:
  514. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  515. break;
  516. case 24:
  517. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  518. break;
  519. default:
  520. BUG();
  521. return 1;
  522. }
  523. rfbi.datatype = datatype;
  524. switch (lines) {
  525. case 8:
  526. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  527. break;
  528. case 9:
  529. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  530. break;
  531. case 12:
  532. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  533. break;
  534. case 16:
  535. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  536. break;
  537. default:
  538. BUG();
  539. return 1;
  540. }
  541. rfbi.parallelmode = parallelmode;
  542. if ((bpp % lines) == 0) {
  543. switch (bpp / lines) {
  544. case 1:
  545. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  546. break;
  547. case 2:
  548. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  549. break;
  550. case 3:
  551. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  552. break;
  553. default:
  554. BUG();
  555. return 1;
  556. }
  557. } else if ((2 * bpp % lines) == 0) {
  558. if ((2 * bpp / lines) == 3)
  559. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  560. else {
  561. BUG();
  562. return 1;
  563. }
  564. } else {
  565. BUG();
  566. return 1;
  567. }
  568. switch (cycleformat) {
  569. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  570. cycle1 = lines;
  571. break;
  572. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  573. cycle1 = lines;
  574. cycle2 = lines;
  575. break;
  576. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  577. cycle1 = lines;
  578. cycle2 = lines;
  579. cycle3 = lines;
  580. break;
  581. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  582. cycle1 = lines;
  583. cycle2 = (lines / 2) | ((lines / 2) << 16);
  584. cycle3 = (lines << 16);
  585. break;
  586. }
  587. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  588. l = 0;
  589. l |= FLD_VAL(parallelmode, 1, 0);
  590. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  591. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  592. l |= FLD_VAL(datatype, 6, 5);
  593. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  594. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  595. l |= FLD_VAL(cycleformat, 10, 9);
  596. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  597. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  598. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  599. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  600. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  601. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  602. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  603. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  604. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  605. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  606. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  607. l = rfbi_read_reg(RFBI_CONTROL);
  608. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  609. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  610. rfbi_write_reg(RFBI_CONTROL, l);
  611. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  612. bpp, lines, cycle1, cycle2, cycle3);
  613. return 0;
  614. }
  615. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  616. int data_lines)
  617. {
  618. return rfbi_configure(dssdev->phy.rfbi.channel, pixel_size, data_lines);
  619. }
  620. EXPORT_SYMBOL(omap_rfbi_configure);
  621. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  622. u16 *x, u16 *y, u16 *w, u16 *h)
  623. {
  624. u16 dw, dh;
  625. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  626. if (*x > dw || *y > dh)
  627. return -EINVAL;
  628. if (*x + *w > dw)
  629. return -EINVAL;
  630. if (*y + *h > dh)
  631. return -EINVAL;
  632. if (*w == 1)
  633. return -EINVAL;
  634. if (*w == 0 || *h == 0)
  635. return -EINVAL;
  636. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  637. dss_setup_partial_planes(dssdev, x, y, w, h, true);
  638. dispc_set_lcd_size(dssdev->manager->id, *w, *h);
  639. }
  640. return 0;
  641. }
  642. EXPORT_SYMBOL(omap_rfbi_prepare_update);
  643. int omap_rfbi_update(struct omap_dss_device *dssdev,
  644. u16 x, u16 y, u16 w, u16 h,
  645. void (*callback)(void *), void *data)
  646. {
  647. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  648. rfbi_transfer_area(dssdev, w, h, callback, data);
  649. } else {
  650. struct omap_overlay *ovl;
  651. void __iomem *addr;
  652. int scr_width;
  653. ovl = dssdev->manager->overlays[0];
  654. scr_width = ovl->info.screen_width;
  655. addr = ovl->info.vaddr;
  656. omap_rfbi_write_pixels(addr, scr_width, x, y, w, h);
  657. callback(data);
  658. }
  659. return 0;
  660. }
  661. EXPORT_SYMBOL(omap_rfbi_update);
  662. void rfbi_dump_regs(struct seq_file *s)
  663. {
  664. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  665. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  666. DUMPREG(RFBI_REVISION);
  667. DUMPREG(RFBI_SYSCONFIG);
  668. DUMPREG(RFBI_SYSSTATUS);
  669. DUMPREG(RFBI_CONTROL);
  670. DUMPREG(RFBI_PIXEL_CNT);
  671. DUMPREG(RFBI_LINE_NUMBER);
  672. DUMPREG(RFBI_CMD);
  673. DUMPREG(RFBI_PARAM);
  674. DUMPREG(RFBI_DATA);
  675. DUMPREG(RFBI_READ);
  676. DUMPREG(RFBI_STATUS);
  677. DUMPREG(RFBI_CONFIG(0));
  678. DUMPREG(RFBI_ONOFF_TIME(0));
  679. DUMPREG(RFBI_CYCLE_TIME(0));
  680. DUMPREG(RFBI_DATA_CYCLE1(0));
  681. DUMPREG(RFBI_DATA_CYCLE2(0));
  682. DUMPREG(RFBI_DATA_CYCLE3(0));
  683. DUMPREG(RFBI_CONFIG(1));
  684. DUMPREG(RFBI_ONOFF_TIME(1));
  685. DUMPREG(RFBI_CYCLE_TIME(1));
  686. DUMPREG(RFBI_DATA_CYCLE1(1));
  687. DUMPREG(RFBI_DATA_CYCLE2(1));
  688. DUMPREG(RFBI_DATA_CYCLE3(1));
  689. DUMPREG(RFBI_VSYNC_WIDTH);
  690. DUMPREG(RFBI_HSYNC_WIDTH);
  691. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  692. #undef DUMPREG
  693. }
  694. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  695. {
  696. int r;
  697. rfbi_enable_clocks(1);
  698. r = omap_dss_start_device(dssdev);
  699. if (r) {
  700. DSSERR("failed to start device\n");
  701. goto err0;
  702. }
  703. r = omap_dispc_register_isr(framedone_callback, NULL,
  704. DISPC_IRQ_FRAMEDONE);
  705. if (r) {
  706. DSSERR("can't get FRAMEDONE irq\n");
  707. goto err1;
  708. }
  709. dispc_set_lcd_display_type(dssdev->manager->id,
  710. OMAP_DSS_LCD_DISPLAY_TFT);
  711. dispc_set_parallel_interface_mode(dssdev->manager->id,
  712. OMAP_DSS_PARALLELMODE_RFBI);
  713. dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  714. rfbi_configure(dssdev->phy.rfbi.channel,
  715. dssdev->ctrl.pixel_size,
  716. dssdev->phy.rfbi.data_lines);
  717. rfbi_set_timings(dssdev->phy.rfbi.channel,
  718. &dssdev->ctrl.rfbi_timings);
  719. return 0;
  720. err1:
  721. omap_dss_stop_device(dssdev);
  722. err0:
  723. return r;
  724. }
  725. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  726. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  727. {
  728. omap_dispc_unregister_isr(framedone_callback, NULL,
  729. DISPC_IRQ_FRAMEDONE);
  730. omap_dss_stop_device(dssdev);
  731. rfbi_enable_clocks(0);
  732. }
  733. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  734. int rfbi_init_display(struct omap_dss_device *dssdev)
  735. {
  736. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  737. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
  738. return 0;
  739. }
  740. /* RFBI HW IP initialisation */
  741. static int omap_rfbihw_probe(struct platform_device *pdev)
  742. {
  743. u32 rev;
  744. u32 l;
  745. struct resource *rfbi_mem;
  746. rfbi.pdev = pdev;
  747. sema_init(&rfbi.bus_lock, 1);
  748. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  749. if (!rfbi_mem) {
  750. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  751. return -EINVAL;
  752. }
  753. rfbi.base = ioremap(rfbi_mem->start, resource_size(rfbi_mem));
  754. if (!rfbi.base) {
  755. DSSERR("can't ioremap RFBI\n");
  756. return -ENOMEM;
  757. }
  758. rfbi_enable_clocks(1);
  759. msleep(10);
  760. rfbi.l4_khz = dss_clk_get_rate(DSS_CLK_ICK) / 1000;
  761. /* Enable autoidle and smart-idle */
  762. l = rfbi_read_reg(RFBI_SYSCONFIG);
  763. l |= (1 << 0) | (2 << 3);
  764. rfbi_write_reg(RFBI_SYSCONFIG, l);
  765. rev = rfbi_read_reg(RFBI_REVISION);
  766. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  767. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  768. rfbi_enable_clocks(0);
  769. return 0;
  770. }
  771. static int omap_rfbihw_remove(struct platform_device *pdev)
  772. {
  773. iounmap(rfbi.base);
  774. return 0;
  775. }
  776. static struct platform_driver omap_rfbihw_driver = {
  777. .probe = omap_rfbihw_probe,
  778. .remove = omap_rfbihw_remove,
  779. .driver = {
  780. .name = "omapdss_rfbi",
  781. .owner = THIS_MODULE,
  782. },
  783. };
  784. int rfbi_init_platform_driver(void)
  785. {
  786. return platform_driver_register(&omap_rfbihw_driver);
  787. }
  788. void rfbi_uninit_platform_driver(void)
  789. {
  790. return platform_driver_unregister(&omap_rfbihw_driver);
  791. }