dispc.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/delay.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/hardirq.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/platform_device.h>
  35. #include <plat/sram.h>
  36. #include <plat/clock.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. #include "dss_features.h"
  40. #include "dispc.h"
  41. /* DISPC */
  42. #define DISPC_SZ_REGS SZ_4K
  43. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  44. DISPC_IRQ_OCP_ERR | \
  45. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  46. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  47. DISPC_IRQ_SYNC_LOST | \
  48. DISPC_IRQ_SYNC_LOST_DIGIT)
  49. #define DISPC_MAX_NR_ISRS 8
  50. struct omap_dispc_isr_data {
  51. omap_dispc_isr_t isr;
  52. void *arg;
  53. u32 mask;
  54. };
  55. struct dispc_h_coef {
  56. s8 hc4;
  57. s8 hc3;
  58. u8 hc2;
  59. s8 hc1;
  60. s8 hc0;
  61. };
  62. struct dispc_v_coef {
  63. s8 vc22;
  64. s8 vc2;
  65. u8 vc1;
  66. s8 vc0;
  67. s8 vc00;
  68. };
  69. #define REG_GET(idx, start, end) \
  70. FLD_GET(dispc_read_reg(idx), start, end)
  71. #define REG_FLD_MOD(idx, val, start, end) \
  72. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  73. struct dispc_irq_stats {
  74. unsigned long last_reset;
  75. unsigned irq_count;
  76. unsigned irqs[32];
  77. };
  78. static struct {
  79. struct platform_device *pdev;
  80. void __iomem *base;
  81. int irq;
  82. u32 fifo_size[3];
  83. spinlock_t irq_lock;
  84. u32 irq_error_mask;
  85. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  86. u32 error_irqs;
  87. struct work_struct error_work;
  88. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  89. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  90. spinlock_t irq_stats_lock;
  91. struct dispc_irq_stats irq_stats;
  92. #endif
  93. } dispc;
  94. enum omap_color_component {
  95. /* used for all color formats for OMAP3 and earlier
  96. * and for RGB and Y color component on OMAP4
  97. */
  98. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  99. /* used for UV component for
  100. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  101. * color formats on OMAP4
  102. */
  103. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  104. };
  105. static void _omap_dispc_set_irqs(void);
  106. static inline void dispc_write_reg(const u16 idx, u32 val)
  107. {
  108. __raw_writel(val, dispc.base + idx);
  109. }
  110. static inline u32 dispc_read_reg(const u16 idx)
  111. {
  112. return __raw_readl(dispc.base + idx);
  113. }
  114. #define SR(reg) \
  115. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  116. #define RR(reg) \
  117. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  118. void dispc_save_context(void)
  119. {
  120. int i;
  121. if (cpu_is_omap24xx())
  122. return;
  123. SR(SYSCONFIG);
  124. SR(IRQENABLE);
  125. SR(CONTROL);
  126. SR(CONFIG);
  127. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  128. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  129. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  130. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  131. SR(LINE_NUMBER);
  132. SR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
  133. SR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
  134. SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  135. SR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
  136. SR(GLOBAL_ALPHA);
  137. SR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  138. SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  139. if (dss_has_feature(FEAT_MGR_LCD2)) {
  140. SR(CONTROL2);
  141. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  142. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  143. SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  144. SR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  145. SR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  146. SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  147. SR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  148. SR(CONFIG2);
  149. }
  150. SR(OVL_BA0(OMAP_DSS_GFX));
  151. SR(OVL_BA1(OMAP_DSS_GFX));
  152. SR(OVL_POSITION(OMAP_DSS_GFX));
  153. SR(OVL_SIZE(OMAP_DSS_GFX));
  154. SR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
  155. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  156. SR(OVL_ROW_INC(OMAP_DSS_GFX));
  157. SR(OVL_PIXEL_INC(OMAP_DSS_GFX));
  158. SR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  159. SR(OVL_TABLE_BA(OMAP_DSS_GFX));
  160. SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  161. SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  162. SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  163. SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  164. SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  165. SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  166. if (dss_has_feature(FEAT_MGR_LCD2)) {
  167. SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  168. SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  169. SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  170. SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  171. SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  172. SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  173. }
  174. SR(OVL_PRELOAD(OMAP_DSS_GFX));
  175. /* VID1 */
  176. SR(OVL_BA0(OMAP_DSS_VIDEO1));
  177. SR(OVL_BA1(OMAP_DSS_VIDEO1));
  178. SR(OVL_POSITION(OMAP_DSS_VIDEO1));
  179. SR(OVL_SIZE(OMAP_DSS_VIDEO1));
  180. SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  181. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  182. SR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
  183. SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  184. SR(OVL_FIR(OMAP_DSS_VIDEO1));
  185. SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  186. SR(OVL_ACCU0(OMAP_DSS_VIDEO1));
  187. SR(OVL_ACCU1(OMAP_DSS_VIDEO1));
  188. for (i = 0; i < 8; i++)
  189. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, i));
  190. for (i = 0; i < 8; i++)
  191. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, i));
  192. for (i = 0; i < 5; i++)
  193. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, i));
  194. for (i = 0; i < 8; i++)
  195. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, i));
  196. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  197. SR(OVL_BA0_UV(OMAP_DSS_VIDEO1));
  198. SR(OVL_BA1_UV(OMAP_DSS_VIDEO1));
  199. SR(OVL_FIR2(OMAP_DSS_VIDEO1));
  200. SR(OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  201. SR(OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  202. for (i = 0; i < 8; i++)
  203. SR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, i));
  204. for (i = 0; i < 8; i++)
  205. SR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, i));
  206. for (i = 0; i < 8; i++)
  207. SR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, i));
  208. }
  209. if (dss_has_feature(FEAT_ATTR2))
  210. SR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  211. SR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
  212. /* VID2 */
  213. SR(OVL_BA0(OMAP_DSS_VIDEO2));
  214. SR(OVL_BA1(OMAP_DSS_VIDEO2));
  215. SR(OVL_POSITION(OMAP_DSS_VIDEO2));
  216. SR(OVL_SIZE(OMAP_DSS_VIDEO2));
  217. SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  218. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  219. SR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
  220. SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  221. SR(OVL_FIR(OMAP_DSS_VIDEO2));
  222. SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  223. SR(OVL_ACCU0(OMAP_DSS_VIDEO2));
  224. SR(OVL_ACCU1(OMAP_DSS_VIDEO2));
  225. for (i = 0; i < 8; i++)
  226. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, i));
  227. for (i = 0; i < 8; i++)
  228. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, i));
  229. for (i = 0; i < 5; i++)
  230. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, i));
  231. for (i = 0; i < 8; i++)
  232. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, i));
  233. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  234. SR(OVL_BA0_UV(OMAP_DSS_VIDEO2));
  235. SR(OVL_BA1_UV(OMAP_DSS_VIDEO2));
  236. SR(OVL_FIR2(OMAP_DSS_VIDEO2));
  237. SR(OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  238. SR(OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  239. for (i = 0; i < 8; i++)
  240. SR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, i));
  241. for (i = 0; i < 8; i++)
  242. SR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, i));
  243. for (i = 0; i < 8; i++)
  244. SR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, i));
  245. }
  246. if (dss_has_feature(FEAT_ATTR2))
  247. SR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  248. SR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
  249. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  250. SR(DIVISOR);
  251. }
  252. void dispc_restore_context(void)
  253. {
  254. int i;
  255. RR(SYSCONFIG);
  256. /*RR(IRQENABLE);*/
  257. /*RR(CONTROL);*/
  258. RR(CONFIG);
  259. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  260. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  261. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  262. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  263. RR(LINE_NUMBER);
  264. RR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
  265. RR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
  266. RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  267. RR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
  268. RR(GLOBAL_ALPHA);
  269. RR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  270. RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  271. if (dss_has_feature(FEAT_MGR_LCD2)) {
  272. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  273. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  274. RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  275. RR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  276. RR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  277. RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  278. RR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  279. RR(CONFIG2);
  280. }
  281. RR(OVL_BA0(OMAP_DSS_GFX));
  282. RR(OVL_BA1(OMAP_DSS_GFX));
  283. RR(OVL_POSITION(OMAP_DSS_GFX));
  284. RR(OVL_SIZE(OMAP_DSS_GFX));
  285. RR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
  286. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  287. RR(OVL_ROW_INC(OMAP_DSS_GFX));
  288. RR(OVL_PIXEL_INC(OMAP_DSS_GFX));
  289. RR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  290. RR(OVL_TABLE_BA(OMAP_DSS_GFX));
  291. RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  292. RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  293. RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  294. RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  295. RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  296. RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  297. if (dss_has_feature(FEAT_MGR_LCD2)) {
  298. RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  299. RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  300. RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  301. RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  302. RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  303. RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  304. }
  305. RR(OVL_PRELOAD(OMAP_DSS_GFX));
  306. /* VID1 */
  307. RR(OVL_BA0(OMAP_DSS_VIDEO1));
  308. RR(OVL_BA1(OMAP_DSS_VIDEO1));
  309. RR(OVL_POSITION(OMAP_DSS_VIDEO1));
  310. RR(OVL_SIZE(OMAP_DSS_VIDEO1));
  311. RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  312. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  313. RR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
  314. RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  315. RR(OVL_FIR(OMAP_DSS_VIDEO1));
  316. RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  317. RR(OVL_ACCU0(OMAP_DSS_VIDEO1));
  318. RR(OVL_ACCU1(OMAP_DSS_VIDEO1));
  319. for (i = 0; i < 8; i++)
  320. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, i));
  321. for (i = 0; i < 8; i++)
  322. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, i));
  323. for (i = 0; i < 5; i++)
  324. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, i));
  325. for (i = 0; i < 8; i++)
  326. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, i));
  327. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  328. RR(OVL_BA0_UV(OMAP_DSS_VIDEO1));
  329. RR(OVL_BA1_UV(OMAP_DSS_VIDEO1));
  330. RR(OVL_FIR2(OMAP_DSS_VIDEO1));
  331. RR(OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  332. RR(OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  333. for (i = 0; i < 8; i++)
  334. RR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, i));
  335. for (i = 0; i < 8; i++)
  336. RR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, i));
  337. for (i = 0; i < 8; i++)
  338. RR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, i));
  339. }
  340. if (dss_has_feature(FEAT_ATTR2))
  341. RR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  342. RR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
  343. /* VID2 */
  344. RR(OVL_BA0(OMAP_DSS_VIDEO2));
  345. RR(OVL_BA1(OMAP_DSS_VIDEO2));
  346. RR(OVL_POSITION(OMAP_DSS_VIDEO2));
  347. RR(OVL_SIZE(OMAP_DSS_VIDEO2));
  348. RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  349. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  350. RR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
  351. RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  352. RR(OVL_FIR(OMAP_DSS_VIDEO2));
  353. RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  354. RR(OVL_ACCU0(OMAP_DSS_VIDEO2));
  355. RR(OVL_ACCU1(OMAP_DSS_VIDEO2));
  356. for (i = 0; i < 8; i++)
  357. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, i));
  358. for (i = 0; i < 8; i++)
  359. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, i));
  360. for (i = 0; i < 5; i++)
  361. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, i));
  362. for (i = 0; i < 8; i++)
  363. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, i));
  364. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  365. RR(OVL_BA0_UV(OMAP_DSS_VIDEO2));
  366. RR(OVL_BA1_UV(OMAP_DSS_VIDEO2));
  367. RR(OVL_FIR2(OMAP_DSS_VIDEO2));
  368. RR(OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  369. RR(OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  370. for (i = 0; i < 8; i++)
  371. RR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, i));
  372. for (i = 0; i < 8; i++)
  373. RR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, i));
  374. for (i = 0; i < 8; i++)
  375. RR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, i));
  376. }
  377. if (dss_has_feature(FEAT_ATTR2))
  378. RR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  379. RR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
  380. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  381. RR(DIVISOR);
  382. /* enable last, because LCD & DIGIT enable are here */
  383. RR(CONTROL);
  384. if (dss_has_feature(FEAT_MGR_LCD2))
  385. RR(CONTROL2);
  386. /* clear spurious SYNC_LOST_DIGIT interrupts */
  387. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  388. /*
  389. * enable last so IRQs won't trigger before
  390. * the context is fully restored
  391. */
  392. RR(IRQENABLE);
  393. }
  394. #undef SR
  395. #undef RR
  396. static inline void enable_clocks(bool enable)
  397. {
  398. if (enable)
  399. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  400. else
  401. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  402. }
  403. bool dispc_go_busy(enum omap_channel channel)
  404. {
  405. int bit;
  406. if (channel == OMAP_DSS_CHANNEL_LCD ||
  407. channel == OMAP_DSS_CHANNEL_LCD2)
  408. bit = 5; /* GOLCD */
  409. else
  410. bit = 6; /* GODIGIT */
  411. if (channel == OMAP_DSS_CHANNEL_LCD2)
  412. return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  413. else
  414. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  415. }
  416. void dispc_go(enum omap_channel channel)
  417. {
  418. int bit;
  419. bool enable_bit, go_bit;
  420. enable_clocks(1);
  421. if (channel == OMAP_DSS_CHANNEL_LCD ||
  422. channel == OMAP_DSS_CHANNEL_LCD2)
  423. bit = 0; /* LCDENABLE */
  424. else
  425. bit = 1; /* DIGITALENABLE */
  426. /* if the channel is not enabled, we don't need GO */
  427. if (channel == OMAP_DSS_CHANNEL_LCD2)
  428. enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  429. else
  430. enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  431. if (!enable_bit)
  432. goto end;
  433. if (channel == OMAP_DSS_CHANNEL_LCD ||
  434. channel == OMAP_DSS_CHANNEL_LCD2)
  435. bit = 5; /* GOLCD */
  436. else
  437. bit = 6; /* GODIGIT */
  438. if (channel == OMAP_DSS_CHANNEL_LCD2)
  439. go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  440. else
  441. go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  442. if (go_bit) {
  443. DSSERR("GO bit not down for channel %d\n", channel);
  444. goto end;
  445. }
  446. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
  447. (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
  448. if (channel == OMAP_DSS_CHANNEL_LCD2)
  449. REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
  450. else
  451. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  452. end:
  453. enable_clocks(0);
  454. }
  455. static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  456. {
  457. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  458. }
  459. static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  460. {
  461. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  462. }
  463. static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  464. {
  465. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  466. }
  467. static void _dispc_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  468. {
  469. BUG_ON(plane == OMAP_DSS_GFX);
  470. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  471. }
  472. static void _dispc_write_firhv2_reg(enum omap_plane plane, int reg, u32 value)
  473. {
  474. BUG_ON(plane == OMAP_DSS_GFX);
  475. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  476. }
  477. static void _dispc_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  478. {
  479. BUG_ON(plane == OMAP_DSS_GFX);
  480. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  481. }
  482. static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
  483. int vscaleup, int five_taps,
  484. enum omap_color_component color_comp)
  485. {
  486. /* Coefficients for horizontal up-sampling */
  487. static const struct dispc_h_coef coef_hup[8] = {
  488. { 0, 0, 128, 0, 0 },
  489. { -1, 13, 124, -8, 0 },
  490. { -2, 30, 112, -11, -1 },
  491. { -5, 51, 95, -11, -2 },
  492. { 0, -9, 73, 73, -9 },
  493. { -2, -11, 95, 51, -5 },
  494. { -1, -11, 112, 30, -2 },
  495. { 0, -8, 124, 13, -1 },
  496. };
  497. /* Coefficients for vertical up-sampling */
  498. static const struct dispc_v_coef coef_vup_3tap[8] = {
  499. { 0, 0, 128, 0, 0 },
  500. { 0, 3, 123, 2, 0 },
  501. { 0, 12, 111, 5, 0 },
  502. { 0, 32, 89, 7, 0 },
  503. { 0, 0, 64, 64, 0 },
  504. { 0, 7, 89, 32, 0 },
  505. { 0, 5, 111, 12, 0 },
  506. { 0, 2, 123, 3, 0 },
  507. };
  508. static const struct dispc_v_coef coef_vup_5tap[8] = {
  509. { 0, 0, 128, 0, 0 },
  510. { -1, 13, 124, -8, 0 },
  511. { -2, 30, 112, -11, -1 },
  512. { -5, 51, 95, -11, -2 },
  513. { 0, -9, 73, 73, -9 },
  514. { -2, -11, 95, 51, -5 },
  515. { -1, -11, 112, 30, -2 },
  516. { 0, -8, 124, 13, -1 },
  517. };
  518. /* Coefficients for horizontal down-sampling */
  519. static const struct dispc_h_coef coef_hdown[8] = {
  520. { 0, 36, 56, 36, 0 },
  521. { 4, 40, 55, 31, -2 },
  522. { 8, 44, 54, 27, -5 },
  523. { 12, 48, 53, 22, -7 },
  524. { -9, 17, 52, 51, 17 },
  525. { -7, 22, 53, 48, 12 },
  526. { -5, 27, 54, 44, 8 },
  527. { -2, 31, 55, 40, 4 },
  528. };
  529. /* Coefficients for vertical down-sampling */
  530. static const struct dispc_v_coef coef_vdown_3tap[8] = {
  531. { 0, 36, 56, 36, 0 },
  532. { 0, 40, 57, 31, 0 },
  533. { 0, 45, 56, 27, 0 },
  534. { 0, 50, 55, 23, 0 },
  535. { 0, 18, 55, 55, 0 },
  536. { 0, 23, 55, 50, 0 },
  537. { 0, 27, 56, 45, 0 },
  538. { 0, 31, 57, 40, 0 },
  539. };
  540. static const struct dispc_v_coef coef_vdown_5tap[8] = {
  541. { 0, 36, 56, 36, 0 },
  542. { 4, 40, 55, 31, -2 },
  543. { 8, 44, 54, 27, -5 },
  544. { 12, 48, 53, 22, -7 },
  545. { -9, 17, 52, 51, 17 },
  546. { -7, 22, 53, 48, 12 },
  547. { -5, 27, 54, 44, 8 },
  548. { -2, 31, 55, 40, 4 },
  549. };
  550. const struct dispc_h_coef *h_coef;
  551. const struct dispc_v_coef *v_coef;
  552. int i;
  553. if (hscaleup)
  554. h_coef = coef_hup;
  555. else
  556. h_coef = coef_hdown;
  557. if (vscaleup)
  558. v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
  559. else
  560. v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
  561. for (i = 0; i < 8; i++) {
  562. u32 h, hv;
  563. h = FLD_VAL(h_coef[i].hc0, 7, 0)
  564. | FLD_VAL(h_coef[i].hc1, 15, 8)
  565. | FLD_VAL(h_coef[i].hc2, 23, 16)
  566. | FLD_VAL(h_coef[i].hc3, 31, 24);
  567. hv = FLD_VAL(h_coef[i].hc4, 7, 0)
  568. | FLD_VAL(v_coef[i].vc0, 15, 8)
  569. | FLD_VAL(v_coef[i].vc1, 23, 16)
  570. | FLD_VAL(v_coef[i].vc2, 31, 24);
  571. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  572. _dispc_write_firh_reg(plane, i, h);
  573. _dispc_write_firhv_reg(plane, i, hv);
  574. } else {
  575. _dispc_write_firh2_reg(plane, i, h);
  576. _dispc_write_firhv2_reg(plane, i, hv);
  577. }
  578. }
  579. if (five_taps) {
  580. for (i = 0; i < 8; i++) {
  581. u32 v;
  582. v = FLD_VAL(v_coef[i].vc00, 7, 0)
  583. | FLD_VAL(v_coef[i].vc22, 15, 8);
  584. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  585. _dispc_write_firv_reg(plane, i, v);
  586. else
  587. _dispc_write_firv2_reg(plane, i, v);
  588. }
  589. }
  590. }
  591. static void _dispc_setup_color_conv_coef(void)
  592. {
  593. const struct color_conv_coef {
  594. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  595. int full_range;
  596. } ctbl_bt601_5 = {
  597. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  598. };
  599. const struct color_conv_coef *ct;
  600. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  601. ct = &ctbl_bt601_5;
  602. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0),
  603. CVAL(ct->rcr, ct->ry));
  604. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1),
  605. CVAL(ct->gy, ct->rcb));
  606. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2),
  607. CVAL(ct->gcb, ct->gcr));
  608. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3),
  609. CVAL(ct->bcr, ct->by));
  610. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4),
  611. CVAL(0, ct->bcb));
  612. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0),
  613. CVAL(ct->rcr, ct->ry));
  614. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1),
  615. CVAL(ct->gy, ct->rcb));
  616. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2),
  617. CVAL(ct->gcb, ct->gcr));
  618. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3),
  619. CVAL(ct->bcr, ct->by));
  620. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4),
  621. CVAL(0, ct->bcb));
  622. #undef CVAL
  623. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1),
  624. ct->full_range, 11, 11);
  625. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2),
  626. ct->full_range, 11, 11);
  627. }
  628. static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
  629. {
  630. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  631. }
  632. static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
  633. {
  634. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  635. }
  636. static void _dispc_set_plane_ba0_uv(enum omap_plane plane, u32 paddr)
  637. {
  638. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  639. }
  640. static void _dispc_set_plane_ba1_uv(enum omap_plane plane, u32 paddr)
  641. {
  642. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  643. }
  644. static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
  645. {
  646. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  647. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  648. }
  649. static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
  650. {
  651. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  652. if (plane == OMAP_DSS_GFX)
  653. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  654. else
  655. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  656. }
  657. static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
  658. {
  659. u32 val;
  660. BUG_ON(plane == OMAP_DSS_GFX);
  661. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  662. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  663. }
  664. static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  665. {
  666. if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
  667. return;
  668. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  669. plane == OMAP_DSS_VIDEO1)
  670. return;
  671. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  672. }
  673. static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  674. {
  675. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  676. return;
  677. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  678. plane == OMAP_DSS_VIDEO1)
  679. return;
  680. if (plane == OMAP_DSS_GFX)
  681. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
  682. else if (plane == OMAP_DSS_VIDEO2)
  683. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
  684. }
  685. static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
  686. {
  687. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  688. }
  689. static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
  690. {
  691. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  692. }
  693. static void _dispc_set_color_mode(enum omap_plane plane,
  694. enum omap_color_mode color_mode)
  695. {
  696. u32 m = 0;
  697. if (plane != OMAP_DSS_GFX) {
  698. switch (color_mode) {
  699. case OMAP_DSS_COLOR_NV12:
  700. m = 0x0; break;
  701. case OMAP_DSS_COLOR_RGB12U:
  702. m = 0x1; break;
  703. case OMAP_DSS_COLOR_RGBA16:
  704. m = 0x2; break;
  705. case OMAP_DSS_COLOR_RGBX16:
  706. m = 0x4; break;
  707. case OMAP_DSS_COLOR_ARGB16:
  708. m = 0x5; break;
  709. case OMAP_DSS_COLOR_RGB16:
  710. m = 0x6; break;
  711. case OMAP_DSS_COLOR_ARGB16_1555:
  712. m = 0x7; break;
  713. case OMAP_DSS_COLOR_RGB24U:
  714. m = 0x8; break;
  715. case OMAP_DSS_COLOR_RGB24P:
  716. m = 0x9; break;
  717. case OMAP_DSS_COLOR_YUV2:
  718. m = 0xa; break;
  719. case OMAP_DSS_COLOR_UYVY:
  720. m = 0xb; break;
  721. case OMAP_DSS_COLOR_ARGB32:
  722. m = 0xc; break;
  723. case OMAP_DSS_COLOR_RGBA32:
  724. m = 0xd; break;
  725. case OMAP_DSS_COLOR_RGBX32:
  726. m = 0xe; break;
  727. case OMAP_DSS_COLOR_XRGB16_1555:
  728. m = 0xf; break;
  729. default:
  730. BUG(); break;
  731. }
  732. } else {
  733. switch (color_mode) {
  734. case OMAP_DSS_COLOR_CLUT1:
  735. m = 0x0; break;
  736. case OMAP_DSS_COLOR_CLUT2:
  737. m = 0x1; break;
  738. case OMAP_DSS_COLOR_CLUT4:
  739. m = 0x2; break;
  740. case OMAP_DSS_COLOR_CLUT8:
  741. m = 0x3; break;
  742. case OMAP_DSS_COLOR_RGB12U:
  743. m = 0x4; break;
  744. case OMAP_DSS_COLOR_ARGB16:
  745. m = 0x5; break;
  746. case OMAP_DSS_COLOR_RGB16:
  747. m = 0x6; break;
  748. case OMAP_DSS_COLOR_ARGB16_1555:
  749. m = 0x7; break;
  750. case OMAP_DSS_COLOR_RGB24U:
  751. m = 0x8; break;
  752. case OMAP_DSS_COLOR_RGB24P:
  753. m = 0x9; break;
  754. case OMAP_DSS_COLOR_YUV2:
  755. m = 0xa; break;
  756. case OMAP_DSS_COLOR_UYVY:
  757. m = 0xb; break;
  758. case OMAP_DSS_COLOR_ARGB32:
  759. m = 0xc; break;
  760. case OMAP_DSS_COLOR_RGBA32:
  761. m = 0xd; break;
  762. case OMAP_DSS_COLOR_RGBX32:
  763. m = 0xe; break;
  764. case OMAP_DSS_COLOR_XRGB16_1555:
  765. m = 0xf; break;
  766. default:
  767. BUG(); break;
  768. }
  769. }
  770. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  771. }
  772. static void _dispc_set_channel_out(enum omap_plane plane,
  773. enum omap_channel channel)
  774. {
  775. int shift;
  776. u32 val;
  777. int chan = 0, chan2 = 0;
  778. switch (plane) {
  779. case OMAP_DSS_GFX:
  780. shift = 8;
  781. break;
  782. case OMAP_DSS_VIDEO1:
  783. case OMAP_DSS_VIDEO2:
  784. shift = 16;
  785. break;
  786. default:
  787. BUG();
  788. return;
  789. }
  790. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  791. if (dss_has_feature(FEAT_MGR_LCD2)) {
  792. switch (channel) {
  793. case OMAP_DSS_CHANNEL_LCD:
  794. chan = 0;
  795. chan2 = 0;
  796. break;
  797. case OMAP_DSS_CHANNEL_DIGIT:
  798. chan = 1;
  799. chan2 = 0;
  800. break;
  801. case OMAP_DSS_CHANNEL_LCD2:
  802. chan = 0;
  803. chan2 = 1;
  804. break;
  805. default:
  806. BUG();
  807. }
  808. val = FLD_MOD(val, chan, shift, shift);
  809. val = FLD_MOD(val, chan2, 31, 30);
  810. } else {
  811. val = FLD_MOD(val, channel, shift, shift);
  812. }
  813. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  814. }
  815. void dispc_set_burst_size(enum omap_plane plane,
  816. enum omap_burst_size burst_size)
  817. {
  818. int shift;
  819. u32 val;
  820. enable_clocks(1);
  821. switch (plane) {
  822. case OMAP_DSS_GFX:
  823. shift = 6;
  824. break;
  825. case OMAP_DSS_VIDEO1:
  826. case OMAP_DSS_VIDEO2:
  827. shift = 14;
  828. break;
  829. default:
  830. BUG();
  831. return;
  832. }
  833. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  834. val = FLD_MOD(val, burst_size, shift+1, shift);
  835. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  836. enable_clocks(0);
  837. }
  838. void dispc_enable_gamma_table(bool enable)
  839. {
  840. /*
  841. * This is partially implemented to support only disabling of
  842. * the gamma table.
  843. */
  844. if (enable) {
  845. DSSWARN("Gamma table enabling for TV not yet supported");
  846. return;
  847. }
  848. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  849. }
  850. static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
  851. {
  852. u32 val;
  853. BUG_ON(plane == OMAP_DSS_GFX);
  854. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  855. val = FLD_MOD(val, enable, 9, 9);
  856. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  857. }
  858. void dispc_enable_replication(enum omap_plane plane, bool enable)
  859. {
  860. int bit;
  861. if (plane == OMAP_DSS_GFX)
  862. bit = 5;
  863. else
  864. bit = 10;
  865. enable_clocks(1);
  866. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
  867. enable_clocks(0);
  868. }
  869. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
  870. {
  871. u32 val;
  872. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  873. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  874. enable_clocks(1);
  875. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  876. enable_clocks(0);
  877. }
  878. void dispc_set_digit_size(u16 width, u16 height)
  879. {
  880. u32 val;
  881. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  882. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  883. enable_clocks(1);
  884. dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
  885. enable_clocks(0);
  886. }
  887. static void dispc_read_plane_fifo_sizes(void)
  888. {
  889. u32 size;
  890. int plane;
  891. u8 start, end;
  892. enable_clocks(1);
  893. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  894. for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
  895. size = FLD_GET(dispc_read_reg(DISPC_OVL_FIFO_SIZE_STATUS(plane)),
  896. start, end);
  897. dispc.fifo_size[plane] = size;
  898. }
  899. enable_clocks(0);
  900. }
  901. u32 dispc_get_plane_fifo_size(enum omap_plane plane)
  902. {
  903. return dispc.fifo_size[plane];
  904. }
  905. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
  906. {
  907. u8 hi_start, hi_end, lo_start, lo_end;
  908. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  909. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  910. enable_clocks(1);
  911. DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
  912. plane,
  913. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  914. lo_start, lo_end),
  915. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  916. hi_start, hi_end),
  917. low, high);
  918. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  919. FLD_VAL(high, hi_start, hi_end) |
  920. FLD_VAL(low, lo_start, lo_end));
  921. enable_clocks(0);
  922. }
  923. void dispc_enable_fifomerge(bool enable)
  924. {
  925. enable_clocks(1);
  926. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  927. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  928. enable_clocks(0);
  929. }
  930. static void _dispc_set_fir(enum omap_plane plane,
  931. int hinc, int vinc,
  932. enum omap_color_component color_comp)
  933. {
  934. u32 val;
  935. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  936. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  937. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  938. &hinc_start, &hinc_end);
  939. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  940. &vinc_start, &vinc_end);
  941. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  942. FLD_VAL(hinc, hinc_start, hinc_end);
  943. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  944. } else {
  945. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  946. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  947. }
  948. }
  949. static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  950. {
  951. u32 val;
  952. u8 hor_start, hor_end, vert_start, vert_end;
  953. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  954. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  955. val = FLD_VAL(vaccu, vert_start, vert_end) |
  956. FLD_VAL(haccu, hor_start, hor_end);
  957. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  958. }
  959. static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  960. {
  961. u32 val;
  962. u8 hor_start, hor_end, vert_start, vert_end;
  963. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  964. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  965. val = FLD_VAL(vaccu, vert_start, vert_end) |
  966. FLD_VAL(haccu, hor_start, hor_end);
  967. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  968. }
  969. static void _dispc_set_vid_accu2_0(enum omap_plane plane, int haccu, int vaccu)
  970. {
  971. u32 val;
  972. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  973. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  974. }
  975. static void _dispc_set_vid_accu2_1(enum omap_plane plane, int haccu, int vaccu)
  976. {
  977. u32 val;
  978. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  979. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  980. }
  981. static void _dispc_set_scale_param(enum omap_plane plane,
  982. u16 orig_width, u16 orig_height,
  983. u16 out_width, u16 out_height,
  984. bool five_taps, u8 rotation,
  985. enum omap_color_component color_comp)
  986. {
  987. int fir_hinc, fir_vinc;
  988. int hscaleup, vscaleup;
  989. hscaleup = orig_width <= out_width;
  990. vscaleup = orig_height <= out_height;
  991. _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps, color_comp);
  992. fir_hinc = 1024 * orig_width / out_width;
  993. fir_vinc = 1024 * orig_height / out_height;
  994. _dispc_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  995. }
  996. static void _dispc_set_scaling_common(enum omap_plane plane,
  997. u16 orig_width, u16 orig_height,
  998. u16 out_width, u16 out_height,
  999. bool ilace, bool five_taps,
  1000. bool fieldmode, enum omap_color_mode color_mode,
  1001. u8 rotation)
  1002. {
  1003. int accu0 = 0;
  1004. int accu1 = 0;
  1005. u32 l;
  1006. _dispc_set_scale_param(plane, orig_width, orig_height,
  1007. out_width, out_height, five_taps,
  1008. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1009. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1010. /* RESIZEENABLE and VERTICALTAPS */
  1011. l &= ~((0x3 << 5) | (0x1 << 21));
  1012. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1013. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1014. l |= five_taps ? (1 << 21) : 0;
  1015. /* VRESIZECONF and HRESIZECONF */
  1016. if (dss_has_feature(FEAT_RESIZECONF)) {
  1017. l &= ~(0x3 << 7);
  1018. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1019. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1020. }
  1021. /* LINEBUFFERSPLIT */
  1022. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1023. l &= ~(0x1 << 22);
  1024. l |= five_taps ? (1 << 22) : 0;
  1025. }
  1026. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1027. /*
  1028. * field 0 = even field = bottom field
  1029. * field 1 = odd field = top field
  1030. */
  1031. if (ilace && !fieldmode) {
  1032. accu1 = 0;
  1033. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1034. if (accu0 >= 1024/2) {
  1035. accu1 = 1024/2;
  1036. accu0 -= accu1;
  1037. }
  1038. }
  1039. _dispc_set_vid_accu0(plane, 0, accu0);
  1040. _dispc_set_vid_accu1(plane, 0, accu1);
  1041. }
  1042. static void _dispc_set_scaling_uv(enum omap_plane plane,
  1043. u16 orig_width, u16 orig_height,
  1044. u16 out_width, u16 out_height,
  1045. bool ilace, bool five_taps,
  1046. bool fieldmode, enum omap_color_mode color_mode,
  1047. u8 rotation)
  1048. {
  1049. int scale_x = out_width != orig_width;
  1050. int scale_y = out_height != orig_height;
  1051. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1052. return;
  1053. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1054. color_mode != OMAP_DSS_COLOR_UYVY &&
  1055. color_mode != OMAP_DSS_COLOR_NV12)) {
  1056. /* reset chroma resampling for RGB formats */
  1057. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1058. return;
  1059. }
  1060. switch (color_mode) {
  1061. case OMAP_DSS_COLOR_NV12:
  1062. /* UV is subsampled by 2 vertically*/
  1063. orig_height >>= 1;
  1064. /* UV is subsampled by 2 horz.*/
  1065. orig_width >>= 1;
  1066. break;
  1067. case OMAP_DSS_COLOR_YUV2:
  1068. case OMAP_DSS_COLOR_UYVY:
  1069. /*For YUV422 with 90/270 rotation,
  1070. *we don't upsample chroma
  1071. */
  1072. if (rotation == OMAP_DSS_ROT_0 ||
  1073. rotation == OMAP_DSS_ROT_180)
  1074. /* UV is subsampled by 2 hrz*/
  1075. orig_width >>= 1;
  1076. /* must use FIR for YUV422 if rotated */
  1077. if (rotation != OMAP_DSS_ROT_0)
  1078. scale_x = scale_y = true;
  1079. break;
  1080. default:
  1081. BUG();
  1082. }
  1083. if (out_width != orig_width)
  1084. scale_x = true;
  1085. if (out_height != orig_height)
  1086. scale_y = true;
  1087. _dispc_set_scale_param(plane, orig_width, orig_height,
  1088. out_width, out_height, five_taps,
  1089. rotation, DISPC_COLOR_COMPONENT_UV);
  1090. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1091. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1092. /* set H scaling */
  1093. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1094. /* set V scaling */
  1095. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1096. _dispc_set_vid_accu2_0(plane, 0x80, 0);
  1097. _dispc_set_vid_accu2_1(plane, 0x80, 0);
  1098. }
  1099. static void _dispc_set_scaling(enum omap_plane plane,
  1100. u16 orig_width, u16 orig_height,
  1101. u16 out_width, u16 out_height,
  1102. bool ilace, bool five_taps,
  1103. bool fieldmode, enum omap_color_mode color_mode,
  1104. u8 rotation)
  1105. {
  1106. BUG_ON(plane == OMAP_DSS_GFX);
  1107. _dispc_set_scaling_common(plane,
  1108. orig_width, orig_height,
  1109. out_width, out_height,
  1110. ilace, five_taps,
  1111. fieldmode, color_mode,
  1112. rotation);
  1113. _dispc_set_scaling_uv(plane,
  1114. orig_width, orig_height,
  1115. out_width, out_height,
  1116. ilace, five_taps,
  1117. fieldmode, color_mode,
  1118. rotation);
  1119. }
  1120. static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1121. bool mirroring, enum omap_color_mode color_mode)
  1122. {
  1123. bool row_repeat = false;
  1124. int vidrot = 0;
  1125. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1126. color_mode == OMAP_DSS_COLOR_UYVY) {
  1127. if (mirroring) {
  1128. switch (rotation) {
  1129. case OMAP_DSS_ROT_0:
  1130. vidrot = 2;
  1131. break;
  1132. case OMAP_DSS_ROT_90:
  1133. vidrot = 1;
  1134. break;
  1135. case OMAP_DSS_ROT_180:
  1136. vidrot = 0;
  1137. break;
  1138. case OMAP_DSS_ROT_270:
  1139. vidrot = 3;
  1140. break;
  1141. }
  1142. } else {
  1143. switch (rotation) {
  1144. case OMAP_DSS_ROT_0:
  1145. vidrot = 0;
  1146. break;
  1147. case OMAP_DSS_ROT_90:
  1148. vidrot = 1;
  1149. break;
  1150. case OMAP_DSS_ROT_180:
  1151. vidrot = 2;
  1152. break;
  1153. case OMAP_DSS_ROT_270:
  1154. vidrot = 3;
  1155. break;
  1156. }
  1157. }
  1158. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1159. row_repeat = true;
  1160. else
  1161. row_repeat = false;
  1162. }
  1163. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1164. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1165. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1166. row_repeat ? 1 : 0, 18, 18);
  1167. }
  1168. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1169. {
  1170. switch (color_mode) {
  1171. case OMAP_DSS_COLOR_CLUT1:
  1172. return 1;
  1173. case OMAP_DSS_COLOR_CLUT2:
  1174. return 2;
  1175. case OMAP_DSS_COLOR_CLUT4:
  1176. return 4;
  1177. case OMAP_DSS_COLOR_CLUT8:
  1178. case OMAP_DSS_COLOR_NV12:
  1179. return 8;
  1180. case OMAP_DSS_COLOR_RGB12U:
  1181. case OMAP_DSS_COLOR_RGB16:
  1182. case OMAP_DSS_COLOR_ARGB16:
  1183. case OMAP_DSS_COLOR_YUV2:
  1184. case OMAP_DSS_COLOR_UYVY:
  1185. case OMAP_DSS_COLOR_RGBA16:
  1186. case OMAP_DSS_COLOR_RGBX16:
  1187. case OMAP_DSS_COLOR_ARGB16_1555:
  1188. case OMAP_DSS_COLOR_XRGB16_1555:
  1189. return 16;
  1190. case OMAP_DSS_COLOR_RGB24P:
  1191. return 24;
  1192. case OMAP_DSS_COLOR_RGB24U:
  1193. case OMAP_DSS_COLOR_ARGB32:
  1194. case OMAP_DSS_COLOR_RGBA32:
  1195. case OMAP_DSS_COLOR_RGBX32:
  1196. return 32;
  1197. default:
  1198. BUG();
  1199. }
  1200. }
  1201. static s32 pixinc(int pixels, u8 ps)
  1202. {
  1203. if (pixels == 1)
  1204. return 1;
  1205. else if (pixels > 1)
  1206. return 1 + (pixels - 1) * ps;
  1207. else if (pixels < 0)
  1208. return 1 - (-pixels + 1) * ps;
  1209. else
  1210. BUG();
  1211. }
  1212. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1213. u16 screen_width,
  1214. u16 width, u16 height,
  1215. enum omap_color_mode color_mode, bool fieldmode,
  1216. unsigned int field_offset,
  1217. unsigned *offset0, unsigned *offset1,
  1218. s32 *row_inc, s32 *pix_inc)
  1219. {
  1220. u8 ps;
  1221. /* FIXME CLUT formats */
  1222. switch (color_mode) {
  1223. case OMAP_DSS_COLOR_CLUT1:
  1224. case OMAP_DSS_COLOR_CLUT2:
  1225. case OMAP_DSS_COLOR_CLUT4:
  1226. case OMAP_DSS_COLOR_CLUT8:
  1227. BUG();
  1228. return;
  1229. case OMAP_DSS_COLOR_YUV2:
  1230. case OMAP_DSS_COLOR_UYVY:
  1231. ps = 4;
  1232. break;
  1233. default:
  1234. ps = color_mode_to_bpp(color_mode) / 8;
  1235. break;
  1236. }
  1237. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1238. width, height);
  1239. /*
  1240. * field 0 = even field = bottom field
  1241. * field 1 = odd field = top field
  1242. */
  1243. switch (rotation + mirror * 4) {
  1244. case OMAP_DSS_ROT_0:
  1245. case OMAP_DSS_ROT_180:
  1246. /*
  1247. * If the pixel format is YUV or UYVY divide the width
  1248. * of the image by 2 for 0 and 180 degree rotation.
  1249. */
  1250. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1251. color_mode == OMAP_DSS_COLOR_UYVY)
  1252. width = width >> 1;
  1253. case OMAP_DSS_ROT_90:
  1254. case OMAP_DSS_ROT_270:
  1255. *offset1 = 0;
  1256. if (field_offset)
  1257. *offset0 = field_offset * screen_width * ps;
  1258. else
  1259. *offset0 = 0;
  1260. *row_inc = pixinc(1 + (screen_width - width) +
  1261. (fieldmode ? screen_width : 0),
  1262. ps);
  1263. *pix_inc = pixinc(1, ps);
  1264. break;
  1265. case OMAP_DSS_ROT_0 + 4:
  1266. case OMAP_DSS_ROT_180 + 4:
  1267. /* If the pixel format is YUV or UYVY divide the width
  1268. * of the image by 2 for 0 degree and 180 degree
  1269. */
  1270. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1271. color_mode == OMAP_DSS_COLOR_UYVY)
  1272. width = width >> 1;
  1273. case OMAP_DSS_ROT_90 + 4:
  1274. case OMAP_DSS_ROT_270 + 4:
  1275. *offset1 = 0;
  1276. if (field_offset)
  1277. *offset0 = field_offset * screen_width * ps;
  1278. else
  1279. *offset0 = 0;
  1280. *row_inc = pixinc(1 - (screen_width + width) -
  1281. (fieldmode ? screen_width : 0),
  1282. ps);
  1283. *pix_inc = pixinc(1, ps);
  1284. break;
  1285. default:
  1286. BUG();
  1287. }
  1288. }
  1289. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1290. u16 screen_width,
  1291. u16 width, u16 height,
  1292. enum omap_color_mode color_mode, bool fieldmode,
  1293. unsigned int field_offset,
  1294. unsigned *offset0, unsigned *offset1,
  1295. s32 *row_inc, s32 *pix_inc)
  1296. {
  1297. u8 ps;
  1298. u16 fbw, fbh;
  1299. /* FIXME CLUT formats */
  1300. switch (color_mode) {
  1301. case OMAP_DSS_COLOR_CLUT1:
  1302. case OMAP_DSS_COLOR_CLUT2:
  1303. case OMAP_DSS_COLOR_CLUT4:
  1304. case OMAP_DSS_COLOR_CLUT8:
  1305. BUG();
  1306. return;
  1307. default:
  1308. ps = color_mode_to_bpp(color_mode) / 8;
  1309. break;
  1310. }
  1311. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1312. width, height);
  1313. /* width & height are overlay sizes, convert to fb sizes */
  1314. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1315. fbw = width;
  1316. fbh = height;
  1317. } else {
  1318. fbw = height;
  1319. fbh = width;
  1320. }
  1321. /*
  1322. * field 0 = even field = bottom field
  1323. * field 1 = odd field = top field
  1324. */
  1325. switch (rotation + mirror * 4) {
  1326. case OMAP_DSS_ROT_0:
  1327. *offset1 = 0;
  1328. if (field_offset)
  1329. *offset0 = *offset1 + field_offset * screen_width * ps;
  1330. else
  1331. *offset0 = *offset1;
  1332. *row_inc = pixinc(1 + (screen_width - fbw) +
  1333. (fieldmode ? screen_width : 0),
  1334. ps);
  1335. *pix_inc = pixinc(1, ps);
  1336. break;
  1337. case OMAP_DSS_ROT_90:
  1338. *offset1 = screen_width * (fbh - 1) * ps;
  1339. if (field_offset)
  1340. *offset0 = *offset1 + field_offset * ps;
  1341. else
  1342. *offset0 = *offset1;
  1343. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1344. (fieldmode ? 1 : 0), ps);
  1345. *pix_inc = pixinc(-screen_width, ps);
  1346. break;
  1347. case OMAP_DSS_ROT_180:
  1348. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1349. if (field_offset)
  1350. *offset0 = *offset1 - field_offset * screen_width * ps;
  1351. else
  1352. *offset0 = *offset1;
  1353. *row_inc = pixinc(-1 -
  1354. (screen_width - fbw) -
  1355. (fieldmode ? screen_width : 0),
  1356. ps);
  1357. *pix_inc = pixinc(-1, ps);
  1358. break;
  1359. case OMAP_DSS_ROT_270:
  1360. *offset1 = (fbw - 1) * ps;
  1361. if (field_offset)
  1362. *offset0 = *offset1 - field_offset * ps;
  1363. else
  1364. *offset0 = *offset1;
  1365. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1366. (fieldmode ? 1 : 0), ps);
  1367. *pix_inc = pixinc(screen_width, ps);
  1368. break;
  1369. /* mirroring */
  1370. case OMAP_DSS_ROT_0 + 4:
  1371. *offset1 = (fbw - 1) * ps;
  1372. if (field_offset)
  1373. *offset0 = *offset1 + field_offset * screen_width * ps;
  1374. else
  1375. *offset0 = *offset1;
  1376. *row_inc = pixinc(screen_width * 2 - 1 +
  1377. (fieldmode ? screen_width : 0),
  1378. ps);
  1379. *pix_inc = pixinc(-1, ps);
  1380. break;
  1381. case OMAP_DSS_ROT_90 + 4:
  1382. *offset1 = 0;
  1383. if (field_offset)
  1384. *offset0 = *offset1 + field_offset * ps;
  1385. else
  1386. *offset0 = *offset1;
  1387. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1388. (fieldmode ? 1 : 0),
  1389. ps);
  1390. *pix_inc = pixinc(screen_width, ps);
  1391. break;
  1392. case OMAP_DSS_ROT_180 + 4:
  1393. *offset1 = screen_width * (fbh - 1) * ps;
  1394. if (field_offset)
  1395. *offset0 = *offset1 - field_offset * screen_width * ps;
  1396. else
  1397. *offset0 = *offset1;
  1398. *row_inc = pixinc(1 - screen_width * 2 -
  1399. (fieldmode ? screen_width : 0),
  1400. ps);
  1401. *pix_inc = pixinc(1, ps);
  1402. break;
  1403. case OMAP_DSS_ROT_270 + 4:
  1404. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1405. if (field_offset)
  1406. *offset0 = *offset1 - field_offset * ps;
  1407. else
  1408. *offset0 = *offset1;
  1409. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1410. (fieldmode ? 1 : 0),
  1411. ps);
  1412. *pix_inc = pixinc(-screen_width, ps);
  1413. break;
  1414. default:
  1415. BUG();
  1416. }
  1417. }
  1418. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1419. u16 height, u16 out_width, u16 out_height,
  1420. enum omap_color_mode color_mode)
  1421. {
  1422. u32 fclk = 0;
  1423. /* FIXME venc pclk? */
  1424. u64 tmp, pclk = dispc_pclk_rate(channel);
  1425. if (height > out_height) {
  1426. /* FIXME get real display PPL */
  1427. unsigned int ppl = 800;
  1428. tmp = pclk * height * out_width;
  1429. do_div(tmp, 2 * out_height * ppl);
  1430. fclk = tmp;
  1431. if (height > 2 * out_height) {
  1432. if (ppl == out_width)
  1433. return 0;
  1434. tmp = pclk * (height - 2 * out_height) * out_width;
  1435. do_div(tmp, 2 * out_height * (ppl - out_width));
  1436. fclk = max(fclk, (u32) tmp);
  1437. }
  1438. }
  1439. if (width > out_width) {
  1440. tmp = pclk * width;
  1441. do_div(tmp, out_width);
  1442. fclk = max(fclk, (u32) tmp);
  1443. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1444. fclk <<= 1;
  1445. }
  1446. return fclk;
  1447. }
  1448. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1449. u16 height, u16 out_width, u16 out_height)
  1450. {
  1451. unsigned int hf, vf;
  1452. /*
  1453. * FIXME how to determine the 'A' factor
  1454. * for the no downscaling case ?
  1455. */
  1456. if (width > 3 * out_width)
  1457. hf = 4;
  1458. else if (width > 2 * out_width)
  1459. hf = 3;
  1460. else if (width > out_width)
  1461. hf = 2;
  1462. else
  1463. hf = 1;
  1464. if (height > out_height)
  1465. vf = 2;
  1466. else
  1467. vf = 1;
  1468. /* FIXME venc pclk? */
  1469. return dispc_pclk_rate(channel) * vf * hf;
  1470. }
  1471. void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
  1472. {
  1473. enable_clocks(1);
  1474. _dispc_set_channel_out(plane, channel_out);
  1475. enable_clocks(0);
  1476. }
  1477. static int _dispc_setup_plane(enum omap_plane plane,
  1478. u32 paddr, u16 screen_width,
  1479. u16 pos_x, u16 pos_y,
  1480. u16 width, u16 height,
  1481. u16 out_width, u16 out_height,
  1482. enum omap_color_mode color_mode,
  1483. bool ilace,
  1484. enum omap_dss_rotation_type rotation_type,
  1485. u8 rotation, int mirror,
  1486. u8 global_alpha, u8 pre_mult_alpha,
  1487. enum omap_channel channel, u32 puv_addr)
  1488. {
  1489. const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
  1490. bool five_taps = 0;
  1491. bool fieldmode = 0;
  1492. int cconv = 0;
  1493. unsigned offset0, offset1;
  1494. s32 row_inc;
  1495. s32 pix_inc;
  1496. u16 frame_height = height;
  1497. unsigned int field_offset = 0;
  1498. if (paddr == 0)
  1499. return -EINVAL;
  1500. if (ilace && height == out_height)
  1501. fieldmode = 1;
  1502. if (ilace) {
  1503. if (fieldmode)
  1504. height /= 2;
  1505. pos_y /= 2;
  1506. out_height /= 2;
  1507. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1508. "out_height %d\n",
  1509. height, pos_y, out_height);
  1510. }
  1511. if (!dss_feat_color_mode_supported(plane, color_mode))
  1512. return -EINVAL;
  1513. if (plane == OMAP_DSS_GFX) {
  1514. if (width != out_width || height != out_height)
  1515. return -EINVAL;
  1516. } else {
  1517. /* video plane */
  1518. unsigned long fclk = 0;
  1519. if (out_width < width / maxdownscale ||
  1520. out_width > width * 8)
  1521. return -EINVAL;
  1522. if (out_height < height / maxdownscale ||
  1523. out_height > height * 8)
  1524. return -EINVAL;
  1525. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1526. color_mode == OMAP_DSS_COLOR_UYVY ||
  1527. color_mode == OMAP_DSS_COLOR_NV12)
  1528. cconv = 1;
  1529. /* Must use 5-tap filter? */
  1530. five_taps = height > out_height * 2;
  1531. if (!five_taps) {
  1532. fclk = calc_fclk(channel, width, height, out_width,
  1533. out_height);
  1534. /* Try 5-tap filter if 3-tap fclk is too high */
  1535. if (cpu_is_omap34xx() && height > out_height &&
  1536. fclk > dispc_fclk_rate())
  1537. five_taps = true;
  1538. }
  1539. if (width > (2048 >> five_taps)) {
  1540. DSSERR("failed to set up scaling, fclk too low\n");
  1541. return -EINVAL;
  1542. }
  1543. if (five_taps)
  1544. fclk = calc_fclk_five_taps(channel, width, height,
  1545. out_width, out_height, color_mode);
  1546. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1547. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1548. if (!fclk || fclk > dispc_fclk_rate()) {
  1549. DSSERR("failed to set up scaling, "
  1550. "required fclk rate = %lu Hz, "
  1551. "current fclk rate = %lu Hz\n",
  1552. fclk, dispc_fclk_rate());
  1553. return -EINVAL;
  1554. }
  1555. }
  1556. if (ilace && !fieldmode) {
  1557. /*
  1558. * when downscaling the bottom field may have to start several
  1559. * source lines below the top field. Unfortunately ACCUI
  1560. * registers will only hold the fractional part of the offset
  1561. * so the integer part must be added to the base address of the
  1562. * bottom field.
  1563. */
  1564. if (!height || height == out_height)
  1565. field_offset = 0;
  1566. else
  1567. field_offset = height / out_height / 2;
  1568. }
  1569. /* Fields are independent but interleaved in memory. */
  1570. if (fieldmode)
  1571. field_offset = 1;
  1572. if (rotation_type == OMAP_DSS_ROT_DMA)
  1573. calc_dma_rotation_offset(rotation, mirror,
  1574. screen_width, width, frame_height, color_mode,
  1575. fieldmode, field_offset,
  1576. &offset0, &offset1, &row_inc, &pix_inc);
  1577. else
  1578. calc_vrfb_rotation_offset(rotation, mirror,
  1579. screen_width, width, frame_height, color_mode,
  1580. fieldmode, field_offset,
  1581. &offset0, &offset1, &row_inc, &pix_inc);
  1582. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1583. offset0, offset1, row_inc, pix_inc);
  1584. _dispc_set_color_mode(plane, color_mode);
  1585. _dispc_set_plane_ba0(plane, paddr + offset0);
  1586. _dispc_set_plane_ba1(plane, paddr + offset1);
  1587. if (OMAP_DSS_COLOR_NV12 == color_mode) {
  1588. _dispc_set_plane_ba0_uv(plane, puv_addr + offset0);
  1589. _dispc_set_plane_ba1_uv(plane, puv_addr + offset1);
  1590. }
  1591. _dispc_set_row_inc(plane, row_inc);
  1592. _dispc_set_pix_inc(plane, pix_inc);
  1593. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
  1594. out_width, out_height);
  1595. _dispc_set_plane_pos(plane, pos_x, pos_y);
  1596. _dispc_set_pic_size(plane, width, height);
  1597. if (plane != OMAP_DSS_GFX) {
  1598. _dispc_set_scaling(plane, width, height,
  1599. out_width, out_height,
  1600. ilace, five_taps, fieldmode,
  1601. color_mode, rotation);
  1602. _dispc_set_vid_size(plane, out_width, out_height);
  1603. _dispc_set_vid_color_conv(plane, cconv);
  1604. }
  1605. _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
  1606. _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
  1607. _dispc_setup_global_alpha(plane, global_alpha);
  1608. return 0;
  1609. }
  1610. static void _dispc_enable_plane(enum omap_plane plane, bool enable)
  1611. {
  1612. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  1613. }
  1614. static void dispc_disable_isr(void *data, u32 mask)
  1615. {
  1616. struct completion *compl = data;
  1617. complete(compl);
  1618. }
  1619. static void _enable_lcd_out(enum omap_channel channel, bool enable)
  1620. {
  1621. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1622. REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
  1623. else
  1624. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1625. }
  1626. static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
  1627. {
  1628. struct completion frame_done_completion;
  1629. bool is_on;
  1630. int r;
  1631. u32 irq;
  1632. enable_clocks(1);
  1633. /* When we disable LCD output, we need to wait until frame is done.
  1634. * Otherwise the DSS is still working, and turning off the clocks
  1635. * prevents DSS from going to OFF mode */
  1636. is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
  1637. REG_GET(DISPC_CONTROL2, 0, 0) :
  1638. REG_GET(DISPC_CONTROL, 0, 0);
  1639. irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
  1640. DISPC_IRQ_FRAMEDONE;
  1641. if (!enable && is_on) {
  1642. init_completion(&frame_done_completion);
  1643. r = omap_dispc_register_isr(dispc_disable_isr,
  1644. &frame_done_completion, irq);
  1645. if (r)
  1646. DSSERR("failed to register FRAMEDONE isr\n");
  1647. }
  1648. _enable_lcd_out(channel, enable);
  1649. if (!enable && is_on) {
  1650. if (!wait_for_completion_timeout(&frame_done_completion,
  1651. msecs_to_jiffies(100)))
  1652. DSSERR("timeout waiting for FRAME DONE\n");
  1653. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1654. &frame_done_completion, irq);
  1655. if (r)
  1656. DSSERR("failed to unregister FRAMEDONE isr\n");
  1657. }
  1658. enable_clocks(0);
  1659. }
  1660. static void _enable_digit_out(bool enable)
  1661. {
  1662. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1663. }
  1664. static void dispc_enable_digit_out(bool enable)
  1665. {
  1666. struct completion frame_done_completion;
  1667. int r;
  1668. enable_clocks(1);
  1669. if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
  1670. enable_clocks(0);
  1671. return;
  1672. }
  1673. if (enable) {
  1674. unsigned long flags;
  1675. /* When we enable digit output, we'll get an extra digit
  1676. * sync lost interrupt, that we need to ignore */
  1677. spin_lock_irqsave(&dispc.irq_lock, flags);
  1678. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1679. _omap_dispc_set_irqs();
  1680. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1681. }
  1682. /* When we disable digit output, we need to wait until fields are done.
  1683. * Otherwise the DSS is still working, and turning off the clocks
  1684. * prevents DSS from going to OFF mode. And when enabling, we need to
  1685. * wait for the extra sync losts */
  1686. init_completion(&frame_done_completion);
  1687. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1688. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1689. if (r)
  1690. DSSERR("failed to register EVSYNC isr\n");
  1691. _enable_digit_out(enable);
  1692. /* XXX I understand from TRM that we should only wait for the
  1693. * current field to complete. But it seems we have to wait
  1694. * for both fields */
  1695. if (!wait_for_completion_timeout(&frame_done_completion,
  1696. msecs_to_jiffies(100)))
  1697. DSSERR("timeout waiting for EVSYNC\n");
  1698. if (!wait_for_completion_timeout(&frame_done_completion,
  1699. msecs_to_jiffies(100)))
  1700. DSSERR("timeout waiting for EVSYNC\n");
  1701. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1702. &frame_done_completion,
  1703. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1704. if (r)
  1705. DSSERR("failed to unregister EVSYNC isr\n");
  1706. if (enable) {
  1707. unsigned long flags;
  1708. spin_lock_irqsave(&dispc.irq_lock, flags);
  1709. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  1710. if (dss_has_feature(FEAT_MGR_LCD2))
  1711. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  1712. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1713. _omap_dispc_set_irqs();
  1714. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1715. }
  1716. enable_clocks(0);
  1717. }
  1718. bool dispc_is_channel_enabled(enum omap_channel channel)
  1719. {
  1720. if (channel == OMAP_DSS_CHANNEL_LCD)
  1721. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1722. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1723. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1724. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  1725. return !!REG_GET(DISPC_CONTROL2, 0, 0);
  1726. else
  1727. BUG();
  1728. }
  1729. void dispc_enable_channel(enum omap_channel channel, bool enable)
  1730. {
  1731. if (channel == OMAP_DSS_CHANNEL_LCD ||
  1732. channel == OMAP_DSS_CHANNEL_LCD2)
  1733. dispc_enable_lcd_out(channel, enable);
  1734. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1735. dispc_enable_digit_out(enable);
  1736. else
  1737. BUG();
  1738. }
  1739. void dispc_lcd_enable_signal_polarity(bool act_high)
  1740. {
  1741. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  1742. return;
  1743. enable_clocks(1);
  1744. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1745. enable_clocks(0);
  1746. }
  1747. void dispc_lcd_enable_signal(bool enable)
  1748. {
  1749. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  1750. return;
  1751. enable_clocks(1);
  1752. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1753. enable_clocks(0);
  1754. }
  1755. void dispc_pck_free_enable(bool enable)
  1756. {
  1757. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  1758. return;
  1759. enable_clocks(1);
  1760. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1761. enable_clocks(0);
  1762. }
  1763. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1764. {
  1765. enable_clocks(1);
  1766. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1767. REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
  1768. else
  1769. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1770. enable_clocks(0);
  1771. }
  1772. void dispc_set_lcd_display_type(enum omap_channel channel,
  1773. enum omap_lcd_display_type type)
  1774. {
  1775. int mode;
  1776. switch (type) {
  1777. case OMAP_DSS_LCD_DISPLAY_STN:
  1778. mode = 0;
  1779. break;
  1780. case OMAP_DSS_LCD_DISPLAY_TFT:
  1781. mode = 1;
  1782. break;
  1783. default:
  1784. BUG();
  1785. return;
  1786. }
  1787. enable_clocks(1);
  1788. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1789. REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
  1790. else
  1791. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1792. enable_clocks(0);
  1793. }
  1794. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1795. {
  1796. enable_clocks(1);
  1797. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1798. enable_clocks(0);
  1799. }
  1800. void dispc_set_default_color(enum omap_channel channel, u32 color)
  1801. {
  1802. enable_clocks(1);
  1803. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1804. enable_clocks(0);
  1805. }
  1806. u32 dispc_get_default_color(enum omap_channel channel)
  1807. {
  1808. u32 l;
  1809. BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
  1810. channel != OMAP_DSS_CHANNEL_LCD &&
  1811. channel != OMAP_DSS_CHANNEL_LCD2);
  1812. enable_clocks(1);
  1813. l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
  1814. enable_clocks(0);
  1815. return l;
  1816. }
  1817. void dispc_set_trans_key(enum omap_channel ch,
  1818. enum omap_dss_trans_key_type type,
  1819. u32 trans_key)
  1820. {
  1821. enable_clocks(1);
  1822. if (ch == OMAP_DSS_CHANNEL_LCD)
  1823. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1824. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1825. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1826. else /* OMAP_DSS_CHANNEL_LCD2 */
  1827. REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
  1828. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1829. enable_clocks(0);
  1830. }
  1831. void dispc_get_trans_key(enum omap_channel ch,
  1832. enum omap_dss_trans_key_type *type,
  1833. u32 *trans_key)
  1834. {
  1835. enable_clocks(1);
  1836. if (type) {
  1837. if (ch == OMAP_DSS_CHANNEL_LCD)
  1838. *type = REG_GET(DISPC_CONFIG, 11, 11);
  1839. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1840. *type = REG_GET(DISPC_CONFIG, 13, 13);
  1841. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1842. *type = REG_GET(DISPC_CONFIG2, 11, 11);
  1843. else
  1844. BUG();
  1845. }
  1846. if (trans_key)
  1847. *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
  1848. enable_clocks(0);
  1849. }
  1850. void dispc_enable_trans_key(enum omap_channel ch, bool enable)
  1851. {
  1852. enable_clocks(1);
  1853. if (ch == OMAP_DSS_CHANNEL_LCD)
  1854. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1855. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1856. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1857. else /* OMAP_DSS_CHANNEL_LCD2 */
  1858. REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
  1859. enable_clocks(0);
  1860. }
  1861. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
  1862. {
  1863. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1864. return;
  1865. enable_clocks(1);
  1866. if (ch == OMAP_DSS_CHANNEL_LCD)
  1867. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1868. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1869. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1870. else /* OMAP_DSS_CHANNEL_LCD2 */
  1871. REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
  1872. enable_clocks(0);
  1873. }
  1874. bool dispc_alpha_blending_enabled(enum omap_channel ch)
  1875. {
  1876. bool enabled;
  1877. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1878. return false;
  1879. enable_clocks(1);
  1880. if (ch == OMAP_DSS_CHANNEL_LCD)
  1881. enabled = REG_GET(DISPC_CONFIG, 18, 18);
  1882. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1883. enabled = REG_GET(DISPC_CONFIG, 19, 19);
  1884. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1885. enabled = REG_GET(DISPC_CONFIG2, 18, 18);
  1886. else
  1887. BUG();
  1888. enable_clocks(0);
  1889. return enabled;
  1890. }
  1891. bool dispc_trans_key_enabled(enum omap_channel ch)
  1892. {
  1893. bool enabled;
  1894. enable_clocks(1);
  1895. if (ch == OMAP_DSS_CHANNEL_LCD)
  1896. enabled = REG_GET(DISPC_CONFIG, 10, 10);
  1897. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1898. enabled = REG_GET(DISPC_CONFIG, 12, 12);
  1899. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1900. enabled = REG_GET(DISPC_CONFIG2, 10, 10);
  1901. else
  1902. BUG();
  1903. enable_clocks(0);
  1904. return enabled;
  1905. }
  1906. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1907. {
  1908. int code;
  1909. switch (data_lines) {
  1910. case 12:
  1911. code = 0;
  1912. break;
  1913. case 16:
  1914. code = 1;
  1915. break;
  1916. case 18:
  1917. code = 2;
  1918. break;
  1919. case 24:
  1920. code = 3;
  1921. break;
  1922. default:
  1923. BUG();
  1924. return;
  1925. }
  1926. enable_clocks(1);
  1927. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1928. REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
  1929. else
  1930. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  1931. enable_clocks(0);
  1932. }
  1933. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  1934. enum omap_parallel_interface_mode mode)
  1935. {
  1936. u32 l;
  1937. int stallmode;
  1938. int gpout0 = 1;
  1939. int gpout1;
  1940. switch (mode) {
  1941. case OMAP_DSS_PARALLELMODE_BYPASS:
  1942. stallmode = 0;
  1943. gpout1 = 1;
  1944. break;
  1945. case OMAP_DSS_PARALLELMODE_RFBI:
  1946. stallmode = 1;
  1947. gpout1 = 0;
  1948. break;
  1949. case OMAP_DSS_PARALLELMODE_DSI:
  1950. stallmode = 1;
  1951. gpout1 = 1;
  1952. break;
  1953. default:
  1954. BUG();
  1955. return;
  1956. }
  1957. enable_clocks(1);
  1958. if (channel == OMAP_DSS_CHANNEL_LCD2) {
  1959. l = dispc_read_reg(DISPC_CONTROL2);
  1960. l = FLD_MOD(l, stallmode, 11, 11);
  1961. dispc_write_reg(DISPC_CONTROL2, l);
  1962. } else {
  1963. l = dispc_read_reg(DISPC_CONTROL);
  1964. l = FLD_MOD(l, stallmode, 11, 11);
  1965. l = FLD_MOD(l, gpout0, 15, 15);
  1966. l = FLD_MOD(l, gpout1, 16, 16);
  1967. dispc_write_reg(DISPC_CONTROL, l);
  1968. }
  1969. enable_clocks(0);
  1970. }
  1971. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  1972. int vsw, int vfp, int vbp)
  1973. {
  1974. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1975. if (hsw < 1 || hsw > 64 ||
  1976. hfp < 1 || hfp > 256 ||
  1977. hbp < 1 || hbp > 256 ||
  1978. vsw < 1 || vsw > 64 ||
  1979. vfp < 0 || vfp > 255 ||
  1980. vbp < 0 || vbp > 255)
  1981. return false;
  1982. } else {
  1983. if (hsw < 1 || hsw > 256 ||
  1984. hfp < 1 || hfp > 4096 ||
  1985. hbp < 1 || hbp > 4096 ||
  1986. vsw < 1 || vsw > 256 ||
  1987. vfp < 0 || vfp > 4095 ||
  1988. vbp < 0 || vbp > 4095)
  1989. return false;
  1990. }
  1991. return true;
  1992. }
  1993. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  1994. {
  1995. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1996. timings->hbp, timings->vsw,
  1997. timings->vfp, timings->vbp);
  1998. }
  1999. static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
  2000. int hfp, int hbp, int vsw, int vfp, int vbp)
  2001. {
  2002. u32 timing_h, timing_v;
  2003. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  2004. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  2005. FLD_VAL(hbp-1, 27, 20);
  2006. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  2007. FLD_VAL(vbp, 27, 20);
  2008. } else {
  2009. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  2010. FLD_VAL(hbp-1, 31, 20);
  2011. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  2012. FLD_VAL(vbp, 31, 20);
  2013. }
  2014. enable_clocks(1);
  2015. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2016. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2017. enable_clocks(0);
  2018. }
  2019. /* change name to mode? */
  2020. void dispc_set_lcd_timings(enum omap_channel channel,
  2021. struct omap_video_timings *timings)
  2022. {
  2023. unsigned xtot, ytot;
  2024. unsigned long ht, vt;
  2025. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  2026. timings->hbp, timings->vsw,
  2027. timings->vfp, timings->vbp))
  2028. BUG();
  2029. _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
  2030. timings->hbp, timings->vsw, timings->vfp,
  2031. timings->vbp);
  2032. dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
  2033. xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
  2034. ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
  2035. ht = (timings->pixel_clock * 1000) / xtot;
  2036. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  2037. DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
  2038. timings->y_res);
  2039. DSSDBG("pck %u\n", timings->pixel_clock);
  2040. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2041. timings->hsw, timings->hfp, timings->hbp,
  2042. timings->vsw, timings->vfp, timings->vbp);
  2043. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2044. }
  2045. static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2046. u16 pck_div)
  2047. {
  2048. BUG_ON(lck_div < 1);
  2049. BUG_ON(pck_div < 2);
  2050. enable_clocks(1);
  2051. dispc_write_reg(DISPC_DIVISORo(channel),
  2052. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2053. enable_clocks(0);
  2054. }
  2055. static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2056. int *pck_div)
  2057. {
  2058. u32 l;
  2059. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2060. *lck_div = FLD_GET(l, 23, 16);
  2061. *pck_div = FLD_GET(l, 7, 0);
  2062. }
  2063. unsigned long dispc_fclk_rate(void)
  2064. {
  2065. struct platform_device *dsidev;
  2066. unsigned long r = 0;
  2067. switch (dss_get_dispc_clk_source()) {
  2068. case OMAP_DSS_CLK_SRC_FCK:
  2069. r = dss_clk_get_rate(DSS_CLK_FCK);
  2070. break;
  2071. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2072. dsidev = dsi_get_dsidev_from_id(0);
  2073. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2074. break;
  2075. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2076. dsidev = dsi_get_dsidev_from_id(1);
  2077. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2078. break;
  2079. default:
  2080. BUG();
  2081. }
  2082. return r;
  2083. }
  2084. unsigned long dispc_lclk_rate(enum omap_channel channel)
  2085. {
  2086. struct platform_device *dsidev;
  2087. int lcd;
  2088. unsigned long r;
  2089. u32 l;
  2090. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2091. lcd = FLD_GET(l, 23, 16);
  2092. switch (dss_get_lcd_clk_source(channel)) {
  2093. case OMAP_DSS_CLK_SRC_FCK:
  2094. r = dss_clk_get_rate(DSS_CLK_FCK);
  2095. break;
  2096. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2097. dsidev = dsi_get_dsidev_from_id(0);
  2098. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2099. break;
  2100. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2101. dsidev = dsi_get_dsidev_from_id(1);
  2102. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2103. break;
  2104. default:
  2105. BUG();
  2106. }
  2107. return r / lcd;
  2108. }
  2109. unsigned long dispc_pclk_rate(enum omap_channel channel)
  2110. {
  2111. int pcd;
  2112. unsigned long r;
  2113. u32 l;
  2114. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2115. pcd = FLD_GET(l, 7, 0);
  2116. r = dispc_lclk_rate(channel);
  2117. return r / pcd;
  2118. }
  2119. void dispc_dump_clocks(struct seq_file *s)
  2120. {
  2121. int lcd, pcd;
  2122. u32 l;
  2123. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2124. enum omap_dss_clk_source lcd_clk_src;
  2125. enable_clocks(1);
  2126. seq_printf(s, "- DISPC -\n");
  2127. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2128. dss_get_generic_clk_source_name(dispc_clk_src),
  2129. dss_feat_get_clk_source_name(dispc_clk_src));
  2130. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2131. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2132. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2133. l = dispc_read_reg(DISPC_DIVISOR);
  2134. lcd = FLD_GET(l, 23, 16);
  2135. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2136. (dispc_fclk_rate()/lcd), lcd);
  2137. }
  2138. seq_printf(s, "- LCD1 -\n");
  2139. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
  2140. seq_printf(s, "lcd1_clk source = %s (%s)\n",
  2141. dss_get_generic_clk_source_name(lcd_clk_src),
  2142. dss_feat_get_clk_source_name(lcd_clk_src));
  2143. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
  2144. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2145. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  2146. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2147. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  2148. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2149. seq_printf(s, "- LCD2 -\n");
  2150. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
  2151. seq_printf(s, "lcd2_clk source = %s (%s)\n",
  2152. dss_get_generic_clk_source_name(lcd_clk_src),
  2153. dss_feat_get_clk_source_name(lcd_clk_src));
  2154. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
  2155. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2156. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
  2157. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2158. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
  2159. }
  2160. enable_clocks(0);
  2161. }
  2162. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2163. void dispc_dump_irqs(struct seq_file *s)
  2164. {
  2165. unsigned long flags;
  2166. struct dispc_irq_stats stats;
  2167. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  2168. stats = dispc.irq_stats;
  2169. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  2170. dispc.irq_stats.last_reset = jiffies;
  2171. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  2172. seq_printf(s, "period %u ms\n",
  2173. jiffies_to_msecs(jiffies - stats.last_reset));
  2174. seq_printf(s, "irqs %d\n", stats.irq_count);
  2175. #define PIS(x) \
  2176. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  2177. PIS(FRAMEDONE);
  2178. PIS(VSYNC);
  2179. PIS(EVSYNC_EVEN);
  2180. PIS(EVSYNC_ODD);
  2181. PIS(ACBIAS_COUNT_STAT);
  2182. PIS(PROG_LINE_NUM);
  2183. PIS(GFX_FIFO_UNDERFLOW);
  2184. PIS(GFX_END_WIN);
  2185. PIS(PAL_GAMMA_MASK);
  2186. PIS(OCP_ERR);
  2187. PIS(VID1_FIFO_UNDERFLOW);
  2188. PIS(VID1_END_WIN);
  2189. PIS(VID2_FIFO_UNDERFLOW);
  2190. PIS(VID2_END_WIN);
  2191. PIS(SYNC_LOST);
  2192. PIS(SYNC_LOST_DIGIT);
  2193. PIS(WAKEUP);
  2194. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2195. PIS(FRAMEDONE2);
  2196. PIS(VSYNC2);
  2197. PIS(ACBIAS_COUNT_STAT2);
  2198. PIS(SYNC_LOST2);
  2199. }
  2200. #undef PIS
  2201. }
  2202. #endif
  2203. void dispc_dump_regs(struct seq_file *s)
  2204. {
  2205. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2206. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  2207. DUMPREG(DISPC_REVISION);
  2208. DUMPREG(DISPC_SYSCONFIG);
  2209. DUMPREG(DISPC_SYSSTATUS);
  2210. DUMPREG(DISPC_IRQSTATUS);
  2211. DUMPREG(DISPC_IRQENABLE);
  2212. DUMPREG(DISPC_CONTROL);
  2213. DUMPREG(DISPC_CONFIG);
  2214. DUMPREG(DISPC_CAPABLE);
  2215. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  2216. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  2217. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  2218. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  2219. DUMPREG(DISPC_LINE_STATUS);
  2220. DUMPREG(DISPC_LINE_NUMBER);
  2221. DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD));
  2222. DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD));
  2223. DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  2224. DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD));
  2225. DUMPREG(DISPC_GLOBAL_ALPHA);
  2226. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  2227. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  2228. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2229. DUMPREG(DISPC_CONTROL2);
  2230. DUMPREG(DISPC_CONFIG2);
  2231. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  2232. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  2233. DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  2234. DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  2235. DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  2236. DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  2237. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  2238. }
  2239. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_GFX));
  2240. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_GFX));
  2241. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_GFX));
  2242. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_GFX));
  2243. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_GFX));
  2244. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  2245. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_GFX));
  2246. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_GFX));
  2247. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_GFX));
  2248. DUMPREG(DISPC_OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  2249. DUMPREG(DISPC_OVL_TABLE_BA(OMAP_DSS_GFX));
  2250. DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  2251. DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  2252. DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  2253. DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  2254. DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  2255. DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  2256. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2257. DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  2258. DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  2259. DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  2260. DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  2261. DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  2262. DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  2263. }
  2264. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_GFX));
  2265. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO1));
  2266. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO1));
  2267. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO1));
  2268. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO1));
  2269. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  2270. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  2271. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO1));
  2272. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO1));
  2273. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  2274. DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO1));
  2275. DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  2276. DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO1));
  2277. DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO1));
  2278. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO2));
  2279. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO2));
  2280. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO2));
  2281. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO2));
  2282. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  2283. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  2284. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO2));
  2285. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO2));
  2286. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  2287. DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO2));
  2288. DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  2289. DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO2));
  2290. DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO2));
  2291. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
  2292. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
  2293. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
  2294. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
  2295. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
  2296. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
  2297. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
  2298. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
  2299. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
  2300. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
  2301. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
  2302. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
  2303. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
  2304. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
  2305. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
  2306. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
  2307. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
  2308. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
  2309. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
  2310. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
  2311. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
  2312. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
  2313. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
  2314. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
  2315. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
  2316. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
  2317. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
  2318. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
  2319. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
  2320. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2321. DUMPREG(DISPC_OVL_BA0_UV(OMAP_DSS_VIDEO1));
  2322. DUMPREG(DISPC_OVL_BA1_UV(OMAP_DSS_VIDEO1));
  2323. DUMPREG(DISPC_OVL_FIR2(OMAP_DSS_VIDEO1));
  2324. DUMPREG(DISPC_OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  2325. DUMPREG(DISPC_OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  2326. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 0));
  2327. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 1));
  2328. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 2));
  2329. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 3));
  2330. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 4));
  2331. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 5));
  2332. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 6));
  2333. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 7));
  2334. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 0));
  2335. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 1));
  2336. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 2));
  2337. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 3));
  2338. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 4));
  2339. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 5));
  2340. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 6));
  2341. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 7));
  2342. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 0));
  2343. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 1));
  2344. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 2));
  2345. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 3));
  2346. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 4));
  2347. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 5));
  2348. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 6));
  2349. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 7));
  2350. }
  2351. if (dss_has_feature(FEAT_ATTR2))
  2352. DUMPREG(DISPC_OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  2353. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
  2354. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
  2355. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
  2356. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
  2357. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
  2358. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
  2359. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
  2360. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
  2361. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
  2362. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
  2363. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
  2364. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
  2365. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
  2366. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
  2367. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
  2368. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
  2369. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
  2370. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
  2371. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
  2372. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
  2373. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
  2374. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
  2375. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
  2376. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
  2377. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
  2378. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
  2379. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
  2380. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
  2381. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
  2382. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2383. DUMPREG(DISPC_OVL_BA0_UV(OMAP_DSS_VIDEO2));
  2384. DUMPREG(DISPC_OVL_BA1_UV(OMAP_DSS_VIDEO2));
  2385. DUMPREG(DISPC_OVL_FIR2(OMAP_DSS_VIDEO2));
  2386. DUMPREG(DISPC_OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  2387. DUMPREG(DISPC_OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  2388. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 0));
  2389. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 1));
  2390. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 2));
  2391. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 3));
  2392. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 4));
  2393. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 5));
  2394. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 6));
  2395. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 7));
  2396. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 0));
  2397. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 1));
  2398. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 2));
  2399. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 3));
  2400. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 4));
  2401. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 5));
  2402. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 6));
  2403. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 7));
  2404. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 0));
  2405. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 1));
  2406. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 2));
  2407. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 3));
  2408. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 4));
  2409. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 5));
  2410. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 6));
  2411. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 7));
  2412. }
  2413. if (dss_has_feature(FEAT_ATTR2))
  2414. DUMPREG(DISPC_OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  2415. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO1));
  2416. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO2));
  2417. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  2418. #undef DUMPREG
  2419. }
  2420. static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
  2421. bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
  2422. {
  2423. u32 l = 0;
  2424. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2425. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2426. l |= FLD_VAL(onoff, 17, 17);
  2427. l |= FLD_VAL(rf, 16, 16);
  2428. l |= FLD_VAL(ieo, 15, 15);
  2429. l |= FLD_VAL(ipc, 14, 14);
  2430. l |= FLD_VAL(ihs, 13, 13);
  2431. l |= FLD_VAL(ivs, 12, 12);
  2432. l |= FLD_VAL(acbi, 11, 8);
  2433. l |= FLD_VAL(acb, 7, 0);
  2434. enable_clocks(1);
  2435. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2436. enable_clocks(0);
  2437. }
  2438. void dispc_set_pol_freq(enum omap_channel channel,
  2439. enum omap_panel_config config, u8 acbi, u8 acb)
  2440. {
  2441. _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2442. (config & OMAP_DSS_LCD_RF) != 0,
  2443. (config & OMAP_DSS_LCD_IEO) != 0,
  2444. (config & OMAP_DSS_LCD_IPC) != 0,
  2445. (config & OMAP_DSS_LCD_IHS) != 0,
  2446. (config & OMAP_DSS_LCD_IVS) != 0,
  2447. acbi, acb);
  2448. }
  2449. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2450. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2451. struct dispc_clock_info *cinfo)
  2452. {
  2453. u16 pcd_min = is_tft ? 2 : 3;
  2454. unsigned long best_pck;
  2455. u16 best_ld, cur_ld;
  2456. u16 best_pd, cur_pd;
  2457. best_pck = 0;
  2458. best_ld = 0;
  2459. best_pd = 0;
  2460. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2461. unsigned long lck = fck / cur_ld;
  2462. for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
  2463. unsigned long pck = lck / cur_pd;
  2464. long old_delta = abs(best_pck - req_pck);
  2465. long new_delta = abs(pck - req_pck);
  2466. if (best_pck == 0 || new_delta < old_delta) {
  2467. best_pck = pck;
  2468. best_ld = cur_ld;
  2469. best_pd = cur_pd;
  2470. if (pck == req_pck)
  2471. goto found;
  2472. }
  2473. if (pck < req_pck)
  2474. break;
  2475. }
  2476. if (lck / pcd_min < req_pck)
  2477. break;
  2478. }
  2479. found:
  2480. cinfo->lck_div = best_ld;
  2481. cinfo->pck_div = best_pd;
  2482. cinfo->lck = fck / cinfo->lck_div;
  2483. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2484. }
  2485. /* calculate clock rates using dividers in cinfo */
  2486. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2487. struct dispc_clock_info *cinfo)
  2488. {
  2489. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2490. return -EINVAL;
  2491. if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
  2492. return -EINVAL;
  2493. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2494. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2495. return 0;
  2496. }
  2497. int dispc_set_clock_div(enum omap_channel channel,
  2498. struct dispc_clock_info *cinfo)
  2499. {
  2500. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2501. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2502. dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2503. return 0;
  2504. }
  2505. int dispc_get_clock_div(enum omap_channel channel,
  2506. struct dispc_clock_info *cinfo)
  2507. {
  2508. unsigned long fck;
  2509. fck = dispc_fclk_rate();
  2510. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2511. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2512. cinfo->lck = fck / cinfo->lck_div;
  2513. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2514. return 0;
  2515. }
  2516. /* dispc.irq_lock has to be locked by the caller */
  2517. static void _omap_dispc_set_irqs(void)
  2518. {
  2519. u32 mask;
  2520. u32 old_mask;
  2521. int i;
  2522. struct omap_dispc_isr_data *isr_data;
  2523. mask = dispc.irq_error_mask;
  2524. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2525. isr_data = &dispc.registered_isr[i];
  2526. if (isr_data->isr == NULL)
  2527. continue;
  2528. mask |= isr_data->mask;
  2529. }
  2530. enable_clocks(1);
  2531. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2532. /* clear the irqstatus for newly enabled irqs */
  2533. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2534. dispc_write_reg(DISPC_IRQENABLE, mask);
  2535. enable_clocks(0);
  2536. }
  2537. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2538. {
  2539. int i;
  2540. int ret;
  2541. unsigned long flags;
  2542. struct omap_dispc_isr_data *isr_data;
  2543. if (isr == NULL)
  2544. return -EINVAL;
  2545. spin_lock_irqsave(&dispc.irq_lock, flags);
  2546. /* check for duplicate entry */
  2547. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2548. isr_data = &dispc.registered_isr[i];
  2549. if (isr_data->isr == isr && isr_data->arg == arg &&
  2550. isr_data->mask == mask) {
  2551. ret = -EINVAL;
  2552. goto err;
  2553. }
  2554. }
  2555. isr_data = NULL;
  2556. ret = -EBUSY;
  2557. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2558. isr_data = &dispc.registered_isr[i];
  2559. if (isr_data->isr != NULL)
  2560. continue;
  2561. isr_data->isr = isr;
  2562. isr_data->arg = arg;
  2563. isr_data->mask = mask;
  2564. ret = 0;
  2565. break;
  2566. }
  2567. if (ret)
  2568. goto err;
  2569. _omap_dispc_set_irqs();
  2570. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2571. return 0;
  2572. err:
  2573. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2574. return ret;
  2575. }
  2576. EXPORT_SYMBOL(omap_dispc_register_isr);
  2577. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2578. {
  2579. int i;
  2580. unsigned long flags;
  2581. int ret = -EINVAL;
  2582. struct omap_dispc_isr_data *isr_data;
  2583. spin_lock_irqsave(&dispc.irq_lock, flags);
  2584. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2585. isr_data = &dispc.registered_isr[i];
  2586. if (isr_data->isr != isr || isr_data->arg != arg ||
  2587. isr_data->mask != mask)
  2588. continue;
  2589. /* found the correct isr */
  2590. isr_data->isr = NULL;
  2591. isr_data->arg = NULL;
  2592. isr_data->mask = 0;
  2593. ret = 0;
  2594. break;
  2595. }
  2596. if (ret == 0)
  2597. _omap_dispc_set_irqs();
  2598. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2599. return ret;
  2600. }
  2601. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2602. #ifdef DEBUG
  2603. static void print_irq_status(u32 status)
  2604. {
  2605. if ((status & dispc.irq_error_mask) == 0)
  2606. return;
  2607. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2608. #define PIS(x) \
  2609. if (status & DISPC_IRQ_##x) \
  2610. printk(#x " ");
  2611. PIS(GFX_FIFO_UNDERFLOW);
  2612. PIS(OCP_ERR);
  2613. PIS(VID1_FIFO_UNDERFLOW);
  2614. PIS(VID2_FIFO_UNDERFLOW);
  2615. PIS(SYNC_LOST);
  2616. PIS(SYNC_LOST_DIGIT);
  2617. if (dss_has_feature(FEAT_MGR_LCD2))
  2618. PIS(SYNC_LOST2);
  2619. #undef PIS
  2620. printk("\n");
  2621. }
  2622. #endif
  2623. /* Called from dss.c. Note that we don't touch clocks here,
  2624. * but we presume they are on because we got an IRQ. However,
  2625. * an irq handler may turn the clocks off, so we may not have
  2626. * clock later in the function. */
  2627. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  2628. {
  2629. int i;
  2630. u32 irqstatus, irqenable;
  2631. u32 handledirqs = 0;
  2632. u32 unhandled_errors;
  2633. struct omap_dispc_isr_data *isr_data;
  2634. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2635. spin_lock(&dispc.irq_lock);
  2636. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2637. irqenable = dispc_read_reg(DISPC_IRQENABLE);
  2638. /* IRQ is not for us */
  2639. if (!(irqstatus & irqenable)) {
  2640. spin_unlock(&dispc.irq_lock);
  2641. return IRQ_NONE;
  2642. }
  2643. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2644. spin_lock(&dispc.irq_stats_lock);
  2645. dispc.irq_stats.irq_count++;
  2646. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2647. spin_unlock(&dispc.irq_stats_lock);
  2648. #endif
  2649. #ifdef DEBUG
  2650. if (dss_debug)
  2651. print_irq_status(irqstatus);
  2652. #endif
  2653. /* Ack the interrupt. Do it here before clocks are possibly turned
  2654. * off */
  2655. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2656. /* flush posted write */
  2657. dispc_read_reg(DISPC_IRQSTATUS);
  2658. /* make a copy and unlock, so that isrs can unregister
  2659. * themselves */
  2660. memcpy(registered_isr, dispc.registered_isr,
  2661. sizeof(registered_isr));
  2662. spin_unlock(&dispc.irq_lock);
  2663. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2664. isr_data = &registered_isr[i];
  2665. if (!isr_data->isr)
  2666. continue;
  2667. if (isr_data->mask & irqstatus) {
  2668. isr_data->isr(isr_data->arg, irqstatus);
  2669. handledirqs |= isr_data->mask;
  2670. }
  2671. }
  2672. spin_lock(&dispc.irq_lock);
  2673. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2674. if (unhandled_errors) {
  2675. dispc.error_irqs |= unhandled_errors;
  2676. dispc.irq_error_mask &= ~unhandled_errors;
  2677. _omap_dispc_set_irqs();
  2678. schedule_work(&dispc.error_work);
  2679. }
  2680. spin_unlock(&dispc.irq_lock);
  2681. return IRQ_HANDLED;
  2682. }
  2683. static void dispc_error_worker(struct work_struct *work)
  2684. {
  2685. int i;
  2686. u32 errors;
  2687. unsigned long flags;
  2688. spin_lock_irqsave(&dispc.irq_lock, flags);
  2689. errors = dispc.error_irqs;
  2690. dispc.error_irqs = 0;
  2691. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2692. if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
  2693. DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
  2694. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2695. struct omap_overlay *ovl;
  2696. ovl = omap_dss_get_overlay(i);
  2697. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2698. continue;
  2699. if (ovl->id == 0) {
  2700. dispc_enable_plane(ovl->id, 0);
  2701. dispc_go(ovl->manager->id);
  2702. mdelay(50);
  2703. break;
  2704. }
  2705. }
  2706. }
  2707. if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
  2708. DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
  2709. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2710. struct omap_overlay *ovl;
  2711. ovl = omap_dss_get_overlay(i);
  2712. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2713. continue;
  2714. if (ovl->id == 1) {
  2715. dispc_enable_plane(ovl->id, 0);
  2716. dispc_go(ovl->manager->id);
  2717. mdelay(50);
  2718. break;
  2719. }
  2720. }
  2721. }
  2722. if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
  2723. DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
  2724. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2725. struct omap_overlay *ovl;
  2726. ovl = omap_dss_get_overlay(i);
  2727. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2728. continue;
  2729. if (ovl->id == 2) {
  2730. dispc_enable_plane(ovl->id, 0);
  2731. dispc_go(ovl->manager->id);
  2732. mdelay(50);
  2733. break;
  2734. }
  2735. }
  2736. }
  2737. if (errors & DISPC_IRQ_SYNC_LOST) {
  2738. struct omap_overlay_manager *manager = NULL;
  2739. bool enable = false;
  2740. DSSERR("SYNC_LOST, disabling LCD\n");
  2741. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2742. struct omap_overlay_manager *mgr;
  2743. mgr = omap_dss_get_overlay_manager(i);
  2744. if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
  2745. manager = mgr;
  2746. enable = mgr->device->state ==
  2747. OMAP_DSS_DISPLAY_ACTIVE;
  2748. mgr->device->driver->disable(mgr->device);
  2749. break;
  2750. }
  2751. }
  2752. if (manager) {
  2753. struct omap_dss_device *dssdev = manager->device;
  2754. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2755. struct omap_overlay *ovl;
  2756. ovl = omap_dss_get_overlay(i);
  2757. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2758. continue;
  2759. if (ovl->id != 0 && ovl->manager == manager)
  2760. dispc_enable_plane(ovl->id, 0);
  2761. }
  2762. dispc_go(manager->id);
  2763. mdelay(50);
  2764. if (enable)
  2765. dssdev->driver->enable(dssdev);
  2766. }
  2767. }
  2768. if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
  2769. struct omap_overlay_manager *manager = NULL;
  2770. bool enable = false;
  2771. DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
  2772. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2773. struct omap_overlay_manager *mgr;
  2774. mgr = omap_dss_get_overlay_manager(i);
  2775. if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
  2776. manager = mgr;
  2777. enable = mgr->device->state ==
  2778. OMAP_DSS_DISPLAY_ACTIVE;
  2779. mgr->device->driver->disable(mgr->device);
  2780. break;
  2781. }
  2782. }
  2783. if (manager) {
  2784. struct omap_dss_device *dssdev = manager->device;
  2785. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2786. struct omap_overlay *ovl;
  2787. ovl = omap_dss_get_overlay(i);
  2788. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2789. continue;
  2790. if (ovl->id != 0 && ovl->manager == manager)
  2791. dispc_enable_plane(ovl->id, 0);
  2792. }
  2793. dispc_go(manager->id);
  2794. mdelay(50);
  2795. if (enable)
  2796. dssdev->driver->enable(dssdev);
  2797. }
  2798. }
  2799. if (errors & DISPC_IRQ_SYNC_LOST2) {
  2800. struct omap_overlay_manager *manager = NULL;
  2801. bool enable = false;
  2802. DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
  2803. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2804. struct omap_overlay_manager *mgr;
  2805. mgr = omap_dss_get_overlay_manager(i);
  2806. if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
  2807. manager = mgr;
  2808. enable = mgr->device->state ==
  2809. OMAP_DSS_DISPLAY_ACTIVE;
  2810. mgr->device->driver->disable(mgr->device);
  2811. break;
  2812. }
  2813. }
  2814. if (manager) {
  2815. struct omap_dss_device *dssdev = manager->device;
  2816. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2817. struct omap_overlay *ovl;
  2818. ovl = omap_dss_get_overlay(i);
  2819. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2820. continue;
  2821. if (ovl->id != 0 && ovl->manager == manager)
  2822. dispc_enable_plane(ovl->id, 0);
  2823. }
  2824. dispc_go(manager->id);
  2825. mdelay(50);
  2826. if (enable)
  2827. dssdev->driver->enable(dssdev);
  2828. }
  2829. }
  2830. if (errors & DISPC_IRQ_OCP_ERR) {
  2831. DSSERR("OCP_ERR\n");
  2832. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2833. struct omap_overlay_manager *mgr;
  2834. mgr = omap_dss_get_overlay_manager(i);
  2835. if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
  2836. mgr->device->driver->disable(mgr->device);
  2837. }
  2838. }
  2839. spin_lock_irqsave(&dispc.irq_lock, flags);
  2840. dispc.irq_error_mask |= errors;
  2841. _omap_dispc_set_irqs();
  2842. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2843. }
  2844. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2845. {
  2846. void dispc_irq_wait_handler(void *data, u32 mask)
  2847. {
  2848. complete((struct completion *)data);
  2849. }
  2850. int r;
  2851. DECLARE_COMPLETION_ONSTACK(completion);
  2852. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2853. irqmask);
  2854. if (r)
  2855. return r;
  2856. timeout = wait_for_completion_timeout(&completion, timeout);
  2857. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2858. if (timeout == 0)
  2859. return -ETIMEDOUT;
  2860. if (timeout == -ERESTARTSYS)
  2861. return -ERESTARTSYS;
  2862. return 0;
  2863. }
  2864. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2865. unsigned long timeout)
  2866. {
  2867. void dispc_irq_wait_handler(void *data, u32 mask)
  2868. {
  2869. complete((struct completion *)data);
  2870. }
  2871. int r;
  2872. DECLARE_COMPLETION_ONSTACK(completion);
  2873. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2874. irqmask);
  2875. if (r)
  2876. return r;
  2877. timeout = wait_for_completion_interruptible_timeout(&completion,
  2878. timeout);
  2879. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2880. if (timeout == 0)
  2881. return -ETIMEDOUT;
  2882. if (timeout == -ERESTARTSYS)
  2883. return -ERESTARTSYS;
  2884. return 0;
  2885. }
  2886. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2887. void dispc_fake_vsync_irq(void)
  2888. {
  2889. u32 irqstatus = DISPC_IRQ_VSYNC;
  2890. int i;
  2891. WARN_ON(!in_interrupt());
  2892. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2893. struct omap_dispc_isr_data *isr_data;
  2894. isr_data = &dispc.registered_isr[i];
  2895. if (!isr_data->isr)
  2896. continue;
  2897. if (isr_data->mask & irqstatus)
  2898. isr_data->isr(isr_data->arg, irqstatus);
  2899. }
  2900. }
  2901. #endif
  2902. static void _omap_dispc_initialize_irq(void)
  2903. {
  2904. unsigned long flags;
  2905. spin_lock_irqsave(&dispc.irq_lock, flags);
  2906. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2907. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2908. if (dss_has_feature(FEAT_MGR_LCD2))
  2909. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  2910. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2911. * so clear it */
  2912. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  2913. _omap_dispc_set_irqs();
  2914. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2915. }
  2916. void dispc_enable_sidle(void)
  2917. {
  2918. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2919. }
  2920. void dispc_disable_sidle(void)
  2921. {
  2922. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2923. }
  2924. static void _omap_dispc_initial_config(void)
  2925. {
  2926. u32 l;
  2927. l = dispc_read_reg(DISPC_SYSCONFIG);
  2928. l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
  2929. l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
  2930. l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
  2931. l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
  2932. dispc_write_reg(DISPC_SYSCONFIG, l);
  2933. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2934. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2935. l = dispc_read_reg(DISPC_DIVISOR);
  2936. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2937. l = FLD_MOD(l, 1, 0, 0);
  2938. l = FLD_MOD(l, 1, 23, 16);
  2939. dispc_write_reg(DISPC_DIVISOR, l);
  2940. }
  2941. /* FUNCGATED */
  2942. if (dss_has_feature(FEAT_FUNCGATED))
  2943. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2944. /* L3 firewall setting: enable access to OCM RAM */
  2945. /* XXX this should be somewhere in plat-omap */
  2946. if (cpu_is_omap24xx())
  2947. __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
  2948. _dispc_setup_color_conv_coef();
  2949. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2950. dispc_read_plane_fifo_sizes();
  2951. }
  2952. int dispc_enable_plane(enum omap_plane plane, bool enable)
  2953. {
  2954. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2955. enable_clocks(1);
  2956. _dispc_enable_plane(plane, enable);
  2957. enable_clocks(0);
  2958. return 0;
  2959. }
  2960. int dispc_setup_plane(enum omap_plane plane,
  2961. u32 paddr, u16 screen_width,
  2962. u16 pos_x, u16 pos_y,
  2963. u16 width, u16 height,
  2964. u16 out_width, u16 out_height,
  2965. enum omap_color_mode color_mode,
  2966. bool ilace,
  2967. enum omap_dss_rotation_type rotation_type,
  2968. u8 rotation, bool mirror, u8 global_alpha,
  2969. u8 pre_mult_alpha, enum omap_channel channel,
  2970. u32 puv_addr)
  2971. {
  2972. int r = 0;
  2973. DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d, %d, %dx%d -> "
  2974. "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
  2975. plane, paddr, screen_width, pos_x, pos_y,
  2976. width, height,
  2977. out_width, out_height,
  2978. ilace, color_mode,
  2979. rotation, mirror, channel);
  2980. enable_clocks(1);
  2981. r = _dispc_setup_plane(plane,
  2982. paddr, screen_width,
  2983. pos_x, pos_y,
  2984. width, height,
  2985. out_width, out_height,
  2986. color_mode, ilace,
  2987. rotation_type,
  2988. rotation, mirror,
  2989. global_alpha,
  2990. pre_mult_alpha,
  2991. channel, puv_addr);
  2992. enable_clocks(0);
  2993. return r;
  2994. }
  2995. /* DISPC HW IP initialisation */
  2996. static int omap_dispchw_probe(struct platform_device *pdev)
  2997. {
  2998. u32 rev;
  2999. int r = 0;
  3000. struct resource *dispc_mem;
  3001. dispc.pdev = pdev;
  3002. spin_lock_init(&dispc.irq_lock);
  3003. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3004. spin_lock_init(&dispc.irq_stats_lock);
  3005. dispc.irq_stats.last_reset = jiffies;
  3006. #endif
  3007. INIT_WORK(&dispc.error_work, dispc_error_worker);
  3008. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3009. if (!dispc_mem) {
  3010. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  3011. r = -EINVAL;
  3012. goto fail0;
  3013. }
  3014. dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
  3015. if (!dispc.base) {
  3016. DSSERR("can't ioremap DISPC\n");
  3017. r = -ENOMEM;
  3018. goto fail0;
  3019. }
  3020. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3021. if (dispc.irq < 0) {
  3022. DSSERR("platform_get_irq failed\n");
  3023. r = -ENODEV;
  3024. goto fail1;
  3025. }
  3026. r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
  3027. "OMAP DISPC", dispc.pdev);
  3028. if (r < 0) {
  3029. DSSERR("request_irq failed\n");
  3030. goto fail1;
  3031. }
  3032. enable_clocks(1);
  3033. _omap_dispc_initial_config();
  3034. _omap_dispc_initialize_irq();
  3035. dispc_save_context();
  3036. rev = dispc_read_reg(DISPC_REVISION);
  3037. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3038. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3039. enable_clocks(0);
  3040. return 0;
  3041. fail1:
  3042. iounmap(dispc.base);
  3043. fail0:
  3044. return r;
  3045. }
  3046. static int omap_dispchw_remove(struct platform_device *pdev)
  3047. {
  3048. free_irq(dispc.irq, dispc.pdev);
  3049. iounmap(dispc.base);
  3050. return 0;
  3051. }
  3052. static struct platform_driver omap_dispchw_driver = {
  3053. .probe = omap_dispchw_probe,
  3054. .remove = omap_dispchw_remove,
  3055. .driver = {
  3056. .name = "omapdss_dispc",
  3057. .owner = THIS_MODULE,
  3058. },
  3059. };
  3060. int dispc_init_platform_driver(void)
  3061. {
  3062. return platform_driver_register(&omap_dispchw_driver);
  3063. }
  3064. void dispc_uninit_platform_driver(void)
  3065. {
  3066. return platform_driver_unregister(&omap_dispchw_driver);
  3067. }