iwl-core.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/version.h>
  31. #include <net/mac80211.h>
  32. struct iwl_priv; /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-eeprom.h"
  35. #include "iwl-dev.h" /* FIXME: remove */
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-rfkill.h"
  39. #include "iwl-power.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT);
  43. MODULE_LICENSE("GPL");
  44. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_SISO_##s##M_PLCP, \
  47. IWL_RATE_MIMO2_##s##M_PLCP,\
  48. IWL_RATE_MIMO3_##s##M_PLCP,\
  49. IWL_RATE_##r##M_IEEE, \
  50. IWL_RATE_##ip##M_INDEX, \
  51. IWL_RATE_##in##M_INDEX, \
  52. IWL_RATE_##rp##M_INDEX, \
  53. IWL_RATE_##rn##M_INDEX, \
  54. IWL_RATE_##pp##M_INDEX, \
  55. IWL_RATE_##np##M_INDEX }
  56. /*
  57. * Parameter order:
  58. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  59. *
  60. * If there isn't a valid next or previous rate then INV is used which
  61. * maps to IWL_RATE_INVALID
  62. *
  63. */
  64. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  65. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  66. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  67. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  68. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  69. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  70. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  71. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  72. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  73. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  74. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  75. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  76. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  77. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  78. /* FIXME:RS: ^^ should be INV (legacy) */
  79. };
  80. EXPORT_SYMBOL(iwl_rates);
  81. /**
  82. * translate ucode response to mac80211 tx status control values
  83. */
  84. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  85. struct ieee80211_tx_info *control)
  86. {
  87. int rate_index;
  88. control->antenna_sel_tx =
  89. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  90. if (rate_n_flags & RATE_MCS_HT_MSK)
  91. control->flags |= IEEE80211_TX_CTL_OFDM_HT;
  92. if (rate_n_flags & RATE_MCS_GF_MSK)
  93. control->flags |= IEEE80211_TX_CTL_GREEN_FIELD;
  94. if (rate_n_flags & RATE_MCS_FAT_MSK)
  95. control->flags |= IEEE80211_TX_CTL_40_MHZ_WIDTH;
  96. if (rate_n_flags & RATE_MCS_DUP_MSK)
  97. control->flags |= IEEE80211_TX_CTL_DUP_DATA;
  98. if (rate_n_flags & RATE_MCS_SGI_MSK)
  99. control->flags |= IEEE80211_TX_CTL_SHORT_GI;
  100. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  101. if (control->band == IEEE80211_BAND_5GHZ)
  102. rate_index -= IWL_FIRST_OFDM_RATE;
  103. control->tx_rate_idx = rate_index;
  104. }
  105. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  106. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  107. {
  108. int idx = 0;
  109. /* HT rate format */
  110. if (rate_n_flags & RATE_MCS_HT_MSK) {
  111. idx = (rate_n_flags & 0xff);
  112. if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  113. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  114. idx += IWL_FIRST_OFDM_RATE;
  115. /* skip 9M not supported in ht*/
  116. if (idx >= IWL_RATE_9M_INDEX)
  117. idx += 1;
  118. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  119. return idx;
  120. /* legacy rate format, search for match in table */
  121. } else {
  122. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  123. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  124. return idx;
  125. }
  126. return -1;
  127. }
  128. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  129. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  130. EXPORT_SYMBOL(iwl_bcast_addr);
  131. /* This function both allocates and initializes hw and priv. */
  132. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  133. struct ieee80211_ops *hw_ops)
  134. {
  135. struct iwl_priv *priv;
  136. /* mac80211 allocates memory for this device instance, including
  137. * space for this driver's private structure */
  138. struct ieee80211_hw *hw =
  139. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  140. if (hw == NULL) {
  141. IWL_ERROR("Can not allocate network device\n");
  142. goto out;
  143. }
  144. priv = hw->priv;
  145. priv->hw = hw;
  146. out:
  147. return hw;
  148. }
  149. EXPORT_SYMBOL(iwl_alloc_all);
  150. void iwl_hw_detect(struct iwl_priv *priv)
  151. {
  152. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  153. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  154. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  155. }
  156. EXPORT_SYMBOL(iwl_hw_detect);
  157. /* Tell nic where to find the "keep warm" buffer */
  158. int iwl_kw_init(struct iwl_priv *priv)
  159. {
  160. unsigned long flags;
  161. int ret;
  162. spin_lock_irqsave(&priv->lock, flags);
  163. ret = iwl_grab_nic_access(priv);
  164. if (ret)
  165. goto out;
  166. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  167. priv->kw.dma_addr >> 4);
  168. iwl_release_nic_access(priv);
  169. out:
  170. spin_unlock_irqrestore(&priv->lock, flags);
  171. return ret;
  172. }
  173. int iwl_kw_alloc(struct iwl_priv *priv)
  174. {
  175. struct pci_dev *dev = priv->pci_dev;
  176. struct iwl_kw *kw = &priv->kw;
  177. kw->size = IWL_KW_SIZE;
  178. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  179. if (!kw->v_addr)
  180. return -ENOMEM;
  181. return 0;
  182. }
  183. /**
  184. * iwl_kw_free - Free the "keep warm" buffer
  185. */
  186. void iwl_kw_free(struct iwl_priv *priv)
  187. {
  188. struct pci_dev *dev = priv->pci_dev;
  189. struct iwl_kw *kw = &priv->kw;
  190. if (kw->v_addr) {
  191. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  192. memset(kw, 0, sizeof(*kw));
  193. }
  194. }
  195. int iwl_hw_nic_init(struct iwl_priv *priv)
  196. {
  197. unsigned long flags;
  198. struct iwl_rx_queue *rxq = &priv->rxq;
  199. int ret;
  200. /* nic_init */
  201. spin_lock_irqsave(&priv->lock, flags);
  202. priv->cfg->ops->lib->apm_ops.init(priv);
  203. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  204. spin_unlock_irqrestore(&priv->lock, flags);
  205. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  206. priv->cfg->ops->lib->apm_ops.config(priv);
  207. /* Allocate the RX queue, or reset if it is already allocated */
  208. if (!rxq->bd) {
  209. ret = iwl_rx_queue_alloc(priv);
  210. if (ret) {
  211. IWL_ERROR("Unable to initialize Rx queue\n");
  212. return -ENOMEM;
  213. }
  214. } else
  215. iwl_rx_queue_reset(priv, rxq);
  216. iwl_rx_replenish(priv);
  217. iwl_rx_init(priv, rxq);
  218. spin_lock_irqsave(&priv->lock, flags);
  219. rxq->need_update = 1;
  220. iwl_rx_queue_update_write_ptr(priv, rxq);
  221. spin_unlock_irqrestore(&priv->lock, flags);
  222. /* Allocate and init all Tx and Command queues */
  223. ret = iwl_txq_ctx_reset(priv);
  224. if (ret)
  225. return ret;
  226. set_bit(STATUS_INIT, &priv->status);
  227. return 0;
  228. }
  229. EXPORT_SYMBOL(iwl_hw_nic_init);
  230. /**
  231. * iwlcore_clear_stations_table - Clear the driver's station table
  232. *
  233. * NOTE: This does not clear or otherwise alter the device's station table.
  234. */
  235. void iwlcore_clear_stations_table(struct iwl_priv *priv)
  236. {
  237. unsigned long flags;
  238. spin_lock_irqsave(&priv->sta_lock, flags);
  239. priv->num_stations = 0;
  240. if (iwl_is_alive(priv) &&
  241. iwl_send_cmd_pdu_async(priv, REPLY_REMOVE_ALL_STA, 0, NULL, NULL))
  242. IWL_ERROR("Couldn't clear the station table\n");
  243. memset(priv->stations, 0, sizeof(priv->stations));
  244. spin_unlock_irqrestore(&priv->sta_lock, flags);
  245. }
  246. EXPORT_SYMBOL(iwlcore_clear_stations_table);
  247. void iwl_reset_qos(struct iwl_priv *priv)
  248. {
  249. u16 cw_min = 15;
  250. u16 cw_max = 1023;
  251. u8 aifs = 2;
  252. u8 is_legacy = 0;
  253. unsigned long flags;
  254. int i;
  255. spin_lock_irqsave(&priv->lock, flags);
  256. priv->qos_data.qos_active = 0;
  257. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  258. if (priv->qos_data.qos_enable)
  259. priv->qos_data.qos_active = 1;
  260. if (!(priv->active_rate & 0xfff0)) {
  261. cw_min = 31;
  262. is_legacy = 1;
  263. }
  264. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  265. if (priv->qos_data.qos_enable)
  266. priv->qos_data.qos_active = 1;
  267. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  268. cw_min = 31;
  269. is_legacy = 1;
  270. }
  271. if (priv->qos_data.qos_active)
  272. aifs = 3;
  273. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  274. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  275. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  276. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  277. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  278. if (priv->qos_data.qos_active) {
  279. i = 1;
  280. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  281. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  282. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  283. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  284. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  285. i = 2;
  286. priv->qos_data.def_qos_parm.ac[i].cw_min =
  287. cpu_to_le16((cw_min + 1) / 2 - 1);
  288. priv->qos_data.def_qos_parm.ac[i].cw_max =
  289. cpu_to_le16(cw_max);
  290. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  291. if (is_legacy)
  292. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  293. cpu_to_le16(6016);
  294. else
  295. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  296. cpu_to_le16(3008);
  297. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  298. i = 3;
  299. priv->qos_data.def_qos_parm.ac[i].cw_min =
  300. cpu_to_le16((cw_min + 1) / 4 - 1);
  301. priv->qos_data.def_qos_parm.ac[i].cw_max =
  302. cpu_to_le16((cw_max + 1) / 2 - 1);
  303. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  304. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  305. if (is_legacy)
  306. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  307. cpu_to_le16(3264);
  308. else
  309. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  310. cpu_to_le16(1504);
  311. } else {
  312. for (i = 1; i < 4; i++) {
  313. priv->qos_data.def_qos_parm.ac[i].cw_min =
  314. cpu_to_le16(cw_min);
  315. priv->qos_data.def_qos_parm.ac[i].cw_max =
  316. cpu_to_le16(cw_max);
  317. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  318. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  319. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  320. }
  321. }
  322. IWL_DEBUG_QOS("set QoS to default \n");
  323. spin_unlock_irqrestore(&priv->lock, flags);
  324. }
  325. EXPORT_SYMBOL(iwl_reset_qos);
  326. #define MAX_BIT_RATE_40_MHZ 0x96; /* 150 Mbps */
  327. #define MAX_BIT_RATE_20_MHZ 0x48; /* 72 Mbps */
  328. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  329. struct ieee80211_ht_info *ht_info,
  330. enum ieee80211_band band)
  331. {
  332. u16 max_bit_rate = 0;
  333. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  334. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  335. ht_info->cap = 0;
  336. memset(ht_info->supp_mcs_set, 0, 16);
  337. ht_info->ht_supported = 1;
  338. ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
  339. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
  340. ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
  341. (IWL_MIMO_PS_NONE << 2));
  342. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  343. if (priv->hw_params.fat_channel & BIT(band)) {
  344. ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
  345. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
  346. ht_info->supp_mcs_set[4] = 0x01;
  347. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  348. }
  349. if (priv->cfg->mod_params->amsdu_size_8K)
  350. ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
  351. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  352. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  353. ht_info->supp_mcs_set[0] = 0xFF;
  354. if (rx_chains_num >= 2)
  355. ht_info->supp_mcs_set[1] = 0xFF;
  356. if (rx_chains_num >= 3)
  357. ht_info->supp_mcs_set[2] = 0xFF;
  358. /* Highest supported Rx data rate */
  359. max_bit_rate *= rx_chains_num;
  360. ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
  361. ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
  362. /* Tx MCS capabilities */
  363. ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
  364. if (tx_chains_num != rx_chains_num) {
  365. ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
  366. ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
  367. }
  368. }
  369. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  370. struct ieee80211_rate *rates)
  371. {
  372. int i;
  373. for (i = 0; i < IWL_RATE_COUNT; i++) {
  374. rates[i].bitrate = iwl_rates[i].ieee * 5;
  375. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  376. rates[i].hw_value_short = i;
  377. rates[i].flags = 0;
  378. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  379. /*
  380. * If CCK != 1M then set short preamble rate flag.
  381. */
  382. rates[i].flags |=
  383. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  384. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  385. }
  386. }
  387. }
  388. /**
  389. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  390. */
  391. static int iwlcore_init_geos(struct iwl_priv *priv)
  392. {
  393. struct iwl_channel_info *ch;
  394. struct ieee80211_supported_band *sband;
  395. struct ieee80211_channel *channels;
  396. struct ieee80211_channel *geo_ch;
  397. struct ieee80211_rate *rates;
  398. int i = 0;
  399. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  400. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  401. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  402. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  403. return 0;
  404. }
  405. channels = kzalloc(sizeof(struct ieee80211_channel) *
  406. priv->channel_count, GFP_KERNEL);
  407. if (!channels)
  408. return -ENOMEM;
  409. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  410. GFP_KERNEL);
  411. if (!rates) {
  412. kfree(channels);
  413. return -ENOMEM;
  414. }
  415. /* 5.2GHz channels start after the 2.4GHz channels */
  416. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  417. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  418. /* just OFDM */
  419. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  420. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  421. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_5GHZ);
  422. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  423. sband->channels = channels;
  424. /* OFDM & CCK */
  425. sband->bitrates = rates;
  426. sband->n_bitrates = IWL_RATE_COUNT;
  427. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_2GHZ);
  428. priv->ieee_channels = channels;
  429. priv->ieee_rates = rates;
  430. iwlcore_init_hw_rates(priv, rates);
  431. for (i = 0; i < priv->channel_count; i++) {
  432. ch = &priv->channel_info[i];
  433. /* FIXME: might be removed if scan is OK */
  434. if (!is_channel_valid(ch))
  435. continue;
  436. if (is_channel_a_band(ch))
  437. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  438. else
  439. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  440. geo_ch = &sband->channels[sband->n_channels++];
  441. geo_ch->center_freq =
  442. ieee80211_channel_to_frequency(ch->channel);
  443. geo_ch->max_power = ch->max_power_avg;
  444. geo_ch->max_antenna_gain = 0xff;
  445. geo_ch->hw_value = ch->channel;
  446. if (is_channel_valid(ch)) {
  447. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  448. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  449. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  450. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  451. if (ch->flags & EEPROM_CHANNEL_RADAR)
  452. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  453. geo_ch->flags |= ch->fat_extension_channel;
  454. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  455. priv->tx_power_channel_lmt = ch->max_power_avg;
  456. } else {
  457. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  458. }
  459. /* Save flags for reg domain usage */
  460. geo_ch->orig_flags = geo_ch->flags;
  461. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  462. ch->channel, geo_ch->center_freq,
  463. is_channel_a_band(ch) ? "5.2" : "2.4",
  464. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  465. "restricted" : "valid",
  466. geo_ch->flags);
  467. }
  468. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  469. priv->cfg->sku & IWL_SKU_A) {
  470. printk(KERN_INFO DRV_NAME
  471. ": Incorrectly detected BG card as ABG. Please send "
  472. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  473. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  474. priv->cfg->sku &= ~IWL_SKU_A;
  475. }
  476. printk(KERN_INFO DRV_NAME
  477. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  478. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  479. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  480. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  481. return 0;
  482. }
  483. /*
  484. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  485. */
  486. static void iwlcore_free_geos(struct iwl_priv *priv)
  487. {
  488. kfree(priv->ieee_channels);
  489. kfree(priv->ieee_rates);
  490. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  491. }
  492. static u8 is_single_rx_stream(struct iwl_priv *priv)
  493. {
  494. return !priv->current_ht_config.is_ht ||
  495. ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
  496. (priv->current_ht_config.supp_mcs_set[2] == 0)) ||
  497. priv->ps_mode == IWL_MIMO_PS_STATIC;
  498. }
  499. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  500. enum ieee80211_band band,
  501. u16 channel, u8 extension_chan_offset)
  502. {
  503. const struct iwl_channel_info *ch_info;
  504. ch_info = iwl_get_channel_info(priv, band, channel);
  505. if (!is_channel_valid(ch_info))
  506. return 0;
  507. if (extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_ABOVE)
  508. return !(ch_info->fat_extension_channel &
  509. IEEE80211_CHAN_NO_FAT_ABOVE);
  510. else if (extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_BELOW)
  511. return !(ch_info->fat_extension_channel &
  512. IEEE80211_CHAN_NO_FAT_BELOW);
  513. return 0;
  514. }
  515. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  516. struct ieee80211_ht_info *sta_ht_inf)
  517. {
  518. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  519. if ((!iwl_ht_conf->is_ht) ||
  520. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  521. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_NONE))
  522. return 0;
  523. if (sta_ht_inf) {
  524. if ((!sta_ht_inf->ht_supported) ||
  525. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
  526. return 0;
  527. }
  528. return iwl_is_channel_extension(priv, priv->band,
  529. iwl_ht_conf->control_channel,
  530. iwl_ht_conf->extension_chan_offset);
  531. }
  532. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  533. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  534. {
  535. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  536. u32 val;
  537. if (!ht_info->is_ht)
  538. return;
  539. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  540. if (iwl_is_fat_tx_allowed(priv, NULL))
  541. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  542. else
  543. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  544. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  545. if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
  546. IWL_DEBUG_ASSOC("control diff than current %d %d\n",
  547. le16_to_cpu(rxon->channel),
  548. ht_info->control_channel);
  549. return;
  550. }
  551. /* Note: control channel is opposite of extension channel */
  552. switch (ht_info->extension_chan_offset) {
  553. case IEEE80211_HT_IE_CHA_SEC_ABOVE:
  554. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  555. break;
  556. case IEEE80211_HT_IE_CHA_SEC_BELOW:
  557. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  558. break;
  559. case IEEE80211_HT_IE_CHA_SEC_NONE:
  560. default:
  561. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  562. break;
  563. }
  564. val = ht_info->ht_protection;
  565. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  566. iwl_set_rxon_chain(priv);
  567. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  568. "rxon flags 0x%X operation mode :0x%X "
  569. "extension channel offset 0x%x "
  570. "control chan %d\n",
  571. ht_info->supp_mcs_set[0],
  572. ht_info->supp_mcs_set[1],
  573. ht_info->supp_mcs_set[2],
  574. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  575. ht_info->extension_chan_offset,
  576. ht_info->control_channel);
  577. return;
  578. }
  579. EXPORT_SYMBOL(iwl_set_rxon_ht);
  580. /*
  581. * Determine how many receiver/antenna chains to use.
  582. * More provides better reception via diversity. Fewer saves power.
  583. * MIMO (dual stream) requires at least 2, but works better with 3.
  584. * This does not determine *which* chains to use, just how many.
  585. */
  586. static int iwlcore_get_rx_chain_counter(struct iwl_priv *priv,
  587. u8 *idle_state, u8 *rx_state)
  588. {
  589. u8 is_single = is_single_rx_stream(priv);
  590. u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
  591. /* # of Rx chains to use when expecting MIMO. */
  592. if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
  593. *rx_state = 2;
  594. else
  595. *rx_state = 3;
  596. /* # Rx chains when idling and maybe trying to save power */
  597. switch (priv->ps_mode) {
  598. case IWL_MIMO_PS_STATIC:
  599. case IWL_MIMO_PS_DYNAMIC:
  600. *idle_state = (is_cam) ? 2 : 1;
  601. break;
  602. case IWL_MIMO_PS_NONE:
  603. *idle_state = (is_cam) ? *rx_state : 1;
  604. break;
  605. default:
  606. *idle_state = 1;
  607. break;
  608. }
  609. return 0;
  610. }
  611. /**
  612. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  613. *
  614. * Selects how many and which Rx receivers/antennas/chains to use.
  615. * This should not be used for scan command ... it puts data in wrong place.
  616. */
  617. void iwl_set_rxon_chain(struct iwl_priv *priv)
  618. {
  619. u8 is_single = is_single_rx_stream(priv);
  620. u8 idle_state, rx_state;
  621. priv->staging_rxon.rx_chain = 0;
  622. rx_state = idle_state = 3;
  623. /* Tell uCode which antennas are actually connected.
  624. * Before first association, we assume all antennas are connected.
  625. * Just after first association, iwl_chain_noise_calibration()
  626. * checks which antennas actually *are* connected. */
  627. priv->staging_rxon.rx_chain |=
  628. cpu_to_le16(priv->hw_params.valid_rx_ant <<
  629. RXON_RX_CHAIN_VALID_POS);
  630. /* How many receivers should we use? */
  631. iwlcore_get_rx_chain_counter(priv, &idle_state, &rx_state);
  632. priv->staging_rxon.rx_chain |=
  633. cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
  634. priv->staging_rxon.rx_chain |=
  635. cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
  636. if (!is_single && (rx_state >= 2) &&
  637. !test_bit(STATUS_POWER_PMI, &priv->status))
  638. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  639. else
  640. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  641. IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
  642. }
  643. EXPORT_SYMBOL(iwl_set_rxon_chain);
  644. /**
  645. * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
  646. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  647. * @channel: Any channel valid for the requested phymode
  648. * In addition to setting the staging RXON, priv->phymode is also set.
  649. *
  650. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  651. * in the staging RXON flag structure based on the phymode
  652. */
  653. int iwl_set_rxon_channel(struct iwl_priv *priv,
  654. enum ieee80211_band band,
  655. u16 channel)
  656. {
  657. if (!iwl_get_channel_info(priv, band, channel)) {
  658. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  659. channel, band);
  660. return -EINVAL;
  661. }
  662. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  663. (priv->band == band))
  664. return 0;
  665. priv->staging_rxon.channel = cpu_to_le16(channel);
  666. if (band == IEEE80211_BAND_5GHZ)
  667. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  668. else
  669. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  670. priv->band = band;
  671. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  672. return 0;
  673. }
  674. EXPORT_SYMBOL(iwl_set_rxon_channel);
  675. int iwl_setup_mac(struct iwl_priv *priv)
  676. {
  677. int ret;
  678. struct ieee80211_hw *hw = priv->hw;
  679. hw->rate_control_algorithm = "iwl-4965-rs";
  680. /* Tell mac80211 our characteristics */
  681. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  682. IEEE80211_HW_SIGNAL_DBM |
  683. IEEE80211_HW_NOISE_DBM;
  684. /* Default value; 4 EDCA QOS priorities */
  685. hw->queues = 4;
  686. /* Enhanced value; more queues, to support 11n aggregation */
  687. hw->ampdu_queues = 12;
  688. hw->conf.beacon_int = 100;
  689. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  690. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  691. &priv->bands[IEEE80211_BAND_2GHZ];
  692. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  693. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  694. &priv->bands[IEEE80211_BAND_5GHZ];
  695. ret = ieee80211_register_hw(priv->hw);
  696. if (ret) {
  697. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  698. return ret;
  699. }
  700. priv->mac80211_registered = 1;
  701. return 0;
  702. }
  703. EXPORT_SYMBOL(iwl_setup_mac);
  704. int iwl_init_drv(struct iwl_priv *priv)
  705. {
  706. int ret;
  707. int i;
  708. priv->retry_rate = 1;
  709. priv->ibss_beacon = NULL;
  710. spin_lock_init(&priv->lock);
  711. spin_lock_init(&priv->power_data.lock);
  712. spin_lock_init(&priv->sta_lock);
  713. spin_lock_init(&priv->hcmd_lock);
  714. spin_lock_init(&priv->lq_mngr.lock);
  715. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
  716. INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
  717. INIT_LIST_HEAD(&priv->free_frames);
  718. mutex_init(&priv->mutex);
  719. /* Clear the driver's (not device's) station table */
  720. iwlcore_clear_stations_table(priv);
  721. priv->data_retry_limit = -1;
  722. priv->ieee_channels = NULL;
  723. priv->ieee_rates = NULL;
  724. priv->band = IEEE80211_BAND_2GHZ;
  725. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  726. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  727. priv->ps_mode = IWL_MIMO_PS_NONE;
  728. /* Choose which receivers/antennas to use */
  729. iwl_set_rxon_chain(priv);
  730. iwl_init_scan_params(priv);
  731. if (priv->cfg->mod_params->enable_qos)
  732. priv->qos_data.qos_enable = 1;
  733. iwl_reset_qos(priv);
  734. priv->qos_data.qos_active = 0;
  735. priv->qos_data.qos_cap.val = 0;
  736. iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
  737. priv->rates_mask = IWL_RATES_MASK;
  738. /* If power management is turned on, default to AC mode */
  739. priv->power_mode = IWL_POWER_AC;
  740. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  741. ret = iwl_init_channel_map(priv);
  742. if (ret) {
  743. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  744. goto err;
  745. }
  746. ret = iwlcore_init_geos(priv);
  747. if (ret) {
  748. IWL_ERROR("initializing geos failed: %d\n", ret);
  749. goto err_free_channel_map;
  750. }
  751. return 0;
  752. err_free_channel_map:
  753. iwl_free_channel_map(priv);
  754. err:
  755. return ret;
  756. }
  757. EXPORT_SYMBOL(iwl_init_drv);
  758. void iwl_free_calib_results(struct iwl_priv *priv)
  759. {
  760. kfree(priv->calib_results.lo_res);
  761. priv->calib_results.lo_res = NULL;
  762. priv->calib_results.lo_res_len = 0;
  763. kfree(priv->calib_results.tx_iq_res);
  764. priv->calib_results.tx_iq_res = NULL;
  765. priv->calib_results.tx_iq_res_len = 0;
  766. kfree(priv->calib_results.tx_iq_perd_res);
  767. priv->calib_results.tx_iq_perd_res = NULL;
  768. priv->calib_results.tx_iq_perd_res_len = 0;
  769. }
  770. EXPORT_SYMBOL(iwl_free_calib_results);
  771. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  772. {
  773. int ret = 0;
  774. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  775. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  776. priv->tx_power_user_lmt);
  777. return -EINVAL;
  778. }
  779. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  780. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  781. priv->tx_power_user_lmt);
  782. return -EINVAL;
  783. }
  784. if (priv->tx_power_user_lmt != tx_power)
  785. force = true;
  786. priv->tx_power_user_lmt = tx_power;
  787. if (force && priv->cfg->ops->lib->send_tx_power)
  788. ret = priv->cfg->ops->lib->send_tx_power(priv);
  789. return ret;
  790. }
  791. EXPORT_SYMBOL(iwl_set_tx_power);
  792. void iwl_uninit_drv(struct iwl_priv *priv)
  793. {
  794. iwl_free_calib_results(priv);
  795. iwlcore_free_geos(priv);
  796. iwl_free_channel_map(priv);
  797. kfree(priv->scan);
  798. }
  799. EXPORT_SYMBOL(iwl_uninit_drv);
  800. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  801. {
  802. u32 stat_flags = 0;
  803. struct iwl_host_cmd cmd = {
  804. .id = REPLY_STATISTICS_CMD,
  805. .meta.flags = flags,
  806. .len = sizeof(stat_flags),
  807. .data = (u8 *) &stat_flags,
  808. };
  809. return iwl_send_cmd(priv, &cmd);
  810. }
  811. EXPORT_SYMBOL(iwl_send_statistics_request);
  812. /**
  813. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  814. * using sample data 100 bytes apart. If these sample points are good,
  815. * it's a pretty good bet that everything between them is good, too.
  816. */
  817. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  818. {
  819. u32 val;
  820. int ret = 0;
  821. u32 errcnt = 0;
  822. u32 i;
  823. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  824. ret = iwl_grab_nic_access(priv);
  825. if (ret)
  826. return ret;
  827. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  828. /* read data comes through single port, auto-incr addr */
  829. /* NOTE: Use the debugless read so we don't flood kernel log
  830. * if IWL_DL_IO is set */
  831. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  832. i + RTC_INST_LOWER_BOUND);
  833. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  834. if (val != le32_to_cpu(*image)) {
  835. ret = -EIO;
  836. errcnt++;
  837. if (errcnt >= 3)
  838. break;
  839. }
  840. }
  841. iwl_release_nic_access(priv);
  842. return ret;
  843. }
  844. /**
  845. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  846. * looking at all data.
  847. */
  848. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  849. u32 len)
  850. {
  851. u32 val;
  852. u32 save_len = len;
  853. int ret = 0;
  854. u32 errcnt;
  855. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  856. ret = iwl_grab_nic_access(priv);
  857. if (ret)
  858. return ret;
  859. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  860. errcnt = 0;
  861. for (; len > 0; len -= sizeof(u32), image++) {
  862. /* read data comes through single port, auto-incr addr */
  863. /* NOTE: Use the debugless read so we don't flood kernel log
  864. * if IWL_DL_IO is set */
  865. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  866. if (val != le32_to_cpu(*image)) {
  867. IWL_ERROR("uCode INST section is invalid at "
  868. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  869. save_len - len, val, le32_to_cpu(*image));
  870. ret = -EIO;
  871. errcnt++;
  872. if (errcnt >= 20)
  873. break;
  874. }
  875. }
  876. iwl_release_nic_access(priv);
  877. if (!errcnt)
  878. IWL_DEBUG_INFO
  879. ("ucode image in INSTRUCTION memory is good\n");
  880. return ret;
  881. }
  882. /**
  883. * iwl_verify_ucode - determine which instruction image is in SRAM,
  884. * and verify its contents
  885. */
  886. int iwl_verify_ucode(struct iwl_priv *priv)
  887. {
  888. __le32 *image;
  889. u32 len;
  890. int ret;
  891. /* Try bootstrap */
  892. image = (__le32 *)priv->ucode_boot.v_addr;
  893. len = priv->ucode_boot.len;
  894. ret = iwlcore_verify_inst_sparse(priv, image, len);
  895. if (!ret) {
  896. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  897. return 0;
  898. }
  899. /* Try initialize */
  900. image = (__le32 *)priv->ucode_init.v_addr;
  901. len = priv->ucode_init.len;
  902. ret = iwlcore_verify_inst_sparse(priv, image, len);
  903. if (!ret) {
  904. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  905. return 0;
  906. }
  907. /* Try runtime/protocol */
  908. image = (__le32 *)priv->ucode_code.v_addr;
  909. len = priv->ucode_code.len;
  910. ret = iwlcore_verify_inst_sparse(priv, image, len);
  911. if (!ret) {
  912. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  913. return 0;
  914. }
  915. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  916. /* Since nothing seems to match, show first several data entries in
  917. * instruction SRAM, so maybe visual inspection will give a clue.
  918. * Selection of bootstrap image (vs. other images) is arbitrary. */
  919. image = (__le32 *)priv->ucode_boot.v_addr;
  920. len = priv->ucode_boot.len;
  921. ret = iwl_verify_inst_full(priv, image, len);
  922. return ret;
  923. }
  924. EXPORT_SYMBOL(iwl_verify_ucode);
  925. static const char *desc_lookup(int i)
  926. {
  927. switch (i) {
  928. case 1:
  929. return "FAIL";
  930. case 2:
  931. return "BAD_PARAM";
  932. case 3:
  933. return "BAD_CHECKSUM";
  934. case 4:
  935. return "NMI_INTERRUPT";
  936. case 5:
  937. return "SYSASSERT";
  938. case 6:
  939. return "FATAL_ERROR";
  940. }
  941. return "UNKNOWN";
  942. }
  943. #define ERROR_START_OFFSET (1 * sizeof(u32))
  944. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  945. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  946. {
  947. u32 data2, line;
  948. u32 desc, time, count, base, data1;
  949. u32 blink1, blink2, ilink1, ilink2;
  950. int ret;
  951. if (priv->ucode_type == UCODE_INIT)
  952. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  953. else
  954. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  955. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  956. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  957. return;
  958. }
  959. ret = iwl_grab_nic_access(priv);
  960. if (ret) {
  961. IWL_WARNING("Can not read from adapter at this time.\n");
  962. return;
  963. }
  964. count = iwl_read_targ_mem(priv, base);
  965. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  966. IWL_ERROR("Start IWL Error Log Dump:\n");
  967. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  968. }
  969. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  970. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  971. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  972. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  973. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  974. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  975. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  976. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  977. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  978. IWL_ERROR("Desc Time "
  979. "data1 data2 line\n");
  980. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  981. desc_lookup(desc), desc, time, data1, data2, line);
  982. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  983. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  984. ilink1, ilink2);
  985. iwl_release_nic_access(priv);
  986. }
  987. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  988. #define EVENT_START_OFFSET (4 * sizeof(u32))
  989. /**
  990. * iwl_print_event_log - Dump error event log to syslog
  991. *
  992. * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
  993. */
  994. void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  995. u32 num_events, u32 mode)
  996. {
  997. u32 i;
  998. u32 base; /* SRAM byte address of event log header */
  999. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1000. u32 ptr; /* SRAM byte address of log data */
  1001. u32 ev, time, data; /* event log data */
  1002. if (num_events == 0)
  1003. return;
  1004. if (priv->ucode_type == UCODE_INIT)
  1005. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1006. else
  1007. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1008. if (mode == 0)
  1009. event_size = 2 * sizeof(u32);
  1010. else
  1011. event_size = 3 * sizeof(u32);
  1012. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1013. /* "time" is actually "data" for mode 0 (no timestamp).
  1014. * place event id # at far right for easier visual parsing. */
  1015. for (i = 0; i < num_events; i++) {
  1016. ev = iwl_read_targ_mem(priv, ptr);
  1017. ptr += sizeof(u32);
  1018. time = iwl_read_targ_mem(priv, ptr);
  1019. ptr += sizeof(u32);
  1020. if (mode == 0) {
  1021. /* data, ev */
  1022. IWL_ERROR("EVT_LOG:0x%08x:%04u\n", time, ev);
  1023. } else {
  1024. data = iwl_read_targ_mem(priv, ptr);
  1025. ptr += sizeof(u32);
  1026. IWL_ERROR("EVT_LOGT:%010u:0x%08x:%04u\n",
  1027. time, data, ev);
  1028. }
  1029. }
  1030. }
  1031. EXPORT_SYMBOL(iwl_print_event_log);
  1032. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1033. {
  1034. int ret;
  1035. u32 base; /* SRAM byte address of event log header */
  1036. u32 capacity; /* event log capacity in # entries */
  1037. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1038. u32 num_wraps; /* # times uCode wrapped to top of log */
  1039. u32 next_entry; /* index of next entry to be written by uCode */
  1040. u32 size; /* # entries that we'll print */
  1041. if (priv->ucode_type == UCODE_INIT)
  1042. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1043. else
  1044. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1045. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1046. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1047. return;
  1048. }
  1049. ret = iwl_grab_nic_access(priv);
  1050. if (ret) {
  1051. IWL_WARNING("Can not read from adapter at this time.\n");
  1052. return;
  1053. }
  1054. /* event log header */
  1055. capacity = iwl_read_targ_mem(priv, base);
  1056. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1057. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1058. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1059. size = num_wraps ? capacity : next_entry;
  1060. /* bail out if nothing in log */
  1061. if (size == 0) {
  1062. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1063. iwl_release_nic_access(priv);
  1064. return;
  1065. }
  1066. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1067. size, num_wraps);
  1068. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1069. * i.e the next one that uCode would fill. */
  1070. if (num_wraps)
  1071. iwl_print_event_log(priv, next_entry,
  1072. capacity - next_entry, mode);
  1073. /* (then/else) start at top of log */
  1074. iwl_print_event_log(priv, 0, next_entry, mode);
  1075. iwl_release_nic_access(priv);
  1076. }
  1077. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1078. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1079. {
  1080. struct iwl_ct_kill_config cmd;
  1081. unsigned long flags;
  1082. int ret = 0;
  1083. spin_lock_irqsave(&priv->lock, flags);
  1084. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1085. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1086. spin_unlock_irqrestore(&priv->lock, flags);
  1087. cmd.critical_temperature_R =
  1088. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1089. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1090. sizeof(cmd), &cmd);
  1091. if (ret)
  1092. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  1093. else
  1094. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1095. "critical temperature is %d\n",
  1096. cmd.critical_temperature_R);
  1097. }
  1098. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1099. /*
  1100. * CARD_STATE_CMD
  1101. *
  1102. * Use: Sets the device's internal card state to enable, disable, or halt
  1103. *
  1104. * When in the 'enable' state the card operates as normal.
  1105. * When in the 'disable' state, the card enters into a low power mode.
  1106. * When in the 'halt' state, the card is shut down and must be fully
  1107. * restarted to come back on.
  1108. */
  1109. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1110. {
  1111. struct iwl_host_cmd cmd = {
  1112. .id = REPLY_CARD_STATE_CMD,
  1113. .len = sizeof(u32),
  1114. .data = &flags,
  1115. .meta.flags = meta_flag,
  1116. };
  1117. return iwl_send_cmd(priv, &cmd);
  1118. }
  1119. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1120. {
  1121. unsigned long flags;
  1122. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1123. return;
  1124. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1125. iwl_scan_cancel(priv);
  1126. /* FIXME: This is a workaround for AP */
  1127. if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
  1128. spin_lock_irqsave(&priv->lock, flags);
  1129. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1130. CSR_UCODE_SW_BIT_RFKILL);
  1131. spin_unlock_irqrestore(&priv->lock, flags);
  1132. /* call the host command only if no hw rf-kill set */
  1133. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1134. iwl_is_ready(priv))
  1135. iwl_send_card_state(priv,
  1136. CARD_STATE_CMD_DISABLE, 0);
  1137. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1138. /* make sure mac80211 stop sending Tx frame */
  1139. if (priv->mac80211_registered)
  1140. ieee80211_stop_queues(priv->hw);
  1141. }
  1142. }
  1143. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1144. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1145. {
  1146. unsigned long flags;
  1147. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1148. return 0;
  1149. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1150. spin_lock_irqsave(&priv->lock, flags);
  1151. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1152. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1153. spin_unlock_irqrestore(&priv->lock, flags);
  1154. /* wake up ucode */
  1155. msleep(10);
  1156. spin_lock_irqsave(&priv->lock, flags);
  1157. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1158. if (!iwl_grab_nic_access(priv))
  1159. iwl_release_nic_access(priv);
  1160. spin_unlock_irqrestore(&priv->lock, flags);
  1161. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1162. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1163. "disabled by HW switch\n");
  1164. return 0;
  1165. }
  1166. if (priv->is_open)
  1167. queue_work(priv->workqueue, &priv->restart);
  1168. return 1;
  1169. }
  1170. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);