svm.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include <linux/kvm_host.h>
  17. #include "kvm_svm.h"
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/vmalloc.h>
  23. #include <linux/highmem.h>
  24. #include <linux/sched.h>
  25. #include <asm/desc.h>
  26. MODULE_AUTHOR("Qumranet");
  27. MODULE_LICENSE("GPL");
  28. #define IOPM_ALLOC_ORDER 2
  29. #define MSRPM_ALLOC_ORDER 1
  30. #define DB_VECTOR 1
  31. #define UD_VECTOR 6
  32. #define GP_VECTOR 13
  33. #define DR7_GD_MASK (1 << 13)
  34. #define DR6_BD_MASK (1 << 13)
  35. #define SEG_TYPE_LDT 2
  36. #define SEG_TYPE_BUSY_TSS16 3
  37. #define SVM_FEATURE_NPT (1 << 0)
  38. #define SVM_FEATURE_LBRV (1 << 1)
  39. #define SVM_DEATURE_SVML (1 << 2)
  40. #define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
  41. /* enable NPT for AMD64 and X86 with PAE */
  42. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
  43. static bool npt_enabled = true;
  44. #else
  45. static bool npt_enabled = false;
  46. #endif
  47. static int npt = 1;
  48. module_param(npt, int, S_IRUGO);
  49. static void kvm_reput_irq(struct vcpu_svm *svm);
  50. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  51. {
  52. return container_of(vcpu, struct vcpu_svm, vcpu);
  53. }
  54. unsigned long iopm_base;
  55. struct kvm_ldttss_desc {
  56. u16 limit0;
  57. u16 base0;
  58. unsigned base1 : 8, type : 5, dpl : 2, p : 1;
  59. unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
  60. u32 base3;
  61. u32 zero1;
  62. } __attribute__((packed));
  63. struct svm_cpu_data {
  64. int cpu;
  65. u64 asid_generation;
  66. u32 max_asid;
  67. u32 next_asid;
  68. struct kvm_ldttss_desc *tss_desc;
  69. struct page *save_area;
  70. };
  71. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  72. static uint32_t svm_features;
  73. struct svm_init_data {
  74. int cpu;
  75. int r;
  76. };
  77. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  78. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  79. #define MSRS_RANGE_SIZE 2048
  80. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  81. #define MAX_INST_SIZE 15
  82. static inline u32 svm_has(u32 feat)
  83. {
  84. return svm_features & feat;
  85. }
  86. static inline u8 pop_irq(struct kvm_vcpu *vcpu)
  87. {
  88. int word_index = __ffs(vcpu->arch.irq_summary);
  89. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  90. int irq = word_index * BITS_PER_LONG + bit_index;
  91. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  92. if (!vcpu->arch.irq_pending[word_index])
  93. clear_bit(word_index, &vcpu->arch.irq_summary);
  94. return irq;
  95. }
  96. static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
  97. {
  98. set_bit(irq, vcpu->arch.irq_pending);
  99. set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  100. }
  101. static inline void clgi(void)
  102. {
  103. asm volatile (SVM_CLGI);
  104. }
  105. static inline void stgi(void)
  106. {
  107. asm volatile (SVM_STGI);
  108. }
  109. static inline void invlpga(unsigned long addr, u32 asid)
  110. {
  111. asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
  112. }
  113. static inline unsigned long kvm_read_cr2(void)
  114. {
  115. unsigned long cr2;
  116. asm volatile ("mov %%cr2, %0" : "=r" (cr2));
  117. return cr2;
  118. }
  119. static inline void kvm_write_cr2(unsigned long val)
  120. {
  121. asm volatile ("mov %0, %%cr2" :: "r" (val));
  122. }
  123. static inline unsigned long read_dr6(void)
  124. {
  125. unsigned long dr6;
  126. asm volatile ("mov %%dr6, %0" : "=r" (dr6));
  127. return dr6;
  128. }
  129. static inline void write_dr6(unsigned long val)
  130. {
  131. asm volatile ("mov %0, %%dr6" :: "r" (val));
  132. }
  133. static inline unsigned long read_dr7(void)
  134. {
  135. unsigned long dr7;
  136. asm volatile ("mov %%dr7, %0" : "=r" (dr7));
  137. return dr7;
  138. }
  139. static inline void write_dr7(unsigned long val)
  140. {
  141. asm volatile ("mov %0, %%dr7" :: "r" (val));
  142. }
  143. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  144. {
  145. to_svm(vcpu)->asid_generation--;
  146. }
  147. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  148. {
  149. force_new_asid(vcpu);
  150. }
  151. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  152. {
  153. if (!npt_enabled && !(efer & EFER_LMA))
  154. efer &= ~EFER_LME;
  155. to_svm(vcpu)->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
  156. vcpu->arch.shadow_efer = efer;
  157. }
  158. static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  159. bool has_error_code, u32 error_code)
  160. {
  161. struct vcpu_svm *svm = to_svm(vcpu);
  162. svm->vmcb->control.event_inj = nr
  163. | SVM_EVTINJ_VALID
  164. | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
  165. | SVM_EVTINJ_TYPE_EXEPT;
  166. svm->vmcb->control.event_inj_err = error_code;
  167. }
  168. static bool svm_exception_injected(struct kvm_vcpu *vcpu)
  169. {
  170. struct vcpu_svm *svm = to_svm(vcpu);
  171. return !(svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID);
  172. }
  173. static int is_external_interrupt(u32 info)
  174. {
  175. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  176. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  177. }
  178. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  179. {
  180. struct vcpu_svm *svm = to_svm(vcpu);
  181. if (!svm->next_rip) {
  182. printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
  183. return;
  184. }
  185. if (svm->next_rip - svm->vmcb->save.rip > MAX_INST_SIZE)
  186. printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
  187. __FUNCTION__,
  188. svm->vmcb->save.rip,
  189. svm->next_rip);
  190. vcpu->arch.rip = svm->vmcb->save.rip = svm->next_rip;
  191. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  192. vcpu->arch.interrupt_window_open = 1;
  193. }
  194. static int has_svm(void)
  195. {
  196. uint32_t eax, ebx, ecx, edx;
  197. if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
  198. printk(KERN_INFO "has_svm: not amd\n");
  199. return 0;
  200. }
  201. cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
  202. if (eax < SVM_CPUID_FUNC) {
  203. printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
  204. return 0;
  205. }
  206. cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
  207. if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
  208. printk(KERN_DEBUG "has_svm: svm not available\n");
  209. return 0;
  210. }
  211. return 1;
  212. }
  213. static void svm_hardware_disable(void *garbage)
  214. {
  215. struct svm_cpu_data *svm_data
  216. = per_cpu(svm_data, raw_smp_processor_id());
  217. if (svm_data) {
  218. uint64_t efer;
  219. wrmsrl(MSR_VM_HSAVE_PA, 0);
  220. rdmsrl(MSR_EFER, efer);
  221. wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
  222. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  223. __free_page(svm_data->save_area);
  224. kfree(svm_data);
  225. }
  226. }
  227. static void svm_hardware_enable(void *garbage)
  228. {
  229. struct svm_cpu_data *svm_data;
  230. uint64_t efer;
  231. #ifdef CONFIG_X86_64
  232. struct desc_ptr gdt_descr;
  233. #else
  234. struct desc_ptr gdt_descr;
  235. #endif
  236. struct desc_struct *gdt;
  237. int me = raw_smp_processor_id();
  238. if (!has_svm()) {
  239. printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
  240. return;
  241. }
  242. svm_data = per_cpu(svm_data, me);
  243. if (!svm_data) {
  244. printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
  245. me);
  246. return;
  247. }
  248. svm_data->asid_generation = 1;
  249. svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  250. svm_data->next_asid = svm_data->max_asid + 1;
  251. asm volatile ("sgdt %0" : "=m"(gdt_descr));
  252. gdt = (struct desc_struct *)gdt_descr.address;
  253. svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  254. rdmsrl(MSR_EFER, efer);
  255. wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
  256. wrmsrl(MSR_VM_HSAVE_PA,
  257. page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
  258. }
  259. static int svm_cpu_init(int cpu)
  260. {
  261. struct svm_cpu_data *svm_data;
  262. int r;
  263. svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  264. if (!svm_data)
  265. return -ENOMEM;
  266. svm_data->cpu = cpu;
  267. svm_data->save_area = alloc_page(GFP_KERNEL);
  268. r = -ENOMEM;
  269. if (!svm_data->save_area)
  270. goto err_1;
  271. per_cpu(svm_data, cpu) = svm_data;
  272. return 0;
  273. err_1:
  274. kfree(svm_data);
  275. return r;
  276. }
  277. static void set_msr_interception(u32 *msrpm, unsigned msr,
  278. int read, int write)
  279. {
  280. int i;
  281. for (i = 0; i < NUM_MSR_MAPS; i++) {
  282. if (msr >= msrpm_ranges[i] &&
  283. msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
  284. u32 msr_offset = (i * MSRS_IN_RANGE + msr -
  285. msrpm_ranges[i]) * 2;
  286. u32 *base = msrpm + (msr_offset / 32);
  287. u32 msr_shift = msr_offset % 32;
  288. u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
  289. *base = (*base & ~(0x3 << msr_shift)) |
  290. (mask << msr_shift);
  291. return;
  292. }
  293. }
  294. BUG();
  295. }
  296. static void svm_vcpu_init_msrpm(u32 *msrpm)
  297. {
  298. memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  299. #ifdef CONFIG_X86_64
  300. set_msr_interception(msrpm, MSR_GS_BASE, 1, 1);
  301. set_msr_interception(msrpm, MSR_FS_BASE, 1, 1);
  302. set_msr_interception(msrpm, MSR_KERNEL_GS_BASE, 1, 1);
  303. set_msr_interception(msrpm, MSR_LSTAR, 1, 1);
  304. set_msr_interception(msrpm, MSR_CSTAR, 1, 1);
  305. set_msr_interception(msrpm, MSR_SYSCALL_MASK, 1, 1);
  306. #endif
  307. set_msr_interception(msrpm, MSR_K6_STAR, 1, 1);
  308. set_msr_interception(msrpm, MSR_IA32_SYSENTER_CS, 1, 1);
  309. set_msr_interception(msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
  310. set_msr_interception(msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
  311. }
  312. static void svm_enable_lbrv(struct vcpu_svm *svm)
  313. {
  314. u32 *msrpm = svm->msrpm;
  315. svm->vmcb->control.lbr_ctl = 1;
  316. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
  317. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
  318. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
  319. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
  320. }
  321. static void svm_disable_lbrv(struct vcpu_svm *svm)
  322. {
  323. u32 *msrpm = svm->msrpm;
  324. svm->vmcb->control.lbr_ctl = 0;
  325. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
  326. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
  327. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
  328. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
  329. }
  330. static __init int svm_hardware_setup(void)
  331. {
  332. int cpu;
  333. struct page *iopm_pages;
  334. void *iopm_va;
  335. int r;
  336. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  337. if (!iopm_pages)
  338. return -ENOMEM;
  339. iopm_va = page_address(iopm_pages);
  340. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  341. clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
  342. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  343. if (boot_cpu_has(X86_FEATURE_NX))
  344. kvm_enable_efer_bits(EFER_NX);
  345. for_each_online_cpu(cpu) {
  346. r = svm_cpu_init(cpu);
  347. if (r)
  348. goto err;
  349. }
  350. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  351. if (!svm_has(SVM_FEATURE_NPT))
  352. npt_enabled = false;
  353. if (npt_enabled && !npt) {
  354. printk(KERN_INFO "kvm: Nested Paging disabled\n");
  355. npt_enabled = false;
  356. }
  357. if (npt_enabled) {
  358. printk(KERN_INFO "kvm: Nested Paging enabled\n");
  359. kvm_enable_tdp();
  360. }
  361. return 0;
  362. err:
  363. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  364. iopm_base = 0;
  365. return r;
  366. }
  367. static __exit void svm_hardware_unsetup(void)
  368. {
  369. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  370. iopm_base = 0;
  371. }
  372. static void init_seg(struct vmcb_seg *seg)
  373. {
  374. seg->selector = 0;
  375. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  376. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  377. seg->limit = 0xffff;
  378. seg->base = 0;
  379. }
  380. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  381. {
  382. seg->selector = 0;
  383. seg->attrib = SVM_SELECTOR_P_MASK | type;
  384. seg->limit = 0xffff;
  385. seg->base = 0;
  386. }
  387. static void init_vmcb(struct vcpu_svm *svm)
  388. {
  389. struct vmcb_control_area *control = &svm->vmcb->control;
  390. struct vmcb_save_area *save = &svm->vmcb->save;
  391. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  392. INTERCEPT_CR3_MASK |
  393. INTERCEPT_CR4_MASK |
  394. INTERCEPT_CR8_MASK;
  395. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  396. INTERCEPT_CR3_MASK |
  397. INTERCEPT_CR4_MASK |
  398. INTERCEPT_CR8_MASK;
  399. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  400. INTERCEPT_DR1_MASK |
  401. INTERCEPT_DR2_MASK |
  402. INTERCEPT_DR3_MASK;
  403. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  404. INTERCEPT_DR1_MASK |
  405. INTERCEPT_DR2_MASK |
  406. INTERCEPT_DR3_MASK |
  407. INTERCEPT_DR5_MASK |
  408. INTERCEPT_DR7_MASK;
  409. control->intercept_exceptions = (1 << PF_VECTOR) |
  410. (1 << UD_VECTOR);
  411. control->intercept = (1ULL << INTERCEPT_INTR) |
  412. (1ULL << INTERCEPT_NMI) |
  413. (1ULL << INTERCEPT_SMI) |
  414. /*
  415. * selective cr0 intercept bug?
  416. * 0: 0f 22 d8 mov %eax,%cr3
  417. * 3: 0f 20 c0 mov %cr0,%eax
  418. * 6: 0d 00 00 00 80 or $0x80000000,%eax
  419. * b: 0f 22 c0 mov %eax,%cr0
  420. * set cr3 ->interception
  421. * get cr0 ->interception
  422. * set cr0 -> no interception
  423. */
  424. /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
  425. (1ULL << INTERCEPT_CPUID) |
  426. (1ULL << INTERCEPT_INVD) |
  427. (1ULL << INTERCEPT_HLT) |
  428. (1ULL << INTERCEPT_INVLPGA) |
  429. (1ULL << INTERCEPT_IOIO_PROT) |
  430. (1ULL << INTERCEPT_MSR_PROT) |
  431. (1ULL << INTERCEPT_TASK_SWITCH) |
  432. (1ULL << INTERCEPT_SHUTDOWN) |
  433. (1ULL << INTERCEPT_VMRUN) |
  434. (1ULL << INTERCEPT_VMMCALL) |
  435. (1ULL << INTERCEPT_VMLOAD) |
  436. (1ULL << INTERCEPT_VMSAVE) |
  437. (1ULL << INTERCEPT_STGI) |
  438. (1ULL << INTERCEPT_CLGI) |
  439. (1ULL << INTERCEPT_SKINIT) |
  440. (1ULL << INTERCEPT_WBINVD) |
  441. (1ULL << INTERCEPT_MONITOR) |
  442. (1ULL << INTERCEPT_MWAIT);
  443. control->iopm_base_pa = iopm_base;
  444. control->msrpm_base_pa = __pa(svm->msrpm);
  445. control->tsc_offset = 0;
  446. control->int_ctl = V_INTR_MASKING_MASK;
  447. init_seg(&save->es);
  448. init_seg(&save->ss);
  449. init_seg(&save->ds);
  450. init_seg(&save->fs);
  451. init_seg(&save->gs);
  452. save->cs.selector = 0xf000;
  453. /* Executable/Readable Code Segment */
  454. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  455. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  456. save->cs.limit = 0xffff;
  457. /*
  458. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  459. * be consistent with it.
  460. *
  461. * Replace when we have real mode working for vmx.
  462. */
  463. save->cs.base = 0xf0000;
  464. save->gdtr.limit = 0xffff;
  465. save->idtr.limit = 0xffff;
  466. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  467. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  468. save->efer = MSR_EFER_SVME_MASK;
  469. save->dr6 = 0xffff0ff0;
  470. save->dr7 = 0x400;
  471. save->rflags = 2;
  472. save->rip = 0x0000fff0;
  473. /*
  474. * cr0 val on cpu init should be 0x60000010, we enable cpu
  475. * cache by default. the orderly way is to enable cache in bios.
  476. */
  477. save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
  478. save->cr4 = X86_CR4_PAE;
  479. /* rdx = ?? */
  480. if (npt_enabled) {
  481. /* Setup VMCB for Nested Paging */
  482. control->nested_ctl = 1;
  483. control->intercept_exceptions &= ~(1 << PF_VECTOR);
  484. control->intercept_cr_read &= ~(INTERCEPT_CR0_MASK|
  485. INTERCEPT_CR3_MASK);
  486. control->intercept_cr_write &= ~(INTERCEPT_CR0_MASK|
  487. INTERCEPT_CR3_MASK);
  488. save->g_pat = 0x0007040600070406ULL;
  489. /* enable caching because the QEMU Bios doesn't enable it */
  490. save->cr0 = X86_CR0_ET;
  491. save->cr3 = 0;
  492. save->cr4 = 0;
  493. }
  494. }
  495. static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
  496. {
  497. struct vcpu_svm *svm = to_svm(vcpu);
  498. init_vmcb(svm);
  499. if (vcpu->vcpu_id != 0) {
  500. svm->vmcb->save.rip = 0;
  501. svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
  502. svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
  503. }
  504. return 0;
  505. }
  506. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  507. {
  508. struct vcpu_svm *svm;
  509. struct page *page;
  510. struct page *msrpm_pages;
  511. int err;
  512. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  513. if (!svm) {
  514. err = -ENOMEM;
  515. goto out;
  516. }
  517. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  518. if (err)
  519. goto free_svm;
  520. page = alloc_page(GFP_KERNEL);
  521. if (!page) {
  522. err = -ENOMEM;
  523. goto uninit;
  524. }
  525. err = -ENOMEM;
  526. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  527. if (!msrpm_pages)
  528. goto uninit;
  529. svm->msrpm = page_address(msrpm_pages);
  530. svm_vcpu_init_msrpm(svm->msrpm);
  531. svm->vmcb = page_address(page);
  532. clear_page(svm->vmcb);
  533. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  534. svm->asid_generation = 0;
  535. memset(svm->db_regs, 0, sizeof(svm->db_regs));
  536. init_vmcb(svm);
  537. fx_init(&svm->vcpu);
  538. svm->vcpu.fpu_active = 1;
  539. svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  540. if (svm->vcpu.vcpu_id == 0)
  541. svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
  542. return &svm->vcpu;
  543. uninit:
  544. kvm_vcpu_uninit(&svm->vcpu);
  545. free_svm:
  546. kmem_cache_free(kvm_vcpu_cache, svm);
  547. out:
  548. return ERR_PTR(err);
  549. }
  550. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  551. {
  552. struct vcpu_svm *svm = to_svm(vcpu);
  553. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  554. __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
  555. kvm_vcpu_uninit(vcpu);
  556. kmem_cache_free(kvm_vcpu_cache, svm);
  557. }
  558. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  559. {
  560. struct vcpu_svm *svm = to_svm(vcpu);
  561. int i;
  562. if (unlikely(cpu != vcpu->cpu)) {
  563. u64 tsc_this, delta;
  564. /*
  565. * Make sure that the guest sees a monotonically
  566. * increasing TSC.
  567. */
  568. rdtscll(tsc_this);
  569. delta = vcpu->arch.host_tsc - tsc_this;
  570. svm->vmcb->control.tsc_offset += delta;
  571. vcpu->cpu = cpu;
  572. kvm_migrate_apic_timer(vcpu);
  573. }
  574. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  575. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  576. }
  577. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  578. {
  579. struct vcpu_svm *svm = to_svm(vcpu);
  580. int i;
  581. ++vcpu->stat.host_state_reload;
  582. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  583. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  584. rdtscll(vcpu->arch.host_tsc);
  585. }
  586. static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
  587. {
  588. }
  589. static void svm_cache_regs(struct kvm_vcpu *vcpu)
  590. {
  591. struct vcpu_svm *svm = to_svm(vcpu);
  592. vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  593. vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  594. vcpu->arch.rip = svm->vmcb->save.rip;
  595. }
  596. static void svm_decache_regs(struct kvm_vcpu *vcpu)
  597. {
  598. struct vcpu_svm *svm = to_svm(vcpu);
  599. svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
  600. svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  601. svm->vmcb->save.rip = vcpu->arch.rip;
  602. }
  603. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  604. {
  605. return to_svm(vcpu)->vmcb->save.rflags;
  606. }
  607. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  608. {
  609. to_svm(vcpu)->vmcb->save.rflags = rflags;
  610. }
  611. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  612. {
  613. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  614. switch (seg) {
  615. case VCPU_SREG_CS: return &save->cs;
  616. case VCPU_SREG_DS: return &save->ds;
  617. case VCPU_SREG_ES: return &save->es;
  618. case VCPU_SREG_FS: return &save->fs;
  619. case VCPU_SREG_GS: return &save->gs;
  620. case VCPU_SREG_SS: return &save->ss;
  621. case VCPU_SREG_TR: return &save->tr;
  622. case VCPU_SREG_LDTR: return &save->ldtr;
  623. }
  624. BUG();
  625. return NULL;
  626. }
  627. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  628. {
  629. struct vmcb_seg *s = svm_seg(vcpu, seg);
  630. return s->base;
  631. }
  632. static void svm_get_segment(struct kvm_vcpu *vcpu,
  633. struct kvm_segment *var, int seg)
  634. {
  635. struct vmcb_seg *s = svm_seg(vcpu, seg);
  636. var->base = s->base;
  637. var->limit = s->limit;
  638. var->selector = s->selector;
  639. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  640. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  641. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  642. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  643. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  644. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  645. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  646. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  647. var->unusable = !var->present;
  648. }
  649. static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  650. {
  651. struct vcpu_svm *svm = to_svm(vcpu);
  652. dt->limit = svm->vmcb->save.idtr.limit;
  653. dt->base = svm->vmcb->save.idtr.base;
  654. }
  655. static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  656. {
  657. struct vcpu_svm *svm = to_svm(vcpu);
  658. svm->vmcb->save.idtr.limit = dt->limit;
  659. svm->vmcb->save.idtr.base = dt->base ;
  660. }
  661. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  662. {
  663. struct vcpu_svm *svm = to_svm(vcpu);
  664. dt->limit = svm->vmcb->save.gdtr.limit;
  665. dt->base = svm->vmcb->save.gdtr.base;
  666. }
  667. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  668. {
  669. struct vcpu_svm *svm = to_svm(vcpu);
  670. svm->vmcb->save.gdtr.limit = dt->limit;
  671. svm->vmcb->save.gdtr.base = dt->base ;
  672. }
  673. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  674. {
  675. }
  676. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  677. {
  678. struct vcpu_svm *svm = to_svm(vcpu);
  679. #ifdef CONFIG_X86_64
  680. if (vcpu->arch.shadow_efer & EFER_LME) {
  681. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  682. vcpu->arch.shadow_efer |= EFER_LMA;
  683. svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
  684. }
  685. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
  686. vcpu->arch.shadow_efer &= ~EFER_LMA;
  687. svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
  688. }
  689. }
  690. #endif
  691. if (npt_enabled)
  692. goto set;
  693. if ((vcpu->arch.cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
  694. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  695. vcpu->fpu_active = 1;
  696. }
  697. vcpu->arch.cr0 = cr0;
  698. cr0 |= X86_CR0_PG | X86_CR0_WP;
  699. if (!vcpu->fpu_active) {
  700. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  701. cr0 |= X86_CR0_TS;
  702. }
  703. set:
  704. /*
  705. * re-enable caching here because the QEMU bios
  706. * does not do it - this results in some delay at
  707. * reboot
  708. */
  709. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  710. svm->vmcb->save.cr0 = cr0;
  711. }
  712. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  713. {
  714. vcpu->arch.cr4 = cr4;
  715. if (!npt_enabled)
  716. cr4 |= X86_CR4_PAE;
  717. to_svm(vcpu)->vmcb->save.cr4 = cr4;
  718. }
  719. static void svm_set_segment(struct kvm_vcpu *vcpu,
  720. struct kvm_segment *var, int seg)
  721. {
  722. struct vcpu_svm *svm = to_svm(vcpu);
  723. struct vmcb_seg *s = svm_seg(vcpu, seg);
  724. s->base = var->base;
  725. s->limit = var->limit;
  726. s->selector = var->selector;
  727. if (var->unusable)
  728. s->attrib = 0;
  729. else {
  730. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  731. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  732. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  733. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  734. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  735. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  736. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  737. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  738. }
  739. if (seg == VCPU_SREG_CS)
  740. svm->vmcb->save.cpl
  741. = (svm->vmcb->save.cs.attrib
  742. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  743. }
  744. /* FIXME:
  745. svm(vcpu)->vmcb->control.int_ctl &= ~V_TPR_MASK;
  746. svm(vcpu)->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
  747. */
  748. static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  749. {
  750. return -EOPNOTSUPP;
  751. }
  752. static int svm_get_irq(struct kvm_vcpu *vcpu)
  753. {
  754. struct vcpu_svm *svm = to_svm(vcpu);
  755. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  756. if (is_external_interrupt(exit_int_info))
  757. return exit_int_info & SVM_EVTINJ_VEC_MASK;
  758. return -1;
  759. }
  760. static void load_host_msrs(struct kvm_vcpu *vcpu)
  761. {
  762. #ifdef CONFIG_X86_64
  763. wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  764. #endif
  765. }
  766. static void save_host_msrs(struct kvm_vcpu *vcpu)
  767. {
  768. #ifdef CONFIG_X86_64
  769. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  770. #endif
  771. }
  772. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
  773. {
  774. if (svm_data->next_asid > svm_data->max_asid) {
  775. ++svm_data->asid_generation;
  776. svm_data->next_asid = 1;
  777. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  778. }
  779. svm->vcpu.cpu = svm_data->cpu;
  780. svm->asid_generation = svm_data->asid_generation;
  781. svm->vmcb->control.asid = svm_data->next_asid++;
  782. }
  783. static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
  784. {
  785. return to_svm(vcpu)->db_regs[dr];
  786. }
  787. static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
  788. int *exception)
  789. {
  790. struct vcpu_svm *svm = to_svm(vcpu);
  791. *exception = 0;
  792. if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
  793. svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
  794. svm->vmcb->save.dr6 |= DR6_BD_MASK;
  795. *exception = DB_VECTOR;
  796. return;
  797. }
  798. switch (dr) {
  799. case 0 ... 3:
  800. svm->db_regs[dr] = value;
  801. return;
  802. case 4 ... 5:
  803. if (vcpu->arch.cr4 & X86_CR4_DE) {
  804. *exception = UD_VECTOR;
  805. return;
  806. }
  807. case 7: {
  808. if (value & ~((1ULL << 32) - 1)) {
  809. *exception = GP_VECTOR;
  810. return;
  811. }
  812. svm->vmcb->save.dr7 = value;
  813. return;
  814. }
  815. default:
  816. printk(KERN_DEBUG "%s: unexpected dr %u\n",
  817. __FUNCTION__, dr);
  818. *exception = UD_VECTOR;
  819. return;
  820. }
  821. }
  822. static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  823. {
  824. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  825. struct kvm *kvm = svm->vcpu.kvm;
  826. u64 fault_address;
  827. u32 error_code;
  828. if (!irqchip_in_kernel(kvm) &&
  829. is_external_interrupt(exit_int_info))
  830. push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
  831. fault_address = svm->vmcb->control.exit_info_2;
  832. error_code = svm->vmcb->control.exit_info_1;
  833. return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  834. }
  835. static int ud_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  836. {
  837. int er;
  838. er = emulate_instruction(&svm->vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  839. if (er != EMULATE_DONE)
  840. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  841. return 1;
  842. }
  843. static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  844. {
  845. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  846. if (!(svm->vcpu.arch.cr0 & X86_CR0_TS))
  847. svm->vmcb->save.cr0 &= ~X86_CR0_TS;
  848. svm->vcpu.fpu_active = 1;
  849. return 1;
  850. }
  851. static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  852. {
  853. /*
  854. * VMCB is undefined after a SHUTDOWN intercept
  855. * so reinitialize it.
  856. */
  857. clear_page(svm->vmcb);
  858. init_vmcb(svm);
  859. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  860. return 0;
  861. }
  862. static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  863. {
  864. u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
  865. int size, down, in, string, rep;
  866. unsigned port;
  867. ++svm->vcpu.stat.io_exits;
  868. svm->next_rip = svm->vmcb->control.exit_info_2;
  869. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  870. if (string) {
  871. if (emulate_instruction(&svm->vcpu,
  872. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  873. return 0;
  874. return 1;
  875. }
  876. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  877. port = io_info >> 16;
  878. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  879. rep = (io_info & SVM_IOIO_REP_MASK) != 0;
  880. down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
  881. return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
  882. }
  883. static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  884. {
  885. return 1;
  886. }
  887. static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  888. {
  889. svm->next_rip = svm->vmcb->save.rip + 1;
  890. skip_emulated_instruction(&svm->vcpu);
  891. return kvm_emulate_halt(&svm->vcpu);
  892. }
  893. static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  894. {
  895. svm->next_rip = svm->vmcb->save.rip + 3;
  896. skip_emulated_instruction(&svm->vcpu);
  897. kvm_emulate_hypercall(&svm->vcpu);
  898. return 1;
  899. }
  900. static int invalid_op_interception(struct vcpu_svm *svm,
  901. struct kvm_run *kvm_run)
  902. {
  903. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  904. return 1;
  905. }
  906. static int task_switch_interception(struct vcpu_svm *svm,
  907. struct kvm_run *kvm_run)
  908. {
  909. pr_unimpl(&svm->vcpu, "%s: task switch is unsupported\n", __FUNCTION__);
  910. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  911. return 0;
  912. }
  913. static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  914. {
  915. svm->next_rip = svm->vmcb->save.rip + 2;
  916. kvm_emulate_cpuid(&svm->vcpu);
  917. return 1;
  918. }
  919. static int emulate_on_interception(struct vcpu_svm *svm,
  920. struct kvm_run *kvm_run)
  921. {
  922. if (emulate_instruction(&svm->vcpu, NULL, 0, 0, 0) != EMULATE_DONE)
  923. pr_unimpl(&svm->vcpu, "%s: failed\n", __FUNCTION__);
  924. return 1;
  925. }
  926. static int cr8_write_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  927. {
  928. emulate_instruction(&svm->vcpu, NULL, 0, 0, 0);
  929. if (irqchip_in_kernel(svm->vcpu.kvm))
  930. return 1;
  931. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  932. return 0;
  933. }
  934. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  935. {
  936. struct vcpu_svm *svm = to_svm(vcpu);
  937. switch (ecx) {
  938. case MSR_IA32_TIME_STAMP_COUNTER: {
  939. u64 tsc;
  940. rdtscll(tsc);
  941. *data = svm->vmcb->control.tsc_offset + tsc;
  942. break;
  943. }
  944. case MSR_K6_STAR:
  945. *data = svm->vmcb->save.star;
  946. break;
  947. #ifdef CONFIG_X86_64
  948. case MSR_LSTAR:
  949. *data = svm->vmcb->save.lstar;
  950. break;
  951. case MSR_CSTAR:
  952. *data = svm->vmcb->save.cstar;
  953. break;
  954. case MSR_KERNEL_GS_BASE:
  955. *data = svm->vmcb->save.kernel_gs_base;
  956. break;
  957. case MSR_SYSCALL_MASK:
  958. *data = svm->vmcb->save.sfmask;
  959. break;
  960. #endif
  961. case MSR_IA32_SYSENTER_CS:
  962. *data = svm->vmcb->save.sysenter_cs;
  963. break;
  964. case MSR_IA32_SYSENTER_EIP:
  965. *data = svm->vmcb->save.sysenter_eip;
  966. break;
  967. case MSR_IA32_SYSENTER_ESP:
  968. *data = svm->vmcb->save.sysenter_esp;
  969. break;
  970. /* Nobody will change the following 5 values in the VMCB so
  971. we can safely return them on rdmsr. They will always be 0
  972. until LBRV is implemented. */
  973. case MSR_IA32_DEBUGCTLMSR:
  974. *data = svm->vmcb->save.dbgctl;
  975. break;
  976. case MSR_IA32_LASTBRANCHFROMIP:
  977. *data = svm->vmcb->save.br_from;
  978. break;
  979. case MSR_IA32_LASTBRANCHTOIP:
  980. *data = svm->vmcb->save.br_to;
  981. break;
  982. case MSR_IA32_LASTINTFROMIP:
  983. *data = svm->vmcb->save.last_excp_from;
  984. break;
  985. case MSR_IA32_LASTINTTOIP:
  986. *data = svm->vmcb->save.last_excp_to;
  987. break;
  988. default:
  989. return kvm_get_msr_common(vcpu, ecx, data);
  990. }
  991. return 0;
  992. }
  993. static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  994. {
  995. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  996. u64 data;
  997. if (svm_get_msr(&svm->vcpu, ecx, &data))
  998. kvm_inject_gp(&svm->vcpu, 0);
  999. else {
  1000. svm->vmcb->save.rax = data & 0xffffffff;
  1001. svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
  1002. svm->next_rip = svm->vmcb->save.rip + 2;
  1003. skip_emulated_instruction(&svm->vcpu);
  1004. }
  1005. return 1;
  1006. }
  1007. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  1008. {
  1009. struct vcpu_svm *svm = to_svm(vcpu);
  1010. switch (ecx) {
  1011. case MSR_IA32_TIME_STAMP_COUNTER: {
  1012. u64 tsc;
  1013. rdtscll(tsc);
  1014. svm->vmcb->control.tsc_offset = data - tsc;
  1015. break;
  1016. }
  1017. case MSR_K6_STAR:
  1018. svm->vmcb->save.star = data;
  1019. break;
  1020. #ifdef CONFIG_X86_64
  1021. case MSR_LSTAR:
  1022. svm->vmcb->save.lstar = data;
  1023. break;
  1024. case MSR_CSTAR:
  1025. svm->vmcb->save.cstar = data;
  1026. break;
  1027. case MSR_KERNEL_GS_BASE:
  1028. svm->vmcb->save.kernel_gs_base = data;
  1029. break;
  1030. case MSR_SYSCALL_MASK:
  1031. svm->vmcb->save.sfmask = data;
  1032. break;
  1033. #endif
  1034. case MSR_IA32_SYSENTER_CS:
  1035. svm->vmcb->save.sysenter_cs = data;
  1036. break;
  1037. case MSR_IA32_SYSENTER_EIP:
  1038. svm->vmcb->save.sysenter_eip = data;
  1039. break;
  1040. case MSR_IA32_SYSENTER_ESP:
  1041. svm->vmcb->save.sysenter_esp = data;
  1042. break;
  1043. case MSR_IA32_DEBUGCTLMSR:
  1044. if (!svm_has(SVM_FEATURE_LBRV)) {
  1045. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
  1046. __FUNCTION__, data);
  1047. break;
  1048. }
  1049. if (data & DEBUGCTL_RESERVED_BITS)
  1050. return 1;
  1051. svm->vmcb->save.dbgctl = data;
  1052. if (data & (1ULL<<0))
  1053. svm_enable_lbrv(svm);
  1054. else
  1055. svm_disable_lbrv(svm);
  1056. break;
  1057. case MSR_K7_EVNTSEL0:
  1058. case MSR_K7_EVNTSEL1:
  1059. case MSR_K7_EVNTSEL2:
  1060. case MSR_K7_EVNTSEL3:
  1061. /*
  1062. * only support writing 0 to the performance counters for now
  1063. * to make Windows happy. Should be replaced by a real
  1064. * performance counter emulation later.
  1065. */
  1066. if (data != 0)
  1067. goto unhandled;
  1068. break;
  1069. default:
  1070. unhandled:
  1071. return kvm_set_msr_common(vcpu, ecx, data);
  1072. }
  1073. return 0;
  1074. }
  1075. static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1076. {
  1077. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1078. u64 data = (svm->vmcb->save.rax & -1u)
  1079. | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  1080. svm->next_rip = svm->vmcb->save.rip + 2;
  1081. if (svm_set_msr(&svm->vcpu, ecx, data))
  1082. kvm_inject_gp(&svm->vcpu, 0);
  1083. else
  1084. skip_emulated_instruction(&svm->vcpu);
  1085. return 1;
  1086. }
  1087. static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1088. {
  1089. if (svm->vmcb->control.exit_info_1)
  1090. return wrmsr_interception(svm, kvm_run);
  1091. else
  1092. return rdmsr_interception(svm, kvm_run);
  1093. }
  1094. static int interrupt_window_interception(struct vcpu_svm *svm,
  1095. struct kvm_run *kvm_run)
  1096. {
  1097. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  1098. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1099. /*
  1100. * If the user space waits to inject interrupts, exit as soon as
  1101. * possible
  1102. */
  1103. if (kvm_run->request_interrupt_window &&
  1104. !svm->vcpu.arch.irq_summary) {
  1105. ++svm->vcpu.stat.irq_window_exits;
  1106. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1107. return 0;
  1108. }
  1109. return 1;
  1110. }
  1111. static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
  1112. struct kvm_run *kvm_run) = {
  1113. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  1114. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  1115. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  1116. [SVM_EXIT_READ_CR8] = emulate_on_interception,
  1117. /* for now: */
  1118. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  1119. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  1120. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  1121. [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
  1122. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  1123. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  1124. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  1125. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  1126. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  1127. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  1128. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  1129. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  1130. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  1131. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  1132. [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
  1133. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  1134. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  1135. [SVM_EXIT_INTR] = nop_on_interception,
  1136. [SVM_EXIT_NMI] = nop_on_interception,
  1137. [SVM_EXIT_SMI] = nop_on_interception,
  1138. [SVM_EXIT_INIT] = nop_on_interception,
  1139. [SVM_EXIT_VINTR] = interrupt_window_interception,
  1140. /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
  1141. [SVM_EXIT_CPUID] = cpuid_interception,
  1142. [SVM_EXIT_INVD] = emulate_on_interception,
  1143. [SVM_EXIT_HLT] = halt_interception,
  1144. [SVM_EXIT_INVLPG] = emulate_on_interception,
  1145. [SVM_EXIT_INVLPGA] = invalid_op_interception,
  1146. [SVM_EXIT_IOIO] = io_interception,
  1147. [SVM_EXIT_MSR] = msr_interception,
  1148. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  1149. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  1150. [SVM_EXIT_VMRUN] = invalid_op_interception,
  1151. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  1152. [SVM_EXIT_VMLOAD] = invalid_op_interception,
  1153. [SVM_EXIT_VMSAVE] = invalid_op_interception,
  1154. [SVM_EXIT_STGI] = invalid_op_interception,
  1155. [SVM_EXIT_CLGI] = invalid_op_interception,
  1156. [SVM_EXIT_SKINIT] = invalid_op_interception,
  1157. [SVM_EXIT_WBINVD] = emulate_on_interception,
  1158. [SVM_EXIT_MONITOR] = invalid_op_interception,
  1159. [SVM_EXIT_MWAIT] = invalid_op_interception,
  1160. [SVM_EXIT_NPF] = pf_interception,
  1161. };
  1162. static int handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1163. {
  1164. struct vcpu_svm *svm = to_svm(vcpu);
  1165. u32 exit_code = svm->vmcb->control.exit_code;
  1166. if (npt_enabled) {
  1167. int mmu_reload = 0;
  1168. if ((vcpu->arch.cr0 ^ svm->vmcb->save.cr0) & X86_CR0_PG) {
  1169. svm_set_cr0(vcpu, svm->vmcb->save.cr0);
  1170. mmu_reload = 1;
  1171. }
  1172. vcpu->arch.cr0 = svm->vmcb->save.cr0;
  1173. vcpu->arch.cr3 = svm->vmcb->save.cr3;
  1174. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1175. if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
  1176. kvm_inject_gp(vcpu, 0);
  1177. return 1;
  1178. }
  1179. }
  1180. if (mmu_reload) {
  1181. kvm_mmu_reset_context(vcpu);
  1182. kvm_mmu_load(vcpu);
  1183. }
  1184. }
  1185. kvm_reput_irq(svm);
  1186. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  1187. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1188. kvm_run->fail_entry.hardware_entry_failure_reason
  1189. = svm->vmcb->control.exit_code;
  1190. return 0;
  1191. }
  1192. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  1193. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
  1194. exit_code != SVM_EXIT_NPF)
  1195. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  1196. "exit_code 0x%x\n",
  1197. __FUNCTION__, svm->vmcb->control.exit_int_info,
  1198. exit_code);
  1199. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  1200. || !svm_exit_handlers[exit_code]) {
  1201. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1202. kvm_run->hw.hardware_exit_reason = exit_code;
  1203. return 0;
  1204. }
  1205. return svm_exit_handlers[exit_code](svm, kvm_run);
  1206. }
  1207. static void reload_tss(struct kvm_vcpu *vcpu)
  1208. {
  1209. int cpu = raw_smp_processor_id();
  1210. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1211. svm_data->tss_desc->type = 9; /* available 32/64-bit TSS */
  1212. load_TR_desc();
  1213. }
  1214. static void pre_svm_run(struct vcpu_svm *svm)
  1215. {
  1216. int cpu = raw_smp_processor_id();
  1217. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1218. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  1219. if (svm->vcpu.cpu != cpu ||
  1220. svm->asid_generation != svm_data->asid_generation)
  1221. new_asid(svm, svm_data);
  1222. }
  1223. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  1224. {
  1225. struct vmcb_control_area *control;
  1226. control = &svm->vmcb->control;
  1227. control->int_vector = irq;
  1228. control->int_ctl &= ~V_INTR_PRIO_MASK;
  1229. control->int_ctl |= V_IRQ_MASK |
  1230. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  1231. }
  1232. static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
  1233. {
  1234. struct vcpu_svm *svm = to_svm(vcpu);
  1235. svm_inject_irq(svm, irq);
  1236. }
  1237. static void svm_intr_assist(struct kvm_vcpu *vcpu)
  1238. {
  1239. struct vcpu_svm *svm = to_svm(vcpu);
  1240. struct vmcb *vmcb = svm->vmcb;
  1241. int intr_vector = -1;
  1242. if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
  1243. ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
  1244. intr_vector = vmcb->control.exit_int_info &
  1245. SVM_EVTINJ_VEC_MASK;
  1246. vmcb->control.exit_int_info = 0;
  1247. svm_inject_irq(svm, intr_vector);
  1248. return;
  1249. }
  1250. if (vmcb->control.int_ctl & V_IRQ_MASK)
  1251. return;
  1252. if (!kvm_cpu_has_interrupt(vcpu))
  1253. return;
  1254. if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
  1255. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
  1256. (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
  1257. /* unable to deliver irq, set pending irq */
  1258. vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
  1259. svm_inject_irq(svm, 0x0);
  1260. return;
  1261. }
  1262. /* Okay, we can deliver the interrupt: grab it and update PIC state. */
  1263. intr_vector = kvm_cpu_get_interrupt(vcpu);
  1264. svm_inject_irq(svm, intr_vector);
  1265. kvm_timer_intr_post(vcpu, intr_vector);
  1266. }
  1267. static void kvm_reput_irq(struct vcpu_svm *svm)
  1268. {
  1269. struct vmcb_control_area *control = &svm->vmcb->control;
  1270. if ((control->int_ctl & V_IRQ_MASK)
  1271. && !irqchip_in_kernel(svm->vcpu.kvm)) {
  1272. control->int_ctl &= ~V_IRQ_MASK;
  1273. push_irq(&svm->vcpu, control->int_vector);
  1274. }
  1275. svm->vcpu.arch.interrupt_window_open =
  1276. !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
  1277. }
  1278. static void svm_do_inject_vector(struct vcpu_svm *svm)
  1279. {
  1280. struct kvm_vcpu *vcpu = &svm->vcpu;
  1281. int word_index = __ffs(vcpu->arch.irq_summary);
  1282. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  1283. int irq = word_index * BITS_PER_LONG + bit_index;
  1284. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  1285. if (!vcpu->arch.irq_pending[word_index])
  1286. clear_bit(word_index, &vcpu->arch.irq_summary);
  1287. svm_inject_irq(svm, irq);
  1288. }
  1289. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1290. struct kvm_run *kvm_run)
  1291. {
  1292. struct vcpu_svm *svm = to_svm(vcpu);
  1293. struct vmcb_control_area *control = &svm->vmcb->control;
  1294. svm->vcpu.arch.interrupt_window_open =
  1295. (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1296. (svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1297. if (svm->vcpu.arch.interrupt_window_open && svm->vcpu.arch.irq_summary)
  1298. /*
  1299. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1300. */
  1301. svm_do_inject_vector(svm);
  1302. /*
  1303. * Interrupts blocked. Wait for unblock.
  1304. */
  1305. if (!svm->vcpu.arch.interrupt_window_open &&
  1306. (svm->vcpu.arch.irq_summary || kvm_run->request_interrupt_window))
  1307. control->intercept |= 1ULL << INTERCEPT_VINTR;
  1308. else
  1309. control->intercept &= ~(1ULL << INTERCEPT_VINTR);
  1310. }
  1311. static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1312. {
  1313. return 0;
  1314. }
  1315. static void save_db_regs(unsigned long *db_regs)
  1316. {
  1317. asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
  1318. asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
  1319. asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
  1320. asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
  1321. }
  1322. static void load_db_regs(unsigned long *db_regs)
  1323. {
  1324. asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
  1325. asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
  1326. asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
  1327. asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
  1328. }
  1329. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  1330. {
  1331. force_new_asid(vcpu);
  1332. }
  1333. static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
  1334. {
  1335. }
  1336. static void svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1337. {
  1338. struct vcpu_svm *svm = to_svm(vcpu);
  1339. u16 fs_selector;
  1340. u16 gs_selector;
  1341. u16 ldt_selector;
  1342. pre_svm_run(svm);
  1343. save_host_msrs(vcpu);
  1344. fs_selector = read_fs();
  1345. gs_selector = read_gs();
  1346. ldt_selector = read_ldt();
  1347. svm->host_cr2 = kvm_read_cr2();
  1348. svm->host_dr6 = read_dr6();
  1349. svm->host_dr7 = read_dr7();
  1350. svm->vmcb->save.cr2 = vcpu->arch.cr2;
  1351. /* required for live migration with NPT */
  1352. if (npt_enabled)
  1353. svm->vmcb->save.cr3 = vcpu->arch.cr3;
  1354. if (svm->vmcb->save.dr7 & 0xff) {
  1355. write_dr7(0);
  1356. save_db_regs(svm->host_db_regs);
  1357. load_db_regs(svm->db_regs);
  1358. }
  1359. clgi();
  1360. local_irq_enable();
  1361. asm volatile (
  1362. #ifdef CONFIG_X86_64
  1363. "push %%rbp; \n\t"
  1364. #else
  1365. "push %%ebp; \n\t"
  1366. #endif
  1367. #ifdef CONFIG_X86_64
  1368. "mov %c[rbx](%[svm]), %%rbx \n\t"
  1369. "mov %c[rcx](%[svm]), %%rcx \n\t"
  1370. "mov %c[rdx](%[svm]), %%rdx \n\t"
  1371. "mov %c[rsi](%[svm]), %%rsi \n\t"
  1372. "mov %c[rdi](%[svm]), %%rdi \n\t"
  1373. "mov %c[rbp](%[svm]), %%rbp \n\t"
  1374. "mov %c[r8](%[svm]), %%r8 \n\t"
  1375. "mov %c[r9](%[svm]), %%r9 \n\t"
  1376. "mov %c[r10](%[svm]), %%r10 \n\t"
  1377. "mov %c[r11](%[svm]), %%r11 \n\t"
  1378. "mov %c[r12](%[svm]), %%r12 \n\t"
  1379. "mov %c[r13](%[svm]), %%r13 \n\t"
  1380. "mov %c[r14](%[svm]), %%r14 \n\t"
  1381. "mov %c[r15](%[svm]), %%r15 \n\t"
  1382. #else
  1383. "mov %c[rbx](%[svm]), %%ebx \n\t"
  1384. "mov %c[rcx](%[svm]), %%ecx \n\t"
  1385. "mov %c[rdx](%[svm]), %%edx \n\t"
  1386. "mov %c[rsi](%[svm]), %%esi \n\t"
  1387. "mov %c[rdi](%[svm]), %%edi \n\t"
  1388. "mov %c[rbp](%[svm]), %%ebp \n\t"
  1389. #endif
  1390. #ifdef CONFIG_X86_64
  1391. /* Enter guest mode */
  1392. "push %%rax \n\t"
  1393. "mov %c[vmcb](%[svm]), %%rax \n\t"
  1394. SVM_VMLOAD "\n\t"
  1395. SVM_VMRUN "\n\t"
  1396. SVM_VMSAVE "\n\t"
  1397. "pop %%rax \n\t"
  1398. #else
  1399. /* Enter guest mode */
  1400. "push %%eax \n\t"
  1401. "mov %c[vmcb](%[svm]), %%eax \n\t"
  1402. SVM_VMLOAD "\n\t"
  1403. SVM_VMRUN "\n\t"
  1404. SVM_VMSAVE "\n\t"
  1405. "pop %%eax \n\t"
  1406. #endif
  1407. /* Save guest registers, load host registers */
  1408. #ifdef CONFIG_X86_64
  1409. "mov %%rbx, %c[rbx](%[svm]) \n\t"
  1410. "mov %%rcx, %c[rcx](%[svm]) \n\t"
  1411. "mov %%rdx, %c[rdx](%[svm]) \n\t"
  1412. "mov %%rsi, %c[rsi](%[svm]) \n\t"
  1413. "mov %%rdi, %c[rdi](%[svm]) \n\t"
  1414. "mov %%rbp, %c[rbp](%[svm]) \n\t"
  1415. "mov %%r8, %c[r8](%[svm]) \n\t"
  1416. "mov %%r9, %c[r9](%[svm]) \n\t"
  1417. "mov %%r10, %c[r10](%[svm]) \n\t"
  1418. "mov %%r11, %c[r11](%[svm]) \n\t"
  1419. "mov %%r12, %c[r12](%[svm]) \n\t"
  1420. "mov %%r13, %c[r13](%[svm]) \n\t"
  1421. "mov %%r14, %c[r14](%[svm]) \n\t"
  1422. "mov %%r15, %c[r15](%[svm]) \n\t"
  1423. "pop %%rbp; \n\t"
  1424. #else
  1425. "mov %%ebx, %c[rbx](%[svm]) \n\t"
  1426. "mov %%ecx, %c[rcx](%[svm]) \n\t"
  1427. "mov %%edx, %c[rdx](%[svm]) \n\t"
  1428. "mov %%esi, %c[rsi](%[svm]) \n\t"
  1429. "mov %%edi, %c[rdi](%[svm]) \n\t"
  1430. "mov %%ebp, %c[rbp](%[svm]) \n\t"
  1431. "pop %%ebp; \n\t"
  1432. #endif
  1433. :
  1434. : [svm]"a"(svm),
  1435. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  1436. [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
  1437. [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
  1438. [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
  1439. [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
  1440. [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
  1441. [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
  1442. #ifdef CONFIG_X86_64
  1443. , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
  1444. [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
  1445. [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
  1446. [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
  1447. [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
  1448. [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
  1449. [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
  1450. [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
  1451. #endif
  1452. : "cc", "memory"
  1453. #ifdef CONFIG_X86_64
  1454. , "rbx", "rcx", "rdx", "rsi", "rdi"
  1455. , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
  1456. #else
  1457. , "ebx", "ecx", "edx" , "esi", "edi"
  1458. #endif
  1459. );
  1460. if ((svm->vmcb->save.dr7 & 0xff))
  1461. load_db_regs(svm->host_db_regs);
  1462. vcpu->arch.cr2 = svm->vmcb->save.cr2;
  1463. write_dr6(svm->host_dr6);
  1464. write_dr7(svm->host_dr7);
  1465. kvm_write_cr2(svm->host_cr2);
  1466. load_fs(fs_selector);
  1467. load_gs(gs_selector);
  1468. load_ldt(ldt_selector);
  1469. load_host_msrs(vcpu);
  1470. reload_tss(vcpu);
  1471. local_irq_disable();
  1472. stgi();
  1473. svm->next_rip = 0;
  1474. }
  1475. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  1476. {
  1477. struct vcpu_svm *svm = to_svm(vcpu);
  1478. if (npt_enabled) {
  1479. svm->vmcb->control.nested_cr3 = root;
  1480. force_new_asid(vcpu);
  1481. return;
  1482. }
  1483. svm->vmcb->save.cr3 = root;
  1484. force_new_asid(vcpu);
  1485. if (vcpu->fpu_active) {
  1486. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  1487. svm->vmcb->save.cr0 |= X86_CR0_TS;
  1488. vcpu->fpu_active = 0;
  1489. }
  1490. }
  1491. static int is_disabled(void)
  1492. {
  1493. u64 vm_cr;
  1494. rdmsrl(MSR_VM_CR, vm_cr);
  1495. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  1496. return 1;
  1497. return 0;
  1498. }
  1499. static void
  1500. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1501. {
  1502. /*
  1503. * Patch in the VMMCALL instruction:
  1504. */
  1505. hypercall[0] = 0x0f;
  1506. hypercall[1] = 0x01;
  1507. hypercall[2] = 0xd9;
  1508. }
  1509. static void svm_check_processor_compat(void *rtn)
  1510. {
  1511. *(int *)rtn = 0;
  1512. }
  1513. static bool svm_cpu_has_accelerated_tpr(void)
  1514. {
  1515. return false;
  1516. }
  1517. static struct kvm_x86_ops svm_x86_ops = {
  1518. .cpu_has_kvm_support = has_svm,
  1519. .disabled_by_bios = is_disabled,
  1520. .hardware_setup = svm_hardware_setup,
  1521. .hardware_unsetup = svm_hardware_unsetup,
  1522. .check_processor_compatibility = svm_check_processor_compat,
  1523. .hardware_enable = svm_hardware_enable,
  1524. .hardware_disable = svm_hardware_disable,
  1525. .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
  1526. .vcpu_create = svm_create_vcpu,
  1527. .vcpu_free = svm_free_vcpu,
  1528. .vcpu_reset = svm_vcpu_reset,
  1529. .prepare_guest_switch = svm_prepare_guest_switch,
  1530. .vcpu_load = svm_vcpu_load,
  1531. .vcpu_put = svm_vcpu_put,
  1532. .vcpu_decache = svm_vcpu_decache,
  1533. .set_guest_debug = svm_guest_debug,
  1534. .get_msr = svm_get_msr,
  1535. .set_msr = svm_set_msr,
  1536. .get_segment_base = svm_get_segment_base,
  1537. .get_segment = svm_get_segment,
  1538. .set_segment = svm_set_segment,
  1539. .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
  1540. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  1541. .set_cr0 = svm_set_cr0,
  1542. .set_cr3 = svm_set_cr3,
  1543. .set_cr4 = svm_set_cr4,
  1544. .set_efer = svm_set_efer,
  1545. .get_idt = svm_get_idt,
  1546. .set_idt = svm_set_idt,
  1547. .get_gdt = svm_get_gdt,
  1548. .set_gdt = svm_set_gdt,
  1549. .get_dr = svm_get_dr,
  1550. .set_dr = svm_set_dr,
  1551. .cache_regs = svm_cache_regs,
  1552. .decache_regs = svm_decache_regs,
  1553. .get_rflags = svm_get_rflags,
  1554. .set_rflags = svm_set_rflags,
  1555. .tlb_flush = svm_flush_tlb,
  1556. .run = svm_vcpu_run,
  1557. .handle_exit = handle_exit,
  1558. .skip_emulated_instruction = skip_emulated_instruction,
  1559. .patch_hypercall = svm_patch_hypercall,
  1560. .get_irq = svm_get_irq,
  1561. .set_irq = svm_set_irq,
  1562. .queue_exception = svm_queue_exception,
  1563. .exception_injected = svm_exception_injected,
  1564. .inject_pending_irq = svm_intr_assist,
  1565. .inject_pending_vectors = do_interrupt_requests,
  1566. .set_tss_addr = svm_set_tss_addr,
  1567. };
  1568. static int __init svm_init(void)
  1569. {
  1570. return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
  1571. THIS_MODULE);
  1572. }
  1573. static void __exit svm_exit(void)
  1574. {
  1575. kvm_exit();
  1576. }
  1577. module_init(svm_init)
  1578. module_exit(svm_exit)