cyber2000fb.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984
  1. /*
  2. * linux/drivers/video/cyber2000fb.c
  3. *
  4. * Copyright (C) 1998-2002 Russell King
  5. *
  6. * MIPS and 50xx clock support
  7. * Copyright (C) 2001 Bradley D. LaRonde <brad@ltc.com>
  8. *
  9. * 32 bit support, text color and panning fixes for modes != 8 bit
  10. * Copyright (C) 2002 Denis Oliver Kropp <dok@directfb.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * Integraphics CyberPro 2000, 2010 and 5000 frame buffer device
  17. *
  18. * Based on cyberfb.c.
  19. *
  20. * Note that we now use the new fbcon fix, var and cmap scheme. We do
  21. * still have to check which console is the currently displayed one
  22. * however, especially for the colourmap stuff.
  23. *
  24. * We also use the new hotplug PCI subsystem. I'm not sure if there
  25. * are any such cards, but I'm erring on the side of caution. We don't
  26. * want to go pop just because someone does have one.
  27. *
  28. * Note that this doesn't work fully in the case of multiple CyberPro
  29. * cards with grabbers. We currently can only attach to the first
  30. * CyberPro card found.
  31. *
  32. * When we're in truecolour mode, we power down the LUT RAM as a power
  33. * saving feature. Also, when we enter any of the powersaving modes
  34. * (except soft blanking) we power down the RAMDACs. This saves about
  35. * 1W, which is roughly 8% of the power consumption of a NetWinder
  36. * (which, incidentally, is about the same saving as a 2.5in hard disk
  37. * entering standby mode.)
  38. */
  39. #include <linux/module.h>
  40. #include <linux/kernel.h>
  41. #include <linux/errno.h>
  42. #include <linux/string.h>
  43. #include <linux/mm.h>
  44. #include <linux/slab.h>
  45. #include <linux/delay.h>
  46. #include <linux/fb.h>
  47. #include <linux/pci.h>
  48. #include <linux/init.h>
  49. #include <linux/io.h>
  50. #include <linux/i2c.h>
  51. #include <linux/i2c-algo-bit.h>
  52. #include <asm/pgtable.h>
  53. #include <asm/system.h>
  54. #ifdef __arm__
  55. #include <asm/mach-types.h>
  56. #endif
  57. #include "cyber2000fb.h"
  58. struct cfb_info {
  59. struct fb_info fb;
  60. struct display_switch *dispsw;
  61. struct display *display;
  62. unsigned char __iomem *region;
  63. unsigned char __iomem *regs;
  64. u_int id;
  65. u_int irq;
  66. int func_use_count;
  67. u_long ref_ps;
  68. /*
  69. * Clock divisors
  70. */
  71. u_int divisors[4];
  72. struct {
  73. u8 red, green, blue;
  74. } palette[NR_PALETTE];
  75. u_char mem_ctl1;
  76. u_char mem_ctl2;
  77. u_char mclk_mult;
  78. u_char mclk_div;
  79. /*
  80. * RAMDAC control register is both of these or'ed together
  81. */
  82. u_char ramdac_ctrl;
  83. u_char ramdac_powerdown;
  84. u32 pseudo_palette[16];
  85. spinlock_t reg_b0_lock;
  86. #ifdef CONFIG_FB_CYBER2000_DDC
  87. bool ddc_registered;
  88. struct i2c_adapter ddc_adapter;
  89. struct i2c_algo_bit_data ddc_algo;
  90. #endif
  91. #ifdef CONFIG_FB_CYBER2000_I2C
  92. struct i2c_adapter i2c_adapter;
  93. struct i2c_algo_bit_data i2c_algo;
  94. #endif
  95. };
  96. static char *default_font = "Acorn8x8";
  97. module_param(default_font, charp, 0);
  98. MODULE_PARM_DESC(default_font, "Default font name");
  99. /*
  100. * Our access methods.
  101. */
  102. #define cyber2000fb_writel(val, reg, cfb) writel(val, (cfb)->regs + (reg))
  103. #define cyber2000fb_writew(val, reg, cfb) writew(val, (cfb)->regs + (reg))
  104. #define cyber2000fb_writeb(val, reg, cfb) writeb(val, (cfb)->regs + (reg))
  105. #define cyber2000fb_readb(reg, cfb) readb((cfb)->regs + (reg))
  106. static inline void
  107. cyber2000_crtcw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  108. {
  109. cyber2000fb_writew((reg & 255) | val << 8, 0x3d4, cfb);
  110. }
  111. static inline void
  112. cyber2000_grphw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  113. {
  114. cyber2000fb_writew((reg & 255) | val << 8, 0x3ce, cfb);
  115. }
  116. static inline unsigned int
  117. cyber2000_grphr(unsigned int reg, struct cfb_info *cfb)
  118. {
  119. cyber2000fb_writeb(reg, 0x3ce, cfb);
  120. return cyber2000fb_readb(0x3cf, cfb);
  121. }
  122. static inline void
  123. cyber2000_attrw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  124. {
  125. cyber2000fb_readb(0x3da, cfb);
  126. cyber2000fb_writeb(reg, 0x3c0, cfb);
  127. cyber2000fb_readb(0x3c1, cfb);
  128. cyber2000fb_writeb(val, 0x3c0, cfb);
  129. }
  130. static inline void
  131. cyber2000_seqw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  132. {
  133. cyber2000fb_writew((reg & 255) | val << 8, 0x3c4, cfb);
  134. }
  135. /* -------------------- Hardware specific routines ------------------------- */
  136. /*
  137. * Hardware Cyber2000 Acceleration
  138. */
  139. static void
  140. cyber2000fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  141. {
  142. struct cfb_info *cfb = (struct cfb_info *)info;
  143. unsigned long dst, col;
  144. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT)) {
  145. cfb_fillrect(info, rect);
  146. return;
  147. }
  148. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  149. cyber2000fb_writew(rect->width - 1, CO_REG_PIXWIDTH, cfb);
  150. cyber2000fb_writew(rect->height - 1, CO_REG_PIXHEIGHT, cfb);
  151. col = rect->color;
  152. if (cfb->fb.var.bits_per_pixel > 8)
  153. col = ((u32 *)cfb->fb.pseudo_palette)[col];
  154. cyber2000fb_writel(col, CO_REG_FGCOLOUR, cfb);
  155. dst = rect->dx + rect->dy * cfb->fb.var.xres_virtual;
  156. if (cfb->fb.var.bits_per_pixel == 24) {
  157. cyber2000fb_writeb(dst, CO_REG_X_PHASE, cfb);
  158. dst *= 3;
  159. }
  160. cyber2000fb_writel(dst, CO_REG_DEST_PTR, cfb);
  161. cyber2000fb_writeb(CO_FG_MIX_SRC, CO_REG_FGMIX, cfb);
  162. cyber2000fb_writew(CO_CMD_L_PATTERN_FGCOL, CO_REG_CMD_L, cfb);
  163. cyber2000fb_writew(CO_CMD_H_BLITTER, CO_REG_CMD_H, cfb);
  164. }
  165. static void
  166. cyber2000fb_copyarea(struct fb_info *info, const struct fb_copyarea *region)
  167. {
  168. struct cfb_info *cfb = (struct cfb_info *)info;
  169. unsigned int cmd = CO_CMD_L_PATTERN_FGCOL;
  170. unsigned long src, dst;
  171. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT)) {
  172. cfb_copyarea(info, region);
  173. return;
  174. }
  175. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  176. cyber2000fb_writew(region->width - 1, CO_REG_PIXWIDTH, cfb);
  177. cyber2000fb_writew(region->height - 1, CO_REG_PIXHEIGHT, cfb);
  178. src = region->sx + region->sy * cfb->fb.var.xres_virtual;
  179. dst = region->dx + region->dy * cfb->fb.var.xres_virtual;
  180. if (region->sx < region->dx) {
  181. src += region->width - 1;
  182. dst += region->width - 1;
  183. cmd |= CO_CMD_L_INC_LEFT;
  184. }
  185. if (region->sy < region->dy) {
  186. src += (region->height - 1) * cfb->fb.var.xres_virtual;
  187. dst += (region->height - 1) * cfb->fb.var.xres_virtual;
  188. cmd |= CO_CMD_L_INC_UP;
  189. }
  190. if (cfb->fb.var.bits_per_pixel == 24) {
  191. cyber2000fb_writeb(dst, CO_REG_X_PHASE, cfb);
  192. src *= 3;
  193. dst *= 3;
  194. }
  195. cyber2000fb_writel(src, CO_REG_SRC1_PTR, cfb);
  196. cyber2000fb_writel(dst, CO_REG_DEST_PTR, cfb);
  197. cyber2000fb_writew(CO_FG_MIX_SRC, CO_REG_FGMIX, cfb);
  198. cyber2000fb_writew(cmd, CO_REG_CMD_L, cfb);
  199. cyber2000fb_writew(CO_CMD_H_FGSRCMAP | CO_CMD_H_BLITTER,
  200. CO_REG_CMD_H, cfb);
  201. }
  202. static void
  203. cyber2000fb_imageblit(struct fb_info *info, const struct fb_image *image)
  204. {
  205. cfb_imageblit(info, image);
  206. return;
  207. }
  208. static int cyber2000fb_sync(struct fb_info *info)
  209. {
  210. struct cfb_info *cfb = (struct cfb_info *)info;
  211. int count = 100000;
  212. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT))
  213. return 0;
  214. while (cyber2000fb_readb(CO_REG_CONTROL, cfb) & CO_CTRL_BUSY) {
  215. if (!count--) {
  216. debug_printf("accel_wait timed out\n");
  217. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  218. break;
  219. }
  220. udelay(1);
  221. }
  222. return 0;
  223. }
  224. /*
  225. * ===========================================================================
  226. */
  227. static inline u32 convert_bitfield(u_int val, struct fb_bitfield *bf)
  228. {
  229. u_int mask = (1 << bf->length) - 1;
  230. return (val >> (16 - bf->length) & mask) << bf->offset;
  231. }
  232. /*
  233. * Set a single color register. Return != 0 for invalid regno.
  234. */
  235. static int
  236. cyber2000fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  237. u_int transp, struct fb_info *info)
  238. {
  239. struct cfb_info *cfb = (struct cfb_info *)info;
  240. struct fb_var_screeninfo *var = &cfb->fb.var;
  241. u32 pseudo_val;
  242. int ret = 1;
  243. switch (cfb->fb.fix.visual) {
  244. default:
  245. return 1;
  246. /*
  247. * Pseudocolour:
  248. * 8 8
  249. * pixel --/--+--/--> red lut --> red dac
  250. * | 8
  251. * +--/--> green lut --> green dac
  252. * | 8
  253. * +--/--> blue lut --> blue dac
  254. */
  255. case FB_VISUAL_PSEUDOCOLOR:
  256. if (regno >= NR_PALETTE)
  257. return 1;
  258. red >>= 8;
  259. green >>= 8;
  260. blue >>= 8;
  261. cfb->palette[regno].red = red;
  262. cfb->palette[regno].green = green;
  263. cfb->palette[regno].blue = blue;
  264. cyber2000fb_writeb(regno, 0x3c8, cfb);
  265. cyber2000fb_writeb(red, 0x3c9, cfb);
  266. cyber2000fb_writeb(green, 0x3c9, cfb);
  267. cyber2000fb_writeb(blue, 0x3c9, cfb);
  268. return 0;
  269. /*
  270. * Direct colour:
  271. * n rl
  272. * pixel --/--+--/--> red lut --> red dac
  273. * | gl
  274. * +--/--> green lut --> green dac
  275. * | bl
  276. * +--/--> blue lut --> blue dac
  277. * n = bpp, rl = red length, gl = green length, bl = blue length
  278. */
  279. case FB_VISUAL_DIRECTCOLOR:
  280. red >>= 8;
  281. green >>= 8;
  282. blue >>= 8;
  283. if (var->green.length == 6 && regno < 64) {
  284. cfb->palette[regno << 2].green = green;
  285. /*
  286. * The 6 bits of the green component are applied
  287. * to the high 6 bits of the LUT.
  288. */
  289. cyber2000fb_writeb(regno << 2, 0x3c8, cfb);
  290. cyber2000fb_writeb(cfb->palette[regno >> 1].red,
  291. 0x3c9, cfb);
  292. cyber2000fb_writeb(green, 0x3c9, cfb);
  293. cyber2000fb_writeb(cfb->palette[regno >> 1].blue,
  294. 0x3c9, cfb);
  295. green = cfb->palette[regno << 3].green;
  296. ret = 0;
  297. }
  298. if (var->green.length >= 5 && regno < 32) {
  299. cfb->palette[regno << 3].red = red;
  300. cfb->palette[regno << 3].green = green;
  301. cfb->palette[regno << 3].blue = blue;
  302. /*
  303. * The 5 bits of each colour component are
  304. * applied to the high 5 bits of the LUT.
  305. */
  306. cyber2000fb_writeb(regno << 3, 0x3c8, cfb);
  307. cyber2000fb_writeb(red, 0x3c9, cfb);
  308. cyber2000fb_writeb(green, 0x3c9, cfb);
  309. cyber2000fb_writeb(blue, 0x3c9, cfb);
  310. ret = 0;
  311. }
  312. if (var->green.length == 4 && regno < 16) {
  313. cfb->palette[regno << 4].red = red;
  314. cfb->palette[regno << 4].green = green;
  315. cfb->palette[regno << 4].blue = blue;
  316. /*
  317. * The 5 bits of each colour component are
  318. * applied to the high 5 bits of the LUT.
  319. */
  320. cyber2000fb_writeb(regno << 4, 0x3c8, cfb);
  321. cyber2000fb_writeb(red, 0x3c9, cfb);
  322. cyber2000fb_writeb(green, 0x3c9, cfb);
  323. cyber2000fb_writeb(blue, 0x3c9, cfb);
  324. ret = 0;
  325. }
  326. /*
  327. * Since this is only used for the first 16 colours, we
  328. * don't have to care about overflowing for regno >= 32
  329. */
  330. pseudo_val = regno << var->red.offset |
  331. regno << var->green.offset |
  332. regno << var->blue.offset;
  333. break;
  334. /*
  335. * True colour:
  336. * n rl
  337. * pixel --/--+--/--> red dac
  338. * | gl
  339. * +--/--> green dac
  340. * | bl
  341. * +--/--> blue dac
  342. * n = bpp, rl = red length, gl = green length, bl = blue length
  343. */
  344. case FB_VISUAL_TRUECOLOR:
  345. pseudo_val = convert_bitfield(transp ^ 0xffff, &var->transp);
  346. pseudo_val |= convert_bitfield(red, &var->red);
  347. pseudo_val |= convert_bitfield(green, &var->green);
  348. pseudo_val |= convert_bitfield(blue, &var->blue);
  349. ret = 0;
  350. break;
  351. }
  352. /*
  353. * Now set our pseudo palette for the CFB16/24/32 drivers.
  354. */
  355. if (regno < 16)
  356. ((u32 *)cfb->fb.pseudo_palette)[regno] = pseudo_val;
  357. return ret;
  358. }
  359. struct par_info {
  360. /*
  361. * Hardware
  362. */
  363. u_char clock_mult;
  364. u_char clock_div;
  365. u_char extseqmisc;
  366. u_char co_pixfmt;
  367. u_char crtc_ofl;
  368. u_char crtc[19];
  369. u_int width;
  370. u_int pitch;
  371. u_int fetch;
  372. /*
  373. * Other
  374. */
  375. u_char ramdac;
  376. };
  377. static const u_char crtc_idx[] = {
  378. 0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
  379. 0x08, 0x09,
  380. 0x10, 0x11, 0x12, 0x13, 0x14, 0x15, 0x16, 0x17, 0x18
  381. };
  382. static void cyber2000fb_write_ramdac_ctrl(struct cfb_info *cfb)
  383. {
  384. unsigned int i;
  385. unsigned int val = cfb->ramdac_ctrl | cfb->ramdac_powerdown;
  386. cyber2000fb_writeb(0x56, 0x3ce, cfb);
  387. i = cyber2000fb_readb(0x3cf, cfb);
  388. cyber2000fb_writeb(i | 4, 0x3cf, cfb);
  389. cyber2000fb_writeb(val, 0x3c6, cfb);
  390. cyber2000fb_writeb(i, 0x3cf, cfb);
  391. /* prevent card lock-up observed on x86 with CyberPro 2000 */
  392. cyber2000fb_readb(0x3cf, cfb);
  393. }
  394. static void cyber2000fb_set_timing(struct cfb_info *cfb, struct par_info *hw)
  395. {
  396. u_int i;
  397. /*
  398. * Blank palette
  399. */
  400. for (i = 0; i < NR_PALETTE; i++) {
  401. cyber2000fb_writeb(i, 0x3c8, cfb);
  402. cyber2000fb_writeb(0, 0x3c9, cfb);
  403. cyber2000fb_writeb(0, 0x3c9, cfb);
  404. cyber2000fb_writeb(0, 0x3c9, cfb);
  405. }
  406. cyber2000fb_writeb(0xef, 0x3c2, cfb);
  407. cyber2000_crtcw(0x11, 0x0b, cfb);
  408. cyber2000_attrw(0x11, 0x00, cfb);
  409. cyber2000_seqw(0x00, 0x01, cfb);
  410. cyber2000_seqw(0x01, 0x01, cfb);
  411. cyber2000_seqw(0x02, 0x0f, cfb);
  412. cyber2000_seqw(0x03, 0x00, cfb);
  413. cyber2000_seqw(0x04, 0x0e, cfb);
  414. cyber2000_seqw(0x00, 0x03, cfb);
  415. for (i = 0; i < sizeof(crtc_idx); i++)
  416. cyber2000_crtcw(crtc_idx[i], hw->crtc[i], cfb);
  417. for (i = 0x0a; i < 0x10; i++)
  418. cyber2000_crtcw(i, 0, cfb);
  419. cyber2000_grphw(EXT_CRT_VRTOFL, hw->crtc_ofl, cfb);
  420. cyber2000_grphw(0x00, 0x00, cfb);
  421. cyber2000_grphw(0x01, 0x00, cfb);
  422. cyber2000_grphw(0x02, 0x00, cfb);
  423. cyber2000_grphw(0x03, 0x00, cfb);
  424. cyber2000_grphw(0x04, 0x00, cfb);
  425. cyber2000_grphw(0x05, 0x60, cfb);
  426. cyber2000_grphw(0x06, 0x05, cfb);
  427. cyber2000_grphw(0x07, 0x0f, cfb);
  428. cyber2000_grphw(0x08, 0xff, cfb);
  429. /* Attribute controller registers */
  430. for (i = 0; i < 16; i++)
  431. cyber2000_attrw(i, i, cfb);
  432. cyber2000_attrw(0x10, 0x01, cfb);
  433. cyber2000_attrw(0x11, 0x00, cfb);
  434. cyber2000_attrw(0x12, 0x0f, cfb);
  435. cyber2000_attrw(0x13, 0x00, cfb);
  436. cyber2000_attrw(0x14, 0x00, cfb);
  437. /* PLL registers */
  438. spin_lock(&cfb->reg_b0_lock);
  439. cyber2000_grphw(EXT_DCLK_MULT, hw->clock_mult, cfb);
  440. cyber2000_grphw(EXT_DCLK_DIV, hw->clock_div, cfb);
  441. cyber2000_grphw(EXT_MCLK_MULT, cfb->mclk_mult, cfb);
  442. cyber2000_grphw(EXT_MCLK_DIV, cfb->mclk_div, cfb);
  443. cyber2000_grphw(0x90, 0x01, cfb);
  444. cyber2000_grphw(0xb9, 0x80, cfb);
  445. cyber2000_grphw(0xb9, 0x00, cfb);
  446. spin_unlock(&cfb->reg_b0_lock);
  447. cfb->ramdac_ctrl = hw->ramdac;
  448. cyber2000fb_write_ramdac_ctrl(cfb);
  449. cyber2000fb_writeb(0x20, 0x3c0, cfb);
  450. cyber2000fb_writeb(0xff, 0x3c6, cfb);
  451. cyber2000_grphw(0x14, hw->fetch, cfb);
  452. cyber2000_grphw(0x15, ((hw->fetch >> 8) & 0x03) |
  453. ((hw->pitch >> 4) & 0x30), cfb);
  454. cyber2000_grphw(EXT_SEQ_MISC, hw->extseqmisc, cfb);
  455. /*
  456. * Set up accelerator registers
  457. */
  458. cyber2000fb_writew(hw->width, CO_REG_SRC_WIDTH, cfb);
  459. cyber2000fb_writew(hw->width, CO_REG_DEST_WIDTH, cfb);
  460. cyber2000fb_writeb(hw->co_pixfmt, CO_REG_PIXFMT, cfb);
  461. }
  462. static inline int
  463. cyber2000fb_update_start(struct cfb_info *cfb, struct fb_var_screeninfo *var)
  464. {
  465. u_int base = var->yoffset * var->xres_virtual + var->xoffset;
  466. base *= var->bits_per_pixel;
  467. /*
  468. * Convert to bytes and shift two extra bits because DAC
  469. * can only start on 4 byte aligned data.
  470. */
  471. base >>= 5;
  472. if (base >= 1 << 20)
  473. return -EINVAL;
  474. cyber2000_grphw(0x10, base >> 16 | 0x10, cfb);
  475. cyber2000_crtcw(0x0c, base >> 8, cfb);
  476. cyber2000_crtcw(0x0d, base, cfb);
  477. return 0;
  478. }
  479. static int
  480. cyber2000fb_decode_crtc(struct par_info *hw, struct cfb_info *cfb,
  481. struct fb_var_screeninfo *var)
  482. {
  483. u_int Htotal, Hblankend, Hsyncend;
  484. u_int Vtotal, Vdispend, Vblankstart, Vblankend, Vsyncstart, Vsyncend;
  485. #define ENCODE_BIT(v, b1, m, b2) ((((v) >> (b1)) & (m)) << (b2))
  486. hw->crtc[13] = hw->pitch;
  487. hw->crtc[17] = 0xe3;
  488. hw->crtc[14] = 0;
  489. hw->crtc[8] = 0;
  490. Htotal = var->xres + var->right_margin +
  491. var->hsync_len + var->left_margin;
  492. if (Htotal > 2080)
  493. return -EINVAL;
  494. hw->crtc[0] = (Htotal >> 3) - 5;
  495. hw->crtc[1] = (var->xres >> 3) - 1;
  496. hw->crtc[2] = var->xres >> 3;
  497. hw->crtc[4] = (var->xres + var->right_margin) >> 3;
  498. Hblankend = (Htotal - 4 * 8) >> 3;
  499. hw->crtc[3] = ENCODE_BIT(Hblankend, 0, 0x1f, 0) |
  500. ENCODE_BIT(1, 0, 0x01, 7);
  501. Hsyncend = (var->xres + var->right_margin + var->hsync_len) >> 3;
  502. hw->crtc[5] = ENCODE_BIT(Hsyncend, 0, 0x1f, 0) |
  503. ENCODE_BIT(Hblankend, 5, 0x01, 7);
  504. Vdispend = var->yres - 1;
  505. Vsyncstart = var->yres + var->lower_margin;
  506. Vsyncend = var->yres + var->lower_margin + var->vsync_len;
  507. Vtotal = var->yres + var->lower_margin + var->vsync_len +
  508. var->upper_margin - 2;
  509. if (Vtotal > 2047)
  510. return -EINVAL;
  511. Vblankstart = var->yres + 6;
  512. Vblankend = Vtotal - 10;
  513. hw->crtc[6] = Vtotal;
  514. hw->crtc[7] = ENCODE_BIT(Vtotal, 8, 0x01, 0) |
  515. ENCODE_BIT(Vdispend, 8, 0x01, 1) |
  516. ENCODE_BIT(Vsyncstart, 8, 0x01, 2) |
  517. ENCODE_BIT(Vblankstart, 8, 0x01, 3) |
  518. ENCODE_BIT(1, 0, 0x01, 4) |
  519. ENCODE_BIT(Vtotal, 9, 0x01, 5) |
  520. ENCODE_BIT(Vdispend, 9, 0x01, 6) |
  521. ENCODE_BIT(Vsyncstart, 9, 0x01, 7);
  522. hw->crtc[9] = ENCODE_BIT(0, 0, 0x1f, 0) |
  523. ENCODE_BIT(Vblankstart, 9, 0x01, 5) |
  524. ENCODE_BIT(1, 0, 0x01, 6);
  525. hw->crtc[10] = Vsyncstart;
  526. hw->crtc[11] = ENCODE_BIT(Vsyncend, 0, 0x0f, 0) |
  527. ENCODE_BIT(1, 0, 0x01, 7);
  528. hw->crtc[12] = Vdispend;
  529. hw->crtc[15] = Vblankstart;
  530. hw->crtc[16] = Vblankend;
  531. hw->crtc[18] = 0xff;
  532. /*
  533. * overflow - graphics reg 0x11
  534. * 0=VTOTAL:10 1=VDEND:10 2=VRSTART:10 3=VBSTART:10
  535. * 4=LINECOMP:10 5-IVIDEO 6=FIXCNT
  536. */
  537. hw->crtc_ofl =
  538. ENCODE_BIT(Vtotal, 10, 0x01, 0) |
  539. ENCODE_BIT(Vdispend, 10, 0x01, 1) |
  540. ENCODE_BIT(Vsyncstart, 10, 0x01, 2) |
  541. ENCODE_BIT(Vblankstart, 10, 0x01, 3) |
  542. EXT_CRT_VRTOFL_LINECOMP10;
  543. /* woody: set the interlaced bit... */
  544. /* FIXME: what about doublescan? */
  545. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED)
  546. hw->crtc_ofl |= EXT_CRT_VRTOFL_INTERLACE;
  547. return 0;
  548. }
  549. /*
  550. * The following was discovered by a good monitor, bit twiddling, theorising
  551. * and but mostly luck. Strangely, it looks like everyone elses' PLL!
  552. *
  553. * Clock registers:
  554. * fclock = fpll / div2
  555. * fpll = fref * mult / div1
  556. * where:
  557. * fref = 14.318MHz (69842ps)
  558. * mult = reg0xb0.7:0
  559. * div1 = (reg0xb1.5:0 + 1)
  560. * div2 = 2^(reg0xb1.7:6)
  561. * fpll should be between 115 and 260 MHz
  562. * (8696ps and 3846ps)
  563. */
  564. static int
  565. cyber2000fb_decode_clock(struct par_info *hw, struct cfb_info *cfb,
  566. struct fb_var_screeninfo *var)
  567. {
  568. u_long pll_ps = var->pixclock;
  569. const u_long ref_ps = cfb->ref_ps;
  570. u_int div2, t_div1, best_div1, best_mult;
  571. int best_diff;
  572. int vco;
  573. /*
  574. * Step 1:
  575. * find div2 such that 115MHz < fpll < 260MHz
  576. * and 0 <= div2 < 4
  577. */
  578. for (div2 = 0; div2 < 4; div2++) {
  579. u_long new_pll;
  580. new_pll = pll_ps / cfb->divisors[div2];
  581. if (8696 > new_pll && new_pll > 3846) {
  582. pll_ps = new_pll;
  583. break;
  584. }
  585. }
  586. if (div2 == 4)
  587. return -EINVAL;
  588. /*
  589. * Step 2:
  590. * Given pll_ps and ref_ps, find:
  591. * pll_ps * 0.995 < pll_ps_calc < pll_ps * 1.005
  592. * where { 1 < best_div1 < 32, 1 < best_mult < 256 }
  593. * pll_ps_calc = best_div1 / (ref_ps * best_mult)
  594. */
  595. best_diff = 0x7fffffff;
  596. best_mult = 2;
  597. best_div1 = 32;
  598. for (t_div1 = 2; t_div1 < 32; t_div1 += 1) {
  599. u_int rr, t_mult, t_pll_ps;
  600. int diff;
  601. /*
  602. * Find the multiplier for this divisor
  603. */
  604. rr = ref_ps * t_div1;
  605. t_mult = (rr + pll_ps / 2) / pll_ps;
  606. /*
  607. * Is the multiplier within the correct range?
  608. */
  609. if (t_mult > 256 || t_mult < 2)
  610. continue;
  611. /*
  612. * Calculate the actual clock period from this multiplier
  613. * and divisor, and estimate the error.
  614. */
  615. t_pll_ps = (rr + t_mult / 2) / t_mult;
  616. diff = pll_ps - t_pll_ps;
  617. if (diff < 0)
  618. diff = -diff;
  619. if (diff < best_diff) {
  620. best_diff = diff;
  621. best_mult = t_mult;
  622. best_div1 = t_div1;
  623. }
  624. /*
  625. * If we hit an exact value, there is no point in continuing.
  626. */
  627. if (diff == 0)
  628. break;
  629. }
  630. /*
  631. * Step 3:
  632. * combine values
  633. */
  634. hw->clock_mult = best_mult - 1;
  635. hw->clock_div = div2 << 6 | (best_div1 - 1);
  636. vco = ref_ps * best_div1 / best_mult;
  637. if ((ref_ps == 40690) && (vco < 5556))
  638. /* Set VFSEL when VCO > 180MHz (5.556 ps). */
  639. hw->clock_div |= EXT_DCLK_DIV_VFSEL;
  640. return 0;
  641. }
  642. /*
  643. * Set the User Defined Part of the Display
  644. */
  645. static int
  646. cyber2000fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  647. {
  648. struct cfb_info *cfb = (struct cfb_info *)info;
  649. struct par_info hw;
  650. unsigned int mem;
  651. int err;
  652. var->transp.msb_right = 0;
  653. var->red.msb_right = 0;
  654. var->green.msb_right = 0;
  655. var->blue.msb_right = 0;
  656. var->transp.offset = 0;
  657. var->transp.length = 0;
  658. switch (var->bits_per_pixel) {
  659. case 8: /* PSEUDOCOLOUR, 256 */
  660. var->red.offset = 0;
  661. var->red.length = 8;
  662. var->green.offset = 0;
  663. var->green.length = 8;
  664. var->blue.offset = 0;
  665. var->blue.length = 8;
  666. break;
  667. case 16:/* DIRECTCOLOUR, 64k or 32k */
  668. switch (var->green.length) {
  669. case 6: /* RGB565, 64k */
  670. var->red.offset = 11;
  671. var->red.length = 5;
  672. var->green.offset = 5;
  673. var->green.length = 6;
  674. var->blue.offset = 0;
  675. var->blue.length = 5;
  676. break;
  677. default:
  678. case 5: /* RGB555, 32k */
  679. var->red.offset = 10;
  680. var->red.length = 5;
  681. var->green.offset = 5;
  682. var->green.length = 5;
  683. var->blue.offset = 0;
  684. var->blue.length = 5;
  685. break;
  686. case 4: /* RGB444, 4k + transparency? */
  687. var->transp.offset = 12;
  688. var->transp.length = 4;
  689. var->red.offset = 8;
  690. var->red.length = 4;
  691. var->green.offset = 4;
  692. var->green.length = 4;
  693. var->blue.offset = 0;
  694. var->blue.length = 4;
  695. break;
  696. }
  697. break;
  698. case 24:/* TRUECOLOUR, 16m */
  699. var->red.offset = 16;
  700. var->red.length = 8;
  701. var->green.offset = 8;
  702. var->green.length = 8;
  703. var->blue.offset = 0;
  704. var->blue.length = 8;
  705. break;
  706. case 32:/* TRUECOLOUR, 16m */
  707. var->transp.offset = 24;
  708. var->transp.length = 8;
  709. var->red.offset = 16;
  710. var->red.length = 8;
  711. var->green.offset = 8;
  712. var->green.length = 8;
  713. var->blue.offset = 0;
  714. var->blue.length = 8;
  715. break;
  716. default:
  717. return -EINVAL;
  718. }
  719. mem = var->xres_virtual * var->yres_virtual * (var->bits_per_pixel / 8);
  720. if (mem > cfb->fb.fix.smem_len)
  721. var->yres_virtual = cfb->fb.fix.smem_len * 8 /
  722. (var->bits_per_pixel * var->xres_virtual);
  723. if (var->yres > var->yres_virtual)
  724. var->yres = var->yres_virtual;
  725. if (var->xres > var->xres_virtual)
  726. var->xres = var->xres_virtual;
  727. err = cyber2000fb_decode_clock(&hw, cfb, var);
  728. if (err)
  729. return err;
  730. err = cyber2000fb_decode_crtc(&hw, cfb, var);
  731. if (err)
  732. return err;
  733. return 0;
  734. }
  735. static int cyber2000fb_set_par(struct fb_info *info)
  736. {
  737. struct cfb_info *cfb = (struct cfb_info *)info;
  738. struct fb_var_screeninfo *var = &cfb->fb.var;
  739. struct par_info hw;
  740. unsigned int mem;
  741. hw.width = var->xres_virtual;
  742. hw.ramdac = RAMDAC_VREFEN | RAMDAC_DAC8BIT;
  743. switch (var->bits_per_pixel) {
  744. case 8:
  745. hw.co_pixfmt = CO_PIXFMT_8BPP;
  746. hw.pitch = hw.width >> 3;
  747. hw.extseqmisc = EXT_SEQ_MISC_8;
  748. break;
  749. case 16:
  750. hw.co_pixfmt = CO_PIXFMT_16BPP;
  751. hw.pitch = hw.width >> 2;
  752. switch (var->green.length) {
  753. case 6: /* RGB565, 64k */
  754. hw.extseqmisc = EXT_SEQ_MISC_16_RGB565;
  755. break;
  756. case 5: /* RGB555, 32k */
  757. hw.extseqmisc = EXT_SEQ_MISC_16_RGB555;
  758. break;
  759. case 4: /* RGB444, 4k + transparency? */
  760. hw.extseqmisc = EXT_SEQ_MISC_16_RGB444;
  761. break;
  762. default:
  763. BUG();
  764. }
  765. break;
  766. case 24:/* TRUECOLOUR, 16m */
  767. hw.co_pixfmt = CO_PIXFMT_24BPP;
  768. hw.width *= 3;
  769. hw.pitch = hw.width >> 3;
  770. hw.ramdac |= (RAMDAC_BYPASS | RAMDAC_RAMPWRDN);
  771. hw.extseqmisc = EXT_SEQ_MISC_24_RGB888;
  772. break;
  773. case 32:/* TRUECOLOUR, 16m */
  774. hw.co_pixfmt = CO_PIXFMT_32BPP;
  775. hw.pitch = hw.width >> 1;
  776. hw.ramdac |= (RAMDAC_BYPASS | RAMDAC_RAMPWRDN);
  777. hw.extseqmisc = EXT_SEQ_MISC_32;
  778. break;
  779. default:
  780. BUG();
  781. }
  782. /*
  783. * Sigh, this is absolutely disgusting, but caused by
  784. * the way the fbcon developers want to separate out
  785. * the "checking" and the "setting" of the video mode.
  786. *
  787. * If the mode is not suitable for the hardware here,
  788. * we can't prevent it being set by returning an error.
  789. *
  790. * In theory, since NetWinders contain just one VGA card,
  791. * we should never end up hitting this problem.
  792. */
  793. BUG_ON(cyber2000fb_decode_clock(&hw, cfb, var) != 0);
  794. BUG_ON(cyber2000fb_decode_crtc(&hw, cfb, var) != 0);
  795. hw.width -= 1;
  796. hw.fetch = hw.pitch;
  797. if (!(cfb->mem_ctl2 & MEM_CTL2_64BIT))
  798. hw.fetch <<= 1;
  799. hw.fetch += 1;
  800. cfb->fb.fix.line_length = var->xres_virtual * var->bits_per_pixel / 8;
  801. /*
  802. * Same here - if the size of the video mode exceeds the
  803. * available RAM, we can't prevent this mode being set.
  804. *
  805. * In theory, since NetWinders contain just one VGA card,
  806. * we should never end up hitting this problem.
  807. */
  808. mem = cfb->fb.fix.line_length * var->yres_virtual;
  809. BUG_ON(mem > cfb->fb.fix.smem_len);
  810. /*
  811. * 8bpp displays are always pseudo colour. 16bpp and above
  812. * are direct colour or true colour, depending on whether
  813. * the RAMDAC palettes are bypassed. (Direct colour has
  814. * palettes, true colour does not.)
  815. */
  816. if (var->bits_per_pixel == 8)
  817. cfb->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
  818. else if (hw.ramdac & RAMDAC_BYPASS)
  819. cfb->fb.fix.visual = FB_VISUAL_TRUECOLOR;
  820. else
  821. cfb->fb.fix.visual = FB_VISUAL_DIRECTCOLOR;
  822. cyber2000fb_set_timing(cfb, &hw);
  823. cyber2000fb_update_start(cfb, var);
  824. return 0;
  825. }
  826. /*
  827. * Pan or Wrap the Display
  828. */
  829. static int
  830. cyber2000fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  831. {
  832. struct cfb_info *cfb = (struct cfb_info *)info;
  833. if (cyber2000fb_update_start(cfb, var))
  834. return -EINVAL;
  835. cfb->fb.var.xoffset = var->xoffset;
  836. cfb->fb.var.yoffset = var->yoffset;
  837. if (var->vmode & FB_VMODE_YWRAP) {
  838. cfb->fb.var.vmode |= FB_VMODE_YWRAP;
  839. } else {
  840. cfb->fb.var.vmode &= ~FB_VMODE_YWRAP;
  841. }
  842. return 0;
  843. }
  844. /*
  845. * (Un)Blank the display.
  846. *
  847. * Blank the screen if blank_mode != 0, else unblank. If
  848. * blank == NULL then the caller blanks by setting the CLUT
  849. * (Color Look Up Table) to all black. Return 0 if blanking
  850. * succeeded, != 0 if un-/blanking failed due to e.g. a
  851. * video mode which doesn't support it. Implements VESA
  852. * suspend and powerdown modes on hardware that supports
  853. * disabling hsync/vsync:
  854. * blank_mode == 2: suspend vsync
  855. * blank_mode == 3: suspend hsync
  856. * blank_mode == 4: powerdown
  857. *
  858. * wms...Enable VESA DMPS compatible powerdown mode
  859. * run "setterm -powersave powerdown" to take advantage
  860. */
  861. static int cyber2000fb_blank(int blank, struct fb_info *info)
  862. {
  863. struct cfb_info *cfb = (struct cfb_info *)info;
  864. unsigned int sync = 0;
  865. int i;
  866. switch (blank) {
  867. case FB_BLANK_POWERDOWN: /* powerdown - both sync lines down */
  868. sync = EXT_SYNC_CTL_VS_0 | EXT_SYNC_CTL_HS_0;
  869. break;
  870. case FB_BLANK_HSYNC_SUSPEND: /* hsync off */
  871. sync = EXT_SYNC_CTL_VS_NORMAL | EXT_SYNC_CTL_HS_0;
  872. break;
  873. case FB_BLANK_VSYNC_SUSPEND: /* vsync off */
  874. sync = EXT_SYNC_CTL_VS_0 | EXT_SYNC_CTL_HS_NORMAL;
  875. break;
  876. case FB_BLANK_NORMAL: /* soft blank */
  877. default: /* unblank */
  878. break;
  879. }
  880. cyber2000_grphw(EXT_SYNC_CTL, sync, cfb);
  881. if (blank <= 1) {
  882. /* turn on ramdacs */
  883. cfb->ramdac_powerdown &= ~(RAMDAC_DACPWRDN | RAMDAC_BYPASS |
  884. RAMDAC_RAMPWRDN);
  885. cyber2000fb_write_ramdac_ctrl(cfb);
  886. }
  887. /*
  888. * Soft blank/unblank the display.
  889. */
  890. if (blank) { /* soft blank */
  891. for (i = 0; i < NR_PALETTE; i++) {
  892. cyber2000fb_writeb(i, 0x3c8, cfb);
  893. cyber2000fb_writeb(0, 0x3c9, cfb);
  894. cyber2000fb_writeb(0, 0x3c9, cfb);
  895. cyber2000fb_writeb(0, 0x3c9, cfb);
  896. }
  897. } else { /* unblank */
  898. for (i = 0; i < NR_PALETTE; i++) {
  899. cyber2000fb_writeb(i, 0x3c8, cfb);
  900. cyber2000fb_writeb(cfb->palette[i].red, 0x3c9, cfb);
  901. cyber2000fb_writeb(cfb->palette[i].green, 0x3c9, cfb);
  902. cyber2000fb_writeb(cfb->palette[i].blue, 0x3c9, cfb);
  903. }
  904. }
  905. if (blank >= 2) {
  906. /* turn off ramdacs */
  907. cfb->ramdac_powerdown |= RAMDAC_DACPWRDN | RAMDAC_BYPASS |
  908. RAMDAC_RAMPWRDN;
  909. cyber2000fb_write_ramdac_ctrl(cfb);
  910. }
  911. return 0;
  912. }
  913. static struct fb_ops cyber2000fb_ops = {
  914. .owner = THIS_MODULE,
  915. .fb_check_var = cyber2000fb_check_var,
  916. .fb_set_par = cyber2000fb_set_par,
  917. .fb_setcolreg = cyber2000fb_setcolreg,
  918. .fb_blank = cyber2000fb_blank,
  919. .fb_pan_display = cyber2000fb_pan_display,
  920. .fb_fillrect = cyber2000fb_fillrect,
  921. .fb_copyarea = cyber2000fb_copyarea,
  922. .fb_imageblit = cyber2000fb_imageblit,
  923. .fb_sync = cyber2000fb_sync,
  924. };
  925. /*
  926. * This is the only "static" reference to the internal data structures
  927. * of this driver. It is here solely at the moment to support the other
  928. * CyberPro modules external to this driver.
  929. */
  930. static struct cfb_info *int_cfb_info;
  931. /*
  932. * Enable access to the extended registers
  933. */
  934. void cyber2000fb_enable_extregs(struct cfb_info *cfb)
  935. {
  936. cfb->func_use_count += 1;
  937. if (cfb->func_use_count == 1) {
  938. int old;
  939. old = cyber2000_grphr(EXT_FUNC_CTL, cfb);
  940. old |= EXT_FUNC_CTL_EXTREGENBL;
  941. cyber2000_grphw(EXT_FUNC_CTL, old, cfb);
  942. }
  943. }
  944. EXPORT_SYMBOL(cyber2000fb_enable_extregs);
  945. /*
  946. * Disable access to the extended registers
  947. */
  948. void cyber2000fb_disable_extregs(struct cfb_info *cfb)
  949. {
  950. if (cfb->func_use_count == 1) {
  951. int old;
  952. old = cyber2000_grphr(EXT_FUNC_CTL, cfb);
  953. old &= ~EXT_FUNC_CTL_EXTREGENBL;
  954. cyber2000_grphw(EXT_FUNC_CTL, old, cfb);
  955. }
  956. if (cfb->func_use_count == 0)
  957. printk(KERN_ERR "disable_extregs: count = 0\n");
  958. else
  959. cfb->func_use_count -= 1;
  960. }
  961. EXPORT_SYMBOL(cyber2000fb_disable_extregs);
  962. void cyber2000fb_get_fb_var(struct cfb_info *cfb, struct fb_var_screeninfo *var)
  963. {
  964. memcpy(var, &cfb->fb.var, sizeof(struct fb_var_screeninfo));
  965. }
  966. EXPORT_SYMBOL(cyber2000fb_get_fb_var);
  967. /*
  968. * Attach a capture/tv driver to the core CyberX0X0 driver.
  969. */
  970. int cyber2000fb_attach(struct cyberpro_info *info, int idx)
  971. {
  972. if (int_cfb_info != NULL) {
  973. info->dev = int_cfb_info->fb.device;
  974. #ifdef CONFIG_FB_CYBER2000_I2C
  975. info->i2c = &int_cfb_info->i2c_adapter;
  976. #else
  977. info->i2c = NULL;
  978. #endif
  979. info->regs = int_cfb_info->regs;
  980. info->irq = int_cfb_info->irq;
  981. info->fb = int_cfb_info->fb.screen_base;
  982. info->fb_size = int_cfb_info->fb.fix.smem_len;
  983. info->enable_extregs = cyber2000fb_enable_extregs;
  984. info->disable_extregs = cyber2000fb_disable_extregs;
  985. info->info = int_cfb_info;
  986. strlcpy(info->dev_name, int_cfb_info->fb.fix.id,
  987. sizeof(info->dev_name));
  988. }
  989. return int_cfb_info != NULL;
  990. }
  991. EXPORT_SYMBOL(cyber2000fb_attach);
  992. /*
  993. * Detach a capture/tv driver from the core CyberX0X0 driver.
  994. */
  995. void cyber2000fb_detach(int idx)
  996. {
  997. }
  998. EXPORT_SYMBOL(cyber2000fb_detach);
  999. #ifdef CONFIG_FB_CYBER2000_DDC
  1000. #define DDC_REG 0xb0
  1001. #define DDC_SCL_OUT (1 << 0)
  1002. #define DDC_SDA_OUT (1 << 4)
  1003. #define DDC_SCL_IN (1 << 2)
  1004. #define DDC_SDA_IN (1 << 6)
  1005. static void cyber2000fb_enable_ddc(struct cfb_info *cfb)
  1006. {
  1007. spin_lock(&cfb->reg_b0_lock);
  1008. cyber2000fb_writew(0x1bf, 0x3ce, cfb);
  1009. }
  1010. static void cyber2000fb_disable_ddc(struct cfb_info *cfb)
  1011. {
  1012. cyber2000fb_writew(0x0bf, 0x3ce, cfb);
  1013. spin_unlock(&cfb->reg_b0_lock);
  1014. }
  1015. static void cyber2000fb_ddc_setscl(void *data, int val)
  1016. {
  1017. struct cfb_info *cfb = data;
  1018. unsigned char reg;
  1019. cyber2000fb_enable_ddc(cfb);
  1020. reg = cyber2000_grphr(DDC_REG, cfb);
  1021. if (!val) /* bit is inverted */
  1022. reg |= DDC_SCL_OUT;
  1023. else
  1024. reg &= ~DDC_SCL_OUT;
  1025. cyber2000_grphw(DDC_REG, reg, cfb);
  1026. cyber2000fb_disable_ddc(cfb);
  1027. }
  1028. static void cyber2000fb_ddc_setsda(void *data, int val)
  1029. {
  1030. struct cfb_info *cfb = data;
  1031. unsigned char reg;
  1032. cyber2000fb_enable_ddc(cfb);
  1033. reg = cyber2000_grphr(DDC_REG, cfb);
  1034. if (!val) /* bit is inverted */
  1035. reg |= DDC_SDA_OUT;
  1036. else
  1037. reg &= ~DDC_SDA_OUT;
  1038. cyber2000_grphw(DDC_REG, reg, cfb);
  1039. cyber2000fb_disable_ddc(cfb);
  1040. }
  1041. static int cyber2000fb_ddc_getscl(void *data)
  1042. {
  1043. struct cfb_info *cfb = data;
  1044. int retval;
  1045. cyber2000fb_enable_ddc(cfb);
  1046. retval = !!(cyber2000_grphr(DDC_REG, cfb) & DDC_SCL_IN);
  1047. cyber2000fb_disable_ddc(cfb);
  1048. return retval;
  1049. }
  1050. static int cyber2000fb_ddc_getsda(void *data)
  1051. {
  1052. struct cfb_info *cfb = data;
  1053. int retval;
  1054. cyber2000fb_enable_ddc(cfb);
  1055. retval = !!(cyber2000_grphr(DDC_REG, cfb) & DDC_SDA_IN);
  1056. cyber2000fb_disable_ddc(cfb);
  1057. return retval;
  1058. }
  1059. static int __devinit cyber2000fb_setup_ddc_bus(struct cfb_info *cfb)
  1060. {
  1061. strlcpy(cfb->ddc_adapter.name, cfb->fb.fix.id,
  1062. sizeof(cfb->ddc_adapter.name));
  1063. cfb->ddc_adapter.owner = THIS_MODULE;
  1064. cfb->ddc_adapter.class = I2C_CLASS_DDC;
  1065. cfb->ddc_adapter.algo_data = &cfb->ddc_algo;
  1066. cfb->ddc_adapter.dev.parent = cfb->fb.device;
  1067. cfb->ddc_algo.setsda = cyber2000fb_ddc_setsda;
  1068. cfb->ddc_algo.setscl = cyber2000fb_ddc_setscl;
  1069. cfb->ddc_algo.getsda = cyber2000fb_ddc_getsda;
  1070. cfb->ddc_algo.getscl = cyber2000fb_ddc_getscl;
  1071. cfb->ddc_algo.udelay = 10;
  1072. cfb->ddc_algo.timeout = 20;
  1073. cfb->ddc_algo.data = cfb;
  1074. i2c_set_adapdata(&cfb->ddc_adapter, cfb);
  1075. return i2c_bit_add_bus(&cfb->ddc_adapter);
  1076. }
  1077. #endif /* CONFIG_FB_CYBER2000_DDC */
  1078. #ifdef CONFIG_FB_CYBER2000_I2C
  1079. static void cyber2000fb_i2c_setsda(void *data, int state)
  1080. {
  1081. struct cfb_info *cfb = data;
  1082. unsigned int latch2;
  1083. spin_lock(&cfb->reg_b0_lock);
  1084. latch2 = cyber2000_grphr(EXT_LATCH2, cfb);
  1085. latch2 &= EXT_LATCH2_I2C_CLKEN;
  1086. if (state)
  1087. latch2 |= EXT_LATCH2_I2C_DATEN;
  1088. cyber2000_grphw(EXT_LATCH2, latch2, cfb);
  1089. spin_unlock(&cfb->reg_b0_lock);
  1090. }
  1091. static void cyber2000fb_i2c_setscl(void *data, int state)
  1092. {
  1093. struct cfb_info *cfb = data;
  1094. unsigned int latch2;
  1095. spin_lock(&cfb->reg_b0_lock);
  1096. latch2 = cyber2000_grphr(EXT_LATCH2, cfb);
  1097. latch2 &= EXT_LATCH2_I2C_DATEN;
  1098. if (state)
  1099. latch2 |= EXT_LATCH2_I2C_CLKEN;
  1100. cyber2000_grphw(EXT_LATCH2, latch2, cfb);
  1101. spin_unlock(&cfb->reg_b0_lock);
  1102. }
  1103. static int cyber2000fb_i2c_getsda(void *data)
  1104. {
  1105. struct cfb_info *cfb = data;
  1106. int ret;
  1107. spin_lock(&cfb->reg_b0_lock);
  1108. ret = !!(cyber2000_grphr(EXT_LATCH2, cfb) & EXT_LATCH2_I2C_DAT);
  1109. spin_unlock(&cfb->reg_b0_lock);
  1110. return ret;
  1111. }
  1112. static int cyber2000fb_i2c_getscl(void *data)
  1113. {
  1114. struct cfb_info *cfb = data;
  1115. int ret;
  1116. spin_lock(&cfb->reg_b0_lock);
  1117. ret = !!(cyber2000_grphr(EXT_LATCH2, cfb) & EXT_LATCH2_I2C_CLK);
  1118. spin_unlock(&cfb->reg_b0_lock);
  1119. return ret;
  1120. }
  1121. static int __devinit cyber2000fb_i2c_register(struct cfb_info *cfb)
  1122. {
  1123. strlcpy(cfb->i2c_adapter.name, cfb->fb.fix.id,
  1124. sizeof(cfb->i2c_adapter.name));
  1125. cfb->i2c_adapter.owner = THIS_MODULE;
  1126. cfb->i2c_adapter.algo_data = &cfb->i2c_algo;
  1127. cfb->i2c_adapter.dev.parent = cfb->fb.device;
  1128. cfb->i2c_algo.setsda = cyber2000fb_i2c_setsda;
  1129. cfb->i2c_algo.setscl = cyber2000fb_i2c_setscl;
  1130. cfb->i2c_algo.getsda = cyber2000fb_i2c_getsda;
  1131. cfb->i2c_algo.getscl = cyber2000fb_i2c_getscl;
  1132. cfb->i2c_algo.udelay = 5;
  1133. cfb->i2c_algo.timeout = msecs_to_jiffies(100);
  1134. cfb->i2c_algo.data = cfb;
  1135. return i2c_bit_add_bus(&cfb->i2c_adapter);
  1136. }
  1137. static void cyber2000fb_i2c_unregister(struct cfb_info *cfb)
  1138. {
  1139. i2c_del_adapter(&cfb->i2c_adapter);
  1140. }
  1141. #else
  1142. #define cyber2000fb_i2c_register(cfb) (0)
  1143. #define cyber2000fb_i2c_unregister(cfb) do { } while (0)
  1144. #endif
  1145. /*
  1146. * These parameters give
  1147. * 640x480, hsync 31.5kHz, vsync 60Hz
  1148. */
  1149. static struct fb_videomode __devinitdata cyber2000fb_default_mode = {
  1150. .refresh = 60,
  1151. .xres = 640,
  1152. .yres = 480,
  1153. .pixclock = 39722,
  1154. .left_margin = 56,
  1155. .right_margin = 16,
  1156. .upper_margin = 34,
  1157. .lower_margin = 9,
  1158. .hsync_len = 88,
  1159. .vsync_len = 2,
  1160. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  1161. .vmode = FB_VMODE_NONINTERLACED
  1162. };
  1163. static char igs_regs[] = {
  1164. EXT_CRT_IRQ, 0,
  1165. EXT_CRT_TEST, 0,
  1166. EXT_SYNC_CTL, 0,
  1167. EXT_SEG_WRITE_PTR, 0,
  1168. EXT_SEG_READ_PTR, 0,
  1169. EXT_BIU_MISC, EXT_BIU_MISC_LIN_ENABLE |
  1170. EXT_BIU_MISC_COP_ENABLE |
  1171. EXT_BIU_MISC_COP_BFC,
  1172. EXT_FUNC_CTL, 0,
  1173. CURS_H_START, 0,
  1174. CURS_H_START + 1, 0,
  1175. CURS_H_PRESET, 0,
  1176. CURS_V_START, 0,
  1177. CURS_V_START + 1, 0,
  1178. CURS_V_PRESET, 0,
  1179. CURS_CTL, 0,
  1180. EXT_ATTRIB_CTL, EXT_ATTRIB_CTL_EXT,
  1181. EXT_OVERSCAN_RED, 0,
  1182. EXT_OVERSCAN_GREEN, 0,
  1183. EXT_OVERSCAN_BLUE, 0,
  1184. /* some of these are questionable when we have a BIOS */
  1185. EXT_MEM_CTL0, EXT_MEM_CTL0_7CLK |
  1186. EXT_MEM_CTL0_RAS_1 |
  1187. EXT_MEM_CTL0_MULTCAS,
  1188. EXT_HIDDEN_CTL1, 0x30,
  1189. EXT_FIFO_CTL, 0x0b,
  1190. EXT_FIFO_CTL + 1, 0x17,
  1191. 0x76, 0x00,
  1192. EXT_HIDDEN_CTL4, 0xc8
  1193. };
  1194. /*
  1195. * Initialise the CyberPro hardware. On the CyberPro5XXXX,
  1196. * ensure that we're using the correct PLL (5XXX's may be
  1197. * programmed to use an additional set of PLLs.)
  1198. */
  1199. static void cyberpro_init_hw(struct cfb_info *cfb)
  1200. {
  1201. int i;
  1202. for (i = 0; i < sizeof(igs_regs); i += 2)
  1203. cyber2000_grphw(igs_regs[i], igs_regs[i + 1], cfb);
  1204. if (cfb->id == ID_CYBERPRO_5000) {
  1205. unsigned char val;
  1206. cyber2000fb_writeb(0xba, 0x3ce, cfb);
  1207. val = cyber2000fb_readb(0x3cf, cfb) & 0x80;
  1208. cyber2000fb_writeb(val, 0x3cf, cfb);
  1209. }
  1210. }
  1211. static struct cfb_info __devinit *cyberpro_alloc_fb_info(unsigned int id,
  1212. char *name)
  1213. {
  1214. struct cfb_info *cfb;
  1215. cfb = kzalloc(sizeof(struct cfb_info), GFP_KERNEL);
  1216. if (!cfb)
  1217. return NULL;
  1218. cfb->id = id;
  1219. if (id == ID_CYBERPRO_5000)
  1220. cfb->ref_ps = 40690; /* 24.576 MHz */
  1221. else
  1222. cfb->ref_ps = 69842; /* 14.31818 MHz (69841?) */
  1223. cfb->divisors[0] = 1;
  1224. cfb->divisors[1] = 2;
  1225. cfb->divisors[2] = 4;
  1226. if (id == ID_CYBERPRO_2000)
  1227. cfb->divisors[3] = 8;
  1228. else
  1229. cfb->divisors[3] = 6;
  1230. strcpy(cfb->fb.fix.id, name);
  1231. cfb->fb.fix.type = FB_TYPE_PACKED_PIXELS;
  1232. cfb->fb.fix.type_aux = 0;
  1233. cfb->fb.fix.xpanstep = 0;
  1234. cfb->fb.fix.ypanstep = 1;
  1235. cfb->fb.fix.ywrapstep = 0;
  1236. switch (id) {
  1237. case ID_IGA_1682:
  1238. cfb->fb.fix.accel = 0;
  1239. break;
  1240. case ID_CYBERPRO_2000:
  1241. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER2000;
  1242. break;
  1243. case ID_CYBERPRO_2010:
  1244. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER2010;
  1245. break;
  1246. case ID_CYBERPRO_5000:
  1247. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER5000;
  1248. break;
  1249. }
  1250. cfb->fb.var.nonstd = 0;
  1251. cfb->fb.var.activate = FB_ACTIVATE_NOW;
  1252. cfb->fb.var.height = -1;
  1253. cfb->fb.var.width = -1;
  1254. cfb->fb.var.accel_flags = FB_ACCELF_TEXT;
  1255. cfb->fb.fbops = &cyber2000fb_ops;
  1256. cfb->fb.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1257. cfb->fb.pseudo_palette = cfb->pseudo_palette;
  1258. spin_lock_init(&cfb->reg_b0_lock);
  1259. fb_alloc_cmap(&cfb->fb.cmap, NR_PALETTE, 0);
  1260. return cfb;
  1261. }
  1262. static void cyberpro_free_fb_info(struct cfb_info *cfb)
  1263. {
  1264. if (cfb) {
  1265. /*
  1266. * Free the colourmap
  1267. */
  1268. fb_alloc_cmap(&cfb->fb.cmap, 0, 0);
  1269. kfree(cfb);
  1270. }
  1271. }
  1272. /*
  1273. * Parse Cyber2000fb options. Usage:
  1274. * video=cyber2000:font:fontname
  1275. */
  1276. #ifndef MODULE
  1277. static int cyber2000fb_setup(char *options)
  1278. {
  1279. char *opt;
  1280. if (!options || !*options)
  1281. return 0;
  1282. while ((opt = strsep(&options, ",")) != NULL) {
  1283. if (!*opt)
  1284. continue;
  1285. if (strncmp(opt, "font:", 5) == 0) {
  1286. static char default_font_storage[40];
  1287. strlcpy(default_font_storage, opt + 5,
  1288. sizeof(default_font_storage));
  1289. default_font = default_font_storage;
  1290. continue;
  1291. }
  1292. printk(KERN_ERR "CyberPro20x0: unknown parameter: %s\n", opt);
  1293. }
  1294. return 0;
  1295. }
  1296. #endif /* MODULE */
  1297. /*
  1298. * The CyberPro chips can be placed on many different bus types.
  1299. * This probe function is common to all bus types. The bus-specific
  1300. * probe function is expected to have:
  1301. * - enabled access to the linear memory region
  1302. * - memory mapped access to the registers
  1303. * - initialised mem_ctl1 and mem_ctl2 appropriately.
  1304. */
  1305. static int __devinit cyberpro_common_probe(struct cfb_info *cfb)
  1306. {
  1307. u_long smem_size;
  1308. u_int h_sync, v_sync;
  1309. int err;
  1310. cyberpro_init_hw(cfb);
  1311. /*
  1312. * Get the video RAM size and width from the VGA register.
  1313. * This should have been already initialised by the BIOS,
  1314. * but if it's garbage, claim default 1MB VRAM (woody)
  1315. */
  1316. cfb->mem_ctl1 = cyber2000_grphr(EXT_MEM_CTL1, cfb);
  1317. cfb->mem_ctl2 = cyber2000_grphr(EXT_MEM_CTL2, cfb);
  1318. /*
  1319. * Determine the size of the memory.
  1320. */
  1321. switch (cfb->mem_ctl2 & MEM_CTL2_SIZE_MASK) {
  1322. case MEM_CTL2_SIZE_4MB:
  1323. smem_size = 0x00400000;
  1324. break;
  1325. case MEM_CTL2_SIZE_2MB:
  1326. smem_size = 0x00200000;
  1327. break;
  1328. case MEM_CTL2_SIZE_1MB:
  1329. smem_size = 0x00100000;
  1330. break;
  1331. default:
  1332. smem_size = 0x00100000;
  1333. break;
  1334. }
  1335. cfb->fb.fix.smem_len = smem_size;
  1336. cfb->fb.fix.mmio_len = MMIO_SIZE;
  1337. cfb->fb.screen_base = cfb->region;
  1338. #ifdef CONFIG_FB_CYBER2000_DDC
  1339. if (cyber2000fb_setup_ddc_bus(cfb) == 0)
  1340. cfb->ddc_registered = true;
  1341. #endif
  1342. err = -EINVAL;
  1343. if (!fb_find_mode(&cfb->fb.var, &cfb->fb, NULL, NULL, 0,
  1344. &cyber2000fb_default_mode, 8)) {
  1345. printk(KERN_ERR "%s: no valid mode found\n", cfb->fb.fix.id);
  1346. goto failed;
  1347. }
  1348. cfb->fb.var.yres_virtual = cfb->fb.fix.smem_len * 8 /
  1349. (cfb->fb.var.bits_per_pixel * cfb->fb.var.xres_virtual);
  1350. if (cfb->fb.var.yres_virtual < cfb->fb.var.yres)
  1351. cfb->fb.var.yres_virtual = cfb->fb.var.yres;
  1352. /* fb_set_var(&cfb->fb.var, -1, &cfb->fb); */
  1353. /*
  1354. * Calculate the hsync and vsync frequencies. Note that
  1355. * we split the 1e12 constant up so that we can preserve
  1356. * the precision and fit the results into 32-bit registers.
  1357. * (1953125000 * 512 = 1e12)
  1358. */
  1359. h_sync = 1953125000 / cfb->fb.var.pixclock;
  1360. h_sync = h_sync * 512 / (cfb->fb.var.xres + cfb->fb.var.left_margin +
  1361. cfb->fb.var.right_margin + cfb->fb.var.hsync_len);
  1362. v_sync = h_sync / (cfb->fb.var.yres + cfb->fb.var.upper_margin +
  1363. cfb->fb.var.lower_margin + cfb->fb.var.vsync_len);
  1364. printk(KERN_INFO "%s: %dKiB VRAM, using %dx%d, %d.%03dkHz, %dHz\n",
  1365. cfb->fb.fix.id, cfb->fb.fix.smem_len >> 10,
  1366. cfb->fb.var.xres, cfb->fb.var.yres,
  1367. h_sync / 1000, h_sync % 1000, v_sync);
  1368. err = cyber2000fb_i2c_register(cfb);
  1369. if (err)
  1370. goto failed;
  1371. err = register_framebuffer(&cfb->fb);
  1372. if (err)
  1373. cyber2000fb_i2c_unregister(cfb);
  1374. failed:
  1375. #ifdef CONFIG_FB_CYBER2000_DDC
  1376. if (err && cfb->ddc_registered)
  1377. i2c_del_adapter(&cfb->ddc_adapter);
  1378. #endif
  1379. return err;
  1380. }
  1381. static void __devexit cyberpro_common_remove(struct cfb_info *cfb)
  1382. {
  1383. unregister_framebuffer(&cfb->fb);
  1384. #ifdef CONFIG_FB_CYBER2000_DDC
  1385. if (cfb->ddc_registered)
  1386. i2c_del_adapter(&cfb->ddc_adapter);
  1387. #endif
  1388. cyber2000fb_i2c_unregister(cfb);
  1389. }
  1390. static void cyberpro_common_resume(struct cfb_info *cfb)
  1391. {
  1392. cyberpro_init_hw(cfb);
  1393. /*
  1394. * Reprogram the MEM_CTL1 and MEM_CTL2 registers
  1395. */
  1396. cyber2000_grphw(EXT_MEM_CTL1, cfb->mem_ctl1, cfb);
  1397. cyber2000_grphw(EXT_MEM_CTL2, cfb->mem_ctl2, cfb);
  1398. /*
  1399. * Restore the old video mode and the palette.
  1400. * We also need to tell fbcon to redraw the console.
  1401. */
  1402. cyber2000fb_set_par(&cfb->fb);
  1403. }
  1404. #ifdef CONFIG_ARCH_SHARK
  1405. #include <mach/framebuffer.h>
  1406. static int __devinit cyberpro_vl_probe(void)
  1407. {
  1408. struct cfb_info *cfb;
  1409. int err = -ENOMEM;
  1410. if (!request_mem_region(FB_START, FB_SIZE, "CyberPro2010"))
  1411. return err;
  1412. cfb = cyberpro_alloc_fb_info(ID_CYBERPRO_2010, "CyberPro2010");
  1413. if (!cfb)
  1414. goto failed_release;
  1415. cfb->irq = -1;
  1416. cfb->region = ioremap(FB_START, FB_SIZE);
  1417. if (!cfb->region)
  1418. goto failed_ioremap;
  1419. cfb->regs = cfb->region + MMIO_OFFSET;
  1420. cfb->fb.device = NULL;
  1421. cfb->fb.fix.mmio_start = FB_START + MMIO_OFFSET;
  1422. cfb->fb.fix.smem_start = FB_START;
  1423. /*
  1424. * Bring up the hardware. This is expected to enable access
  1425. * to the linear memory region, and allow access to the memory
  1426. * mapped registers. Also, mem_ctl1 and mem_ctl2 must be
  1427. * initialised.
  1428. */
  1429. cyber2000fb_writeb(0x18, 0x46e8, cfb);
  1430. cyber2000fb_writeb(0x01, 0x102, cfb);
  1431. cyber2000fb_writeb(0x08, 0x46e8, cfb);
  1432. cyber2000fb_writeb(EXT_BIU_MISC, 0x3ce, cfb);
  1433. cyber2000fb_writeb(EXT_BIU_MISC_LIN_ENABLE, 0x3cf, cfb);
  1434. cfb->mclk_mult = 0xdb;
  1435. cfb->mclk_div = 0x54;
  1436. err = cyberpro_common_probe(cfb);
  1437. if (err)
  1438. goto failed;
  1439. if (int_cfb_info == NULL)
  1440. int_cfb_info = cfb;
  1441. return 0;
  1442. failed:
  1443. iounmap(cfb->region);
  1444. failed_ioremap:
  1445. cyberpro_free_fb_info(cfb);
  1446. failed_release:
  1447. release_mem_region(FB_START, FB_SIZE);
  1448. return err;
  1449. }
  1450. #endif /* CONFIG_ARCH_SHARK */
  1451. /*
  1452. * PCI specific support.
  1453. */
  1454. #ifdef CONFIG_PCI
  1455. /*
  1456. * We need to wake up the CyberPro, and make sure its in linear memory
  1457. * mode. Unfortunately, this is specific to the platform and card that
  1458. * we are running on.
  1459. *
  1460. * On x86 and ARM, should we be initialising the CyberPro first via the
  1461. * IO registers, and then the MMIO registers to catch all cases? Can we
  1462. * end up in the situation where the chip is in MMIO mode, but not awake
  1463. * on an x86 system?
  1464. */
  1465. static int cyberpro_pci_enable_mmio(struct cfb_info *cfb)
  1466. {
  1467. unsigned char val;
  1468. #if defined(__sparc_v9__)
  1469. #error "You lose, consult DaveM."
  1470. #elif defined(__sparc__)
  1471. /*
  1472. * SPARC does not have an "outb" instruction, so we generate
  1473. * I/O cycles storing into a reserved memory space at
  1474. * physical address 0x3000000
  1475. */
  1476. unsigned char __iomem *iop;
  1477. iop = ioremap(0x3000000, 0x5000);
  1478. if (iop == NULL) {
  1479. printk(KERN_ERR "iga5000: cannot map I/O\n");
  1480. return -ENOMEM;
  1481. }
  1482. writeb(0x18, iop + 0x46e8);
  1483. writeb(0x01, iop + 0x102);
  1484. writeb(0x08, iop + 0x46e8);
  1485. writeb(EXT_BIU_MISC, iop + 0x3ce);
  1486. writeb(EXT_BIU_MISC_LIN_ENABLE, iop + 0x3cf);
  1487. iounmap(iop);
  1488. #else
  1489. /*
  1490. * Most other machine types are "normal", so
  1491. * we use the standard IO-based wakeup.
  1492. */
  1493. outb(0x18, 0x46e8);
  1494. outb(0x01, 0x102);
  1495. outb(0x08, 0x46e8);
  1496. outb(EXT_BIU_MISC, 0x3ce);
  1497. outb(EXT_BIU_MISC_LIN_ENABLE, 0x3cf);
  1498. #endif
  1499. /*
  1500. * Allow the CyberPro to accept PCI burst accesses
  1501. */
  1502. if (cfb->id == ID_CYBERPRO_2010) {
  1503. printk(KERN_INFO "%s: NOT enabling PCI bursts\n",
  1504. cfb->fb.fix.id);
  1505. } else {
  1506. val = cyber2000_grphr(EXT_BUS_CTL, cfb);
  1507. if (!(val & EXT_BUS_CTL_PCIBURST_WRITE)) {
  1508. printk(KERN_INFO "%s: enabling PCI bursts\n",
  1509. cfb->fb.fix.id);
  1510. val |= EXT_BUS_CTL_PCIBURST_WRITE;
  1511. if (cfb->id == ID_CYBERPRO_5000)
  1512. val |= EXT_BUS_CTL_PCIBURST_READ;
  1513. cyber2000_grphw(EXT_BUS_CTL, val, cfb);
  1514. }
  1515. }
  1516. return 0;
  1517. }
  1518. static int __devinit
  1519. cyberpro_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1520. {
  1521. struct cfb_info *cfb;
  1522. char name[16];
  1523. int err;
  1524. sprintf(name, "CyberPro%4X", id->device);
  1525. err = pci_enable_device(dev);
  1526. if (err)
  1527. return err;
  1528. err = -ENOMEM;
  1529. cfb = cyberpro_alloc_fb_info(id->driver_data, name);
  1530. if (!cfb)
  1531. goto failed_release;
  1532. err = pci_request_regions(dev, cfb->fb.fix.id);
  1533. if (err)
  1534. goto failed_regions;
  1535. cfb->irq = dev->irq;
  1536. cfb->region = pci_ioremap_bar(dev, 0);
  1537. if (!cfb->region)
  1538. goto failed_ioremap;
  1539. cfb->regs = cfb->region + MMIO_OFFSET;
  1540. cfb->fb.device = &dev->dev;
  1541. cfb->fb.fix.mmio_start = pci_resource_start(dev, 0) + MMIO_OFFSET;
  1542. cfb->fb.fix.smem_start = pci_resource_start(dev, 0);
  1543. /*
  1544. * Bring up the hardware. This is expected to enable access
  1545. * to the linear memory region, and allow access to the memory
  1546. * mapped registers. Also, mem_ctl1 and mem_ctl2 must be
  1547. * initialised.
  1548. */
  1549. err = cyberpro_pci_enable_mmio(cfb);
  1550. if (err)
  1551. goto failed;
  1552. /*
  1553. * Use MCLK from BIOS. FIXME: what about hotplug?
  1554. */
  1555. cfb->mclk_mult = cyber2000_grphr(EXT_MCLK_MULT, cfb);
  1556. cfb->mclk_div = cyber2000_grphr(EXT_MCLK_DIV, cfb);
  1557. #ifdef __arm__
  1558. /*
  1559. * MCLK on the NetWinder and the Shark is fixed at 75MHz
  1560. */
  1561. if (machine_is_netwinder()) {
  1562. cfb->mclk_mult = 0xdb;
  1563. cfb->mclk_div = 0x54;
  1564. }
  1565. #endif
  1566. err = cyberpro_common_probe(cfb);
  1567. if (err)
  1568. goto failed;
  1569. /*
  1570. * Our driver data
  1571. */
  1572. pci_set_drvdata(dev, cfb);
  1573. if (int_cfb_info == NULL)
  1574. int_cfb_info = cfb;
  1575. return 0;
  1576. failed:
  1577. iounmap(cfb->region);
  1578. failed_ioremap:
  1579. pci_release_regions(dev);
  1580. failed_regions:
  1581. cyberpro_free_fb_info(cfb);
  1582. failed_release:
  1583. return err;
  1584. }
  1585. static void __devexit cyberpro_pci_remove(struct pci_dev *dev)
  1586. {
  1587. struct cfb_info *cfb = pci_get_drvdata(dev);
  1588. if (cfb) {
  1589. cyberpro_common_remove(cfb);
  1590. iounmap(cfb->region);
  1591. cyberpro_free_fb_info(cfb);
  1592. /*
  1593. * Ensure that the driver data is no longer
  1594. * valid.
  1595. */
  1596. pci_set_drvdata(dev, NULL);
  1597. if (cfb == int_cfb_info)
  1598. int_cfb_info = NULL;
  1599. pci_release_regions(dev);
  1600. }
  1601. }
  1602. static int cyberpro_pci_suspend(struct pci_dev *dev, pm_message_t state)
  1603. {
  1604. return 0;
  1605. }
  1606. /*
  1607. * Re-initialise the CyberPro hardware
  1608. */
  1609. static int cyberpro_pci_resume(struct pci_dev *dev)
  1610. {
  1611. struct cfb_info *cfb = pci_get_drvdata(dev);
  1612. if (cfb) {
  1613. cyberpro_pci_enable_mmio(cfb);
  1614. cyberpro_common_resume(cfb);
  1615. }
  1616. return 0;
  1617. }
  1618. static struct pci_device_id cyberpro_pci_table[] = {
  1619. /* Not yet
  1620. * { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_1682,
  1621. * PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_IGA_1682 },
  1622. */
  1623. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_2000,
  1624. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_2000 },
  1625. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_2010,
  1626. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_2010 },
  1627. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_5000,
  1628. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_5000 },
  1629. { 0, }
  1630. };
  1631. MODULE_DEVICE_TABLE(pci, cyberpro_pci_table);
  1632. static struct pci_driver cyberpro_driver = {
  1633. .name = "CyberPro",
  1634. .probe = cyberpro_pci_probe,
  1635. .remove = __devexit_p(cyberpro_pci_remove),
  1636. .suspend = cyberpro_pci_suspend,
  1637. .resume = cyberpro_pci_resume,
  1638. .id_table = cyberpro_pci_table
  1639. };
  1640. #endif
  1641. /*
  1642. * I don't think we can use the "module_init" stuff here because
  1643. * the fbcon stuff may not be initialised yet. Hence the #ifdef
  1644. * around module_init.
  1645. *
  1646. * Tony: "module_init" is now required
  1647. */
  1648. static int __init cyber2000fb_init(void)
  1649. {
  1650. int ret = -1, err;
  1651. #ifndef MODULE
  1652. char *option = NULL;
  1653. if (fb_get_options("cyber2000fb", &option))
  1654. return -ENODEV;
  1655. cyber2000fb_setup(option);
  1656. #endif
  1657. #ifdef CONFIG_ARCH_SHARK
  1658. err = cyberpro_vl_probe();
  1659. if (!err)
  1660. ret = 0;
  1661. #endif
  1662. #ifdef CONFIG_PCI
  1663. err = pci_register_driver(&cyberpro_driver);
  1664. if (!err)
  1665. ret = 0;
  1666. #endif
  1667. return ret ? err : 0;
  1668. }
  1669. module_init(cyber2000fb_init);
  1670. #ifndef CONFIG_ARCH_SHARK
  1671. static void __exit cyberpro_exit(void)
  1672. {
  1673. pci_unregister_driver(&cyberpro_driver);
  1674. }
  1675. module_exit(cyberpro_exit);
  1676. #endif
  1677. MODULE_AUTHOR("Russell King");
  1678. MODULE_DESCRIPTION("CyberPro 2000, 2010 and 5000 framebuffer driver");
  1679. MODULE_LICENSE("GPL");