radeon.h 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. extern int radeon_dpm;
  94. extern int radeon_aspm;
  95. extern int radeon_runtime_pm;
  96. /*
  97. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  98. * symbol;
  99. */
  100. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  101. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  102. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  103. #define RADEON_IB_POOL_SIZE 16
  104. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  105. #define RADEONFB_CONN_LIMIT 4
  106. #define RADEON_BIOS_NUM_SCRATCH 8
  107. /* max number of rings */
  108. #define RADEON_NUM_RINGS 6
  109. /* fence seq are set to this number when signaled */
  110. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  111. /* internal ring indices */
  112. /* r1xx+ has gfx CP ring */
  113. #define RADEON_RING_TYPE_GFX_INDEX 0
  114. /* cayman has 2 compute CP rings */
  115. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  116. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  117. /* R600+ has an async dma ring */
  118. #define R600_RING_TYPE_DMA_INDEX 3
  119. /* cayman add a second async dma ring */
  120. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  121. /* R600+ */
  122. #define R600_RING_TYPE_UVD_INDEX 5
  123. /* hardcode those limit for now */
  124. #define RADEON_VA_IB_OFFSET (1 << 20)
  125. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  126. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  127. /* reset flags */
  128. #define RADEON_RESET_GFX (1 << 0)
  129. #define RADEON_RESET_COMPUTE (1 << 1)
  130. #define RADEON_RESET_DMA (1 << 2)
  131. #define RADEON_RESET_CP (1 << 3)
  132. #define RADEON_RESET_GRBM (1 << 4)
  133. #define RADEON_RESET_DMA1 (1 << 5)
  134. #define RADEON_RESET_RLC (1 << 6)
  135. #define RADEON_RESET_SEM (1 << 7)
  136. #define RADEON_RESET_IH (1 << 8)
  137. #define RADEON_RESET_VMC (1 << 9)
  138. #define RADEON_RESET_MC (1 << 10)
  139. #define RADEON_RESET_DISPLAY (1 << 11)
  140. /* CG block flags */
  141. #define RADEON_CG_BLOCK_GFX (1 << 0)
  142. #define RADEON_CG_BLOCK_MC (1 << 1)
  143. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  144. #define RADEON_CG_BLOCK_UVD (1 << 3)
  145. #define RADEON_CG_BLOCK_VCE (1 << 4)
  146. #define RADEON_CG_BLOCK_HDP (1 << 5)
  147. #define RADEON_CG_BLOCK_BIF (1 << 6)
  148. /* CG flags */
  149. #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
  150. #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
  151. #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
  152. #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
  153. #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
  154. #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  155. #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
  156. #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  157. #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
  158. #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
  159. #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
  160. #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
  161. #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
  162. #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
  163. #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
  164. #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
  165. #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
  166. /* PG flags */
  167. #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
  168. #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
  169. #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
  170. #define RADEON_PG_SUPPORT_UVD (1 << 3)
  171. #define RADEON_PG_SUPPORT_VCE (1 << 4)
  172. #define RADEON_PG_SUPPORT_CP (1 << 5)
  173. #define RADEON_PG_SUPPORT_GDS (1 << 6)
  174. #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  175. #define RADEON_PG_SUPPORT_SDMA (1 << 8)
  176. #define RADEON_PG_SUPPORT_ACP (1 << 9)
  177. #define RADEON_PG_SUPPORT_SAMU (1 << 10)
  178. /* max cursor sizes (in pixels) */
  179. #define CURSOR_WIDTH 64
  180. #define CURSOR_HEIGHT 64
  181. #define CIK_CURSOR_WIDTH 128
  182. #define CIK_CURSOR_HEIGHT 128
  183. /*
  184. * Errata workarounds.
  185. */
  186. enum radeon_pll_errata {
  187. CHIP_ERRATA_R300_CG = 0x00000001,
  188. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  189. CHIP_ERRATA_PLL_DELAY = 0x00000004
  190. };
  191. struct radeon_device;
  192. /*
  193. * BIOS.
  194. */
  195. bool radeon_get_bios(struct radeon_device *rdev);
  196. /*
  197. * Dummy page
  198. */
  199. struct radeon_dummy_page {
  200. struct page *page;
  201. dma_addr_t addr;
  202. };
  203. int radeon_dummy_page_init(struct radeon_device *rdev);
  204. void radeon_dummy_page_fini(struct radeon_device *rdev);
  205. /*
  206. * Clocks
  207. */
  208. struct radeon_clock {
  209. struct radeon_pll p1pll;
  210. struct radeon_pll p2pll;
  211. struct radeon_pll dcpll;
  212. struct radeon_pll spll;
  213. struct radeon_pll mpll;
  214. /* 10 Khz units */
  215. uint32_t default_mclk;
  216. uint32_t default_sclk;
  217. uint32_t default_dispclk;
  218. uint32_t current_dispclk;
  219. uint32_t dp_extclk;
  220. uint32_t max_pixel_clock;
  221. };
  222. /*
  223. * Power management
  224. */
  225. int radeon_pm_init(struct radeon_device *rdev);
  226. void radeon_pm_fini(struct radeon_device *rdev);
  227. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  228. void radeon_pm_suspend(struct radeon_device *rdev);
  229. void radeon_pm_resume(struct radeon_device *rdev);
  230. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  231. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  232. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  233. u8 clock_type,
  234. u32 clock,
  235. bool strobe_mode,
  236. struct atom_clock_dividers *dividers);
  237. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  238. u32 clock,
  239. bool strobe_mode,
  240. struct atom_mpll_param *mpll_param);
  241. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  242. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  243. u16 voltage_level, u8 voltage_type,
  244. u32 *gpio_value, u32 *gpio_mask);
  245. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  246. u32 eng_clock, u32 mem_clock);
  247. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  248. u8 voltage_type, u16 *voltage_step);
  249. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  250. u16 voltage_id, u16 *voltage);
  251. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  252. u16 *voltage,
  253. u16 leakage_idx);
  254. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  255. u16 *leakage_id);
  256. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  257. u16 *vddc, u16 *vddci,
  258. u16 virtual_voltage_id,
  259. u16 vbios_voltage_id);
  260. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  261. u8 voltage_type,
  262. u16 nominal_voltage,
  263. u16 *true_voltage);
  264. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  265. u8 voltage_type, u16 *min_voltage);
  266. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  267. u8 voltage_type, u16 *max_voltage);
  268. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  269. u8 voltage_type, u8 voltage_mode,
  270. struct atom_voltage_table *voltage_table);
  271. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  272. u8 voltage_type, u8 voltage_mode);
  273. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  274. u32 mem_clock);
  275. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  276. u32 mem_clock);
  277. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  278. u8 module_index,
  279. struct atom_mc_reg_table *reg_table);
  280. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  281. u8 module_index, struct atom_memory_info *mem_info);
  282. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  283. bool gddr5, u8 module_index,
  284. struct atom_memory_clock_range_table *mclk_range_table);
  285. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  286. u16 voltage_id, u16 *voltage);
  287. void rs690_pm_info(struct radeon_device *rdev);
  288. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  289. unsigned *bankh, unsigned *mtaspect,
  290. unsigned *tile_split);
  291. /*
  292. * Fences.
  293. */
  294. struct radeon_fence_driver {
  295. uint32_t scratch_reg;
  296. uint64_t gpu_addr;
  297. volatile uint32_t *cpu_addr;
  298. /* sync_seq is protected by ring emission lock */
  299. uint64_t sync_seq[RADEON_NUM_RINGS];
  300. atomic64_t last_seq;
  301. bool initialized;
  302. };
  303. struct radeon_fence {
  304. struct radeon_device *rdev;
  305. struct kref kref;
  306. /* protected by radeon_fence.lock */
  307. uint64_t seq;
  308. /* RB, DMA, etc. */
  309. unsigned ring;
  310. };
  311. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  312. int radeon_fence_driver_init(struct radeon_device *rdev);
  313. void radeon_fence_driver_fini(struct radeon_device *rdev);
  314. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  315. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  316. void radeon_fence_process(struct radeon_device *rdev, int ring);
  317. bool radeon_fence_signaled(struct radeon_fence *fence);
  318. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  319. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  320. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  321. int radeon_fence_wait_any(struct radeon_device *rdev,
  322. struct radeon_fence **fences,
  323. bool intr);
  324. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  325. void radeon_fence_unref(struct radeon_fence **fence);
  326. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  327. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  328. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  329. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  330. struct radeon_fence *b)
  331. {
  332. if (!a) {
  333. return b;
  334. }
  335. if (!b) {
  336. return a;
  337. }
  338. BUG_ON(a->ring != b->ring);
  339. if (a->seq > b->seq) {
  340. return a;
  341. } else {
  342. return b;
  343. }
  344. }
  345. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  346. struct radeon_fence *b)
  347. {
  348. if (!a) {
  349. return false;
  350. }
  351. if (!b) {
  352. return true;
  353. }
  354. BUG_ON(a->ring != b->ring);
  355. return a->seq < b->seq;
  356. }
  357. /*
  358. * Tiling registers
  359. */
  360. struct radeon_surface_reg {
  361. struct radeon_bo *bo;
  362. };
  363. #define RADEON_GEM_MAX_SURFACES 8
  364. /*
  365. * TTM.
  366. */
  367. struct radeon_mman {
  368. struct ttm_bo_global_ref bo_global_ref;
  369. struct drm_global_reference mem_global_ref;
  370. struct ttm_bo_device bdev;
  371. bool mem_global_referenced;
  372. bool initialized;
  373. };
  374. /* bo virtual address in a specific vm */
  375. struct radeon_bo_va {
  376. /* protected by bo being reserved */
  377. struct list_head bo_list;
  378. uint64_t soffset;
  379. uint64_t eoffset;
  380. uint32_t flags;
  381. bool valid;
  382. unsigned ref_count;
  383. /* protected by vm mutex */
  384. struct list_head vm_list;
  385. /* constant after initialization */
  386. struct radeon_vm *vm;
  387. struct radeon_bo *bo;
  388. };
  389. struct radeon_bo {
  390. /* Protected by gem.mutex */
  391. struct list_head list;
  392. /* Protected by tbo.reserved */
  393. u32 placements[3];
  394. struct ttm_placement placement;
  395. struct ttm_buffer_object tbo;
  396. struct ttm_bo_kmap_obj kmap;
  397. unsigned pin_count;
  398. void *kptr;
  399. u32 tiling_flags;
  400. u32 pitch;
  401. int surface_reg;
  402. /* list of all virtual address to which this bo
  403. * is associated to
  404. */
  405. struct list_head va;
  406. /* Constant after initialization */
  407. struct radeon_device *rdev;
  408. struct drm_gem_object gem_base;
  409. struct ttm_bo_kmap_obj dma_buf_vmap;
  410. pid_t pid;
  411. };
  412. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  413. struct radeon_bo_list {
  414. struct ttm_validate_buffer tv;
  415. struct radeon_bo *bo;
  416. uint64_t gpu_offset;
  417. bool written;
  418. unsigned domain;
  419. unsigned alt_domain;
  420. u32 tiling_flags;
  421. };
  422. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  423. /* sub-allocation manager, it has to be protected by another lock.
  424. * By conception this is an helper for other part of the driver
  425. * like the indirect buffer or semaphore, which both have their
  426. * locking.
  427. *
  428. * Principe is simple, we keep a list of sub allocation in offset
  429. * order (first entry has offset == 0, last entry has the highest
  430. * offset).
  431. *
  432. * When allocating new object we first check if there is room at
  433. * the end total_size - (last_object_offset + last_object_size) >=
  434. * alloc_size. If so we allocate new object there.
  435. *
  436. * When there is not enough room at the end, we start waiting for
  437. * each sub object until we reach object_offset+object_size >=
  438. * alloc_size, this object then become the sub object we return.
  439. *
  440. * Alignment can't be bigger than page size.
  441. *
  442. * Hole are not considered for allocation to keep things simple.
  443. * Assumption is that there won't be hole (all object on same
  444. * alignment).
  445. */
  446. struct radeon_sa_manager {
  447. wait_queue_head_t wq;
  448. struct radeon_bo *bo;
  449. struct list_head *hole;
  450. struct list_head flist[RADEON_NUM_RINGS];
  451. struct list_head olist;
  452. unsigned size;
  453. uint64_t gpu_addr;
  454. void *cpu_ptr;
  455. uint32_t domain;
  456. uint32_t align;
  457. };
  458. struct radeon_sa_bo;
  459. /* sub-allocation buffer */
  460. struct radeon_sa_bo {
  461. struct list_head olist;
  462. struct list_head flist;
  463. struct radeon_sa_manager *manager;
  464. unsigned soffset;
  465. unsigned eoffset;
  466. struct radeon_fence *fence;
  467. };
  468. /*
  469. * GEM objects.
  470. */
  471. struct radeon_gem {
  472. struct mutex mutex;
  473. struct list_head objects;
  474. };
  475. int radeon_gem_init(struct radeon_device *rdev);
  476. void radeon_gem_fini(struct radeon_device *rdev);
  477. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  478. int alignment, int initial_domain,
  479. bool discardable, bool kernel,
  480. struct drm_gem_object **obj);
  481. int radeon_mode_dumb_create(struct drm_file *file_priv,
  482. struct drm_device *dev,
  483. struct drm_mode_create_dumb *args);
  484. int radeon_mode_dumb_mmap(struct drm_file *filp,
  485. struct drm_device *dev,
  486. uint32_t handle, uint64_t *offset_p);
  487. /*
  488. * Semaphores.
  489. */
  490. /* everything here is constant */
  491. struct radeon_semaphore {
  492. struct radeon_sa_bo *sa_bo;
  493. signed waiters;
  494. uint64_t gpu_addr;
  495. };
  496. int radeon_semaphore_create(struct radeon_device *rdev,
  497. struct radeon_semaphore **semaphore);
  498. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  499. struct radeon_semaphore *semaphore);
  500. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  501. struct radeon_semaphore *semaphore);
  502. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  503. struct radeon_semaphore *semaphore,
  504. int signaler, int waiter);
  505. void radeon_semaphore_free(struct radeon_device *rdev,
  506. struct radeon_semaphore **semaphore,
  507. struct radeon_fence *fence);
  508. /*
  509. * GART structures, functions & helpers
  510. */
  511. struct radeon_mc;
  512. #define RADEON_GPU_PAGE_SIZE 4096
  513. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  514. #define RADEON_GPU_PAGE_SHIFT 12
  515. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  516. struct radeon_gart {
  517. dma_addr_t table_addr;
  518. struct radeon_bo *robj;
  519. void *ptr;
  520. unsigned num_gpu_pages;
  521. unsigned num_cpu_pages;
  522. unsigned table_size;
  523. struct page **pages;
  524. dma_addr_t *pages_addr;
  525. bool ready;
  526. };
  527. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  528. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  529. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  530. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  531. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  532. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  533. int radeon_gart_init(struct radeon_device *rdev);
  534. void radeon_gart_fini(struct radeon_device *rdev);
  535. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  536. int pages);
  537. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  538. int pages, struct page **pagelist,
  539. dma_addr_t *dma_addr);
  540. void radeon_gart_restore(struct radeon_device *rdev);
  541. /*
  542. * GPU MC structures, functions & helpers
  543. */
  544. struct radeon_mc {
  545. resource_size_t aper_size;
  546. resource_size_t aper_base;
  547. resource_size_t agp_base;
  548. /* for some chips with <= 32MB we need to lie
  549. * about vram size near mc fb location */
  550. u64 mc_vram_size;
  551. u64 visible_vram_size;
  552. u64 gtt_size;
  553. u64 gtt_start;
  554. u64 gtt_end;
  555. u64 vram_start;
  556. u64 vram_end;
  557. unsigned vram_width;
  558. u64 real_vram_size;
  559. int vram_mtrr;
  560. bool vram_is_ddr;
  561. bool igp_sideport_enabled;
  562. u64 gtt_base_align;
  563. u64 mc_mask;
  564. };
  565. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  566. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  567. /*
  568. * GPU scratch registers structures, functions & helpers
  569. */
  570. struct radeon_scratch {
  571. unsigned num_reg;
  572. uint32_t reg_base;
  573. bool free[32];
  574. uint32_t reg[32];
  575. };
  576. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  577. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  578. /*
  579. * GPU doorbell structures, functions & helpers
  580. */
  581. struct radeon_doorbell {
  582. u32 num_pages;
  583. bool free[1024];
  584. /* doorbell mmio */
  585. resource_size_t base;
  586. resource_size_t size;
  587. void __iomem *ptr;
  588. };
  589. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  590. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  591. /*
  592. * IRQS.
  593. */
  594. struct radeon_unpin_work {
  595. struct work_struct work;
  596. struct radeon_device *rdev;
  597. int crtc_id;
  598. struct radeon_fence *fence;
  599. struct drm_pending_vblank_event *event;
  600. struct radeon_bo *old_rbo;
  601. u64 new_crtc_base;
  602. };
  603. struct r500_irq_stat_regs {
  604. u32 disp_int;
  605. u32 hdmi0_status;
  606. };
  607. struct r600_irq_stat_regs {
  608. u32 disp_int;
  609. u32 disp_int_cont;
  610. u32 disp_int_cont2;
  611. u32 d1grph_int;
  612. u32 d2grph_int;
  613. u32 hdmi0_status;
  614. u32 hdmi1_status;
  615. };
  616. struct evergreen_irq_stat_regs {
  617. u32 disp_int;
  618. u32 disp_int_cont;
  619. u32 disp_int_cont2;
  620. u32 disp_int_cont3;
  621. u32 disp_int_cont4;
  622. u32 disp_int_cont5;
  623. u32 d1grph_int;
  624. u32 d2grph_int;
  625. u32 d3grph_int;
  626. u32 d4grph_int;
  627. u32 d5grph_int;
  628. u32 d6grph_int;
  629. u32 afmt_status1;
  630. u32 afmt_status2;
  631. u32 afmt_status3;
  632. u32 afmt_status4;
  633. u32 afmt_status5;
  634. u32 afmt_status6;
  635. };
  636. struct cik_irq_stat_regs {
  637. u32 disp_int;
  638. u32 disp_int_cont;
  639. u32 disp_int_cont2;
  640. u32 disp_int_cont3;
  641. u32 disp_int_cont4;
  642. u32 disp_int_cont5;
  643. u32 disp_int_cont6;
  644. };
  645. union radeon_irq_stat_regs {
  646. struct r500_irq_stat_regs r500;
  647. struct r600_irq_stat_regs r600;
  648. struct evergreen_irq_stat_regs evergreen;
  649. struct cik_irq_stat_regs cik;
  650. };
  651. #define RADEON_MAX_HPD_PINS 6
  652. #define RADEON_MAX_CRTCS 6
  653. #define RADEON_MAX_AFMT_BLOCKS 7
  654. struct radeon_irq {
  655. bool installed;
  656. spinlock_t lock;
  657. atomic_t ring_int[RADEON_NUM_RINGS];
  658. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  659. atomic_t pflip[RADEON_MAX_CRTCS];
  660. wait_queue_head_t vblank_queue;
  661. bool hpd[RADEON_MAX_HPD_PINS];
  662. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  663. union radeon_irq_stat_regs stat_regs;
  664. bool dpm_thermal;
  665. };
  666. int radeon_irq_kms_init(struct radeon_device *rdev);
  667. void radeon_irq_kms_fini(struct radeon_device *rdev);
  668. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  669. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  670. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  671. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  672. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  673. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  674. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  675. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  676. /*
  677. * CP & rings.
  678. */
  679. struct radeon_ib {
  680. struct radeon_sa_bo *sa_bo;
  681. uint32_t length_dw;
  682. uint64_t gpu_addr;
  683. uint32_t *ptr;
  684. int ring;
  685. struct radeon_fence *fence;
  686. struct radeon_vm *vm;
  687. bool is_const_ib;
  688. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  689. struct radeon_semaphore *semaphore;
  690. };
  691. struct radeon_ring {
  692. struct radeon_bo *ring_obj;
  693. volatile uint32_t *ring;
  694. unsigned rptr;
  695. unsigned rptr_offs;
  696. unsigned rptr_reg;
  697. unsigned rptr_save_reg;
  698. u64 next_rptr_gpu_addr;
  699. volatile u32 *next_rptr_cpu_addr;
  700. unsigned wptr;
  701. unsigned wptr_old;
  702. unsigned wptr_reg;
  703. unsigned ring_size;
  704. unsigned ring_free_dw;
  705. int count_dw;
  706. unsigned long last_activity;
  707. unsigned last_rptr;
  708. uint64_t gpu_addr;
  709. uint32_t align_mask;
  710. uint32_t ptr_mask;
  711. bool ready;
  712. u32 nop;
  713. u32 idx;
  714. u64 last_semaphore_signal_addr;
  715. u64 last_semaphore_wait_addr;
  716. /* for CIK queues */
  717. u32 me;
  718. u32 pipe;
  719. u32 queue;
  720. struct radeon_bo *mqd_obj;
  721. u32 doorbell_page_num;
  722. u32 doorbell_offset;
  723. unsigned wptr_offs;
  724. };
  725. struct radeon_mec {
  726. struct radeon_bo *hpd_eop_obj;
  727. u64 hpd_eop_gpu_addr;
  728. u32 num_pipe;
  729. u32 num_mec;
  730. u32 num_queue;
  731. };
  732. /*
  733. * VM
  734. */
  735. /* maximum number of VMIDs */
  736. #define RADEON_NUM_VM 16
  737. /* defines number of bits in page table versus page directory,
  738. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  739. * table and the remaining 19 bits are in the page directory */
  740. #define RADEON_VM_BLOCK_SIZE 9
  741. /* number of entries in page table */
  742. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  743. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  744. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  745. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  746. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  747. #define R600_PTE_VALID (1 << 0)
  748. #define R600_PTE_SYSTEM (1 << 1)
  749. #define R600_PTE_SNOOPED (1 << 2)
  750. #define R600_PTE_READABLE (1 << 5)
  751. #define R600_PTE_WRITEABLE (1 << 6)
  752. struct radeon_vm {
  753. struct list_head list;
  754. struct list_head va;
  755. unsigned id;
  756. /* contains the page directory */
  757. struct radeon_sa_bo *page_directory;
  758. uint64_t pd_gpu_addr;
  759. /* array of page tables, one for each page directory entry */
  760. struct radeon_sa_bo **page_tables;
  761. struct mutex mutex;
  762. /* last fence for cs using this vm */
  763. struct radeon_fence *fence;
  764. /* last flush or NULL if we still need to flush */
  765. struct radeon_fence *last_flush;
  766. };
  767. struct radeon_vm_manager {
  768. struct mutex lock;
  769. struct list_head lru_vm;
  770. struct radeon_fence *active[RADEON_NUM_VM];
  771. struct radeon_sa_manager sa_manager;
  772. uint32_t max_pfn;
  773. /* number of VMIDs */
  774. unsigned nvm;
  775. /* vram base address for page table entry */
  776. u64 vram_base_offset;
  777. /* is vm enabled? */
  778. bool enabled;
  779. };
  780. /*
  781. * file private structure
  782. */
  783. struct radeon_fpriv {
  784. struct radeon_vm vm;
  785. };
  786. /*
  787. * R6xx+ IH ring
  788. */
  789. struct r600_ih {
  790. struct radeon_bo *ring_obj;
  791. volatile uint32_t *ring;
  792. unsigned rptr;
  793. unsigned ring_size;
  794. uint64_t gpu_addr;
  795. uint32_t ptr_mask;
  796. atomic_t lock;
  797. bool enabled;
  798. };
  799. /*
  800. * RLC stuff
  801. */
  802. #include "clearstate_defs.h"
  803. struct radeon_rlc {
  804. /* for power gating */
  805. struct radeon_bo *save_restore_obj;
  806. uint64_t save_restore_gpu_addr;
  807. volatile uint32_t *sr_ptr;
  808. const u32 *reg_list;
  809. u32 reg_list_size;
  810. /* for clear state */
  811. struct radeon_bo *clear_state_obj;
  812. uint64_t clear_state_gpu_addr;
  813. volatile uint32_t *cs_ptr;
  814. const struct cs_section_def *cs_data;
  815. u32 clear_state_size;
  816. /* for cp tables */
  817. struct radeon_bo *cp_table_obj;
  818. uint64_t cp_table_gpu_addr;
  819. volatile uint32_t *cp_table_ptr;
  820. u32 cp_table_size;
  821. };
  822. int radeon_ib_get(struct radeon_device *rdev, int ring,
  823. struct radeon_ib *ib, struct radeon_vm *vm,
  824. unsigned size);
  825. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  826. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  827. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  828. struct radeon_ib *const_ib);
  829. int radeon_ib_pool_init(struct radeon_device *rdev);
  830. void radeon_ib_pool_fini(struct radeon_device *rdev);
  831. int radeon_ib_ring_tests(struct radeon_device *rdev);
  832. /* Ring access between begin & end cannot sleep */
  833. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  834. struct radeon_ring *ring);
  835. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  836. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  837. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  838. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  839. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  840. void radeon_ring_undo(struct radeon_ring *ring);
  841. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  842. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  843. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  844. void radeon_ring_lockup_update(struct radeon_ring *ring);
  845. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  846. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  847. uint32_t **data);
  848. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  849. unsigned size, uint32_t *data);
  850. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  851. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop);
  852. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  853. /* r600 async dma */
  854. void r600_dma_stop(struct radeon_device *rdev);
  855. int r600_dma_resume(struct radeon_device *rdev);
  856. void r600_dma_fini(struct radeon_device *rdev);
  857. void cayman_dma_stop(struct radeon_device *rdev);
  858. int cayman_dma_resume(struct radeon_device *rdev);
  859. void cayman_dma_fini(struct radeon_device *rdev);
  860. /*
  861. * CS.
  862. */
  863. struct radeon_cs_reloc {
  864. struct drm_gem_object *gobj;
  865. struct radeon_bo *robj;
  866. struct radeon_bo_list lobj;
  867. uint32_t handle;
  868. uint32_t flags;
  869. };
  870. struct radeon_cs_chunk {
  871. uint32_t chunk_id;
  872. uint32_t length_dw;
  873. int kpage_idx[2];
  874. uint32_t *kpage[2];
  875. uint32_t *kdata;
  876. void __user *user_ptr;
  877. int last_copied_page;
  878. int last_page_index;
  879. };
  880. struct radeon_cs_parser {
  881. struct device *dev;
  882. struct radeon_device *rdev;
  883. struct drm_file *filp;
  884. /* chunks */
  885. unsigned nchunks;
  886. struct radeon_cs_chunk *chunks;
  887. uint64_t *chunks_array;
  888. /* IB */
  889. unsigned idx;
  890. /* relocations */
  891. unsigned nrelocs;
  892. struct radeon_cs_reloc *relocs;
  893. struct radeon_cs_reloc **relocs_ptr;
  894. struct list_head validated;
  895. unsigned dma_reloc_idx;
  896. /* indices of various chunks */
  897. int chunk_ib_idx;
  898. int chunk_relocs_idx;
  899. int chunk_flags_idx;
  900. int chunk_const_ib_idx;
  901. struct radeon_ib ib;
  902. struct radeon_ib const_ib;
  903. void *track;
  904. unsigned family;
  905. int parser_error;
  906. u32 cs_flags;
  907. u32 ring;
  908. s32 priority;
  909. struct ww_acquire_ctx ticket;
  910. };
  911. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  912. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  913. struct radeon_cs_packet {
  914. unsigned idx;
  915. unsigned type;
  916. unsigned reg;
  917. unsigned opcode;
  918. int count;
  919. unsigned one_reg_wr;
  920. };
  921. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  922. struct radeon_cs_packet *pkt,
  923. unsigned idx, unsigned reg);
  924. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  925. struct radeon_cs_packet *pkt);
  926. /*
  927. * AGP
  928. */
  929. int radeon_agp_init(struct radeon_device *rdev);
  930. void radeon_agp_resume(struct radeon_device *rdev);
  931. void radeon_agp_suspend(struct radeon_device *rdev);
  932. void radeon_agp_fini(struct radeon_device *rdev);
  933. /*
  934. * Writeback
  935. */
  936. struct radeon_wb {
  937. struct radeon_bo *wb_obj;
  938. volatile uint32_t *wb;
  939. uint64_t gpu_addr;
  940. bool enabled;
  941. bool use_event;
  942. };
  943. #define RADEON_WB_SCRATCH_OFFSET 0
  944. #define RADEON_WB_RING0_NEXT_RPTR 256
  945. #define RADEON_WB_CP_RPTR_OFFSET 1024
  946. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  947. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  948. #define R600_WB_DMA_RPTR_OFFSET 1792
  949. #define R600_WB_IH_WPTR_OFFSET 2048
  950. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  951. #define R600_WB_EVENT_OFFSET 3072
  952. #define CIK_WB_CP1_WPTR_OFFSET 3328
  953. #define CIK_WB_CP2_WPTR_OFFSET 3584
  954. /**
  955. * struct radeon_pm - power management datas
  956. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  957. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  958. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  959. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  960. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  961. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  962. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  963. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  964. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  965. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  966. * @needed_bandwidth: current bandwidth needs
  967. *
  968. * It keeps track of various data needed to take powermanagement decision.
  969. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  970. * Equation between gpu/memory clock and available bandwidth is hw dependent
  971. * (type of memory, bus size, efficiency, ...)
  972. */
  973. enum radeon_pm_method {
  974. PM_METHOD_PROFILE,
  975. PM_METHOD_DYNPM,
  976. PM_METHOD_DPM,
  977. };
  978. enum radeon_dynpm_state {
  979. DYNPM_STATE_DISABLED,
  980. DYNPM_STATE_MINIMUM,
  981. DYNPM_STATE_PAUSED,
  982. DYNPM_STATE_ACTIVE,
  983. DYNPM_STATE_SUSPENDED,
  984. };
  985. enum radeon_dynpm_action {
  986. DYNPM_ACTION_NONE,
  987. DYNPM_ACTION_MINIMUM,
  988. DYNPM_ACTION_DOWNCLOCK,
  989. DYNPM_ACTION_UPCLOCK,
  990. DYNPM_ACTION_DEFAULT
  991. };
  992. enum radeon_voltage_type {
  993. VOLTAGE_NONE = 0,
  994. VOLTAGE_GPIO,
  995. VOLTAGE_VDDC,
  996. VOLTAGE_SW
  997. };
  998. enum radeon_pm_state_type {
  999. /* not used for dpm */
  1000. POWER_STATE_TYPE_DEFAULT,
  1001. POWER_STATE_TYPE_POWERSAVE,
  1002. /* user selectable states */
  1003. POWER_STATE_TYPE_BATTERY,
  1004. POWER_STATE_TYPE_BALANCED,
  1005. POWER_STATE_TYPE_PERFORMANCE,
  1006. /* internal states */
  1007. POWER_STATE_TYPE_INTERNAL_UVD,
  1008. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1009. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1010. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1011. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1012. POWER_STATE_TYPE_INTERNAL_BOOT,
  1013. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1014. POWER_STATE_TYPE_INTERNAL_ACPI,
  1015. POWER_STATE_TYPE_INTERNAL_ULV,
  1016. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1017. };
  1018. enum radeon_pm_profile_type {
  1019. PM_PROFILE_DEFAULT,
  1020. PM_PROFILE_AUTO,
  1021. PM_PROFILE_LOW,
  1022. PM_PROFILE_MID,
  1023. PM_PROFILE_HIGH,
  1024. };
  1025. #define PM_PROFILE_DEFAULT_IDX 0
  1026. #define PM_PROFILE_LOW_SH_IDX 1
  1027. #define PM_PROFILE_MID_SH_IDX 2
  1028. #define PM_PROFILE_HIGH_SH_IDX 3
  1029. #define PM_PROFILE_LOW_MH_IDX 4
  1030. #define PM_PROFILE_MID_MH_IDX 5
  1031. #define PM_PROFILE_HIGH_MH_IDX 6
  1032. #define PM_PROFILE_MAX 7
  1033. struct radeon_pm_profile {
  1034. int dpms_off_ps_idx;
  1035. int dpms_on_ps_idx;
  1036. int dpms_off_cm_idx;
  1037. int dpms_on_cm_idx;
  1038. };
  1039. enum radeon_int_thermal_type {
  1040. THERMAL_TYPE_NONE,
  1041. THERMAL_TYPE_EXTERNAL,
  1042. THERMAL_TYPE_EXTERNAL_GPIO,
  1043. THERMAL_TYPE_RV6XX,
  1044. THERMAL_TYPE_RV770,
  1045. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1046. THERMAL_TYPE_EVERGREEN,
  1047. THERMAL_TYPE_SUMO,
  1048. THERMAL_TYPE_NI,
  1049. THERMAL_TYPE_SI,
  1050. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1051. THERMAL_TYPE_CI,
  1052. THERMAL_TYPE_KV,
  1053. };
  1054. struct radeon_voltage {
  1055. enum radeon_voltage_type type;
  1056. /* gpio voltage */
  1057. struct radeon_gpio_rec gpio;
  1058. u32 delay; /* delay in usec from voltage drop to sclk change */
  1059. bool active_high; /* voltage drop is active when bit is high */
  1060. /* VDDC voltage */
  1061. u8 vddc_id; /* index into vddc voltage table */
  1062. u8 vddci_id; /* index into vddci voltage table */
  1063. bool vddci_enabled;
  1064. /* r6xx+ sw */
  1065. u16 voltage;
  1066. /* evergreen+ vddci */
  1067. u16 vddci;
  1068. };
  1069. /* clock mode flags */
  1070. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1071. struct radeon_pm_clock_info {
  1072. /* memory clock */
  1073. u32 mclk;
  1074. /* engine clock */
  1075. u32 sclk;
  1076. /* voltage info */
  1077. struct radeon_voltage voltage;
  1078. /* standardized clock flags */
  1079. u32 flags;
  1080. };
  1081. /* state flags */
  1082. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1083. struct radeon_power_state {
  1084. enum radeon_pm_state_type type;
  1085. struct radeon_pm_clock_info *clock_info;
  1086. /* number of valid clock modes in this power state */
  1087. int num_clock_modes;
  1088. struct radeon_pm_clock_info *default_clock_mode;
  1089. /* standardized state flags */
  1090. u32 flags;
  1091. u32 misc; /* vbios specific flags */
  1092. u32 misc2; /* vbios specific flags */
  1093. int pcie_lanes; /* pcie lanes */
  1094. };
  1095. /*
  1096. * Some modes are overclocked by very low value, accept them
  1097. */
  1098. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1099. enum radeon_dpm_auto_throttle_src {
  1100. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1101. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1102. };
  1103. enum radeon_dpm_event_src {
  1104. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1105. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1106. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1107. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1108. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1109. };
  1110. struct radeon_ps {
  1111. u32 caps; /* vbios flags */
  1112. u32 class; /* vbios flags */
  1113. u32 class2; /* vbios flags */
  1114. /* UVD clocks */
  1115. u32 vclk;
  1116. u32 dclk;
  1117. /* VCE clocks */
  1118. u32 evclk;
  1119. u32 ecclk;
  1120. /* asic priv */
  1121. void *ps_priv;
  1122. };
  1123. struct radeon_dpm_thermal {
  1124. /* thermal interrupt work */
  1125. struct work_struct work;
  1126. /* low temperature threshold */
  1127. int min_temp;
  1128. /* high temperature threshold */
  1129. int max_temp;
  1130. /* was interrupt low to high or high to low */
  1131. bool high_to_low;
  1132. };
  1133. enum radeon_clk_action
  1134. {
  1135. RADEON_SCLK_UP = 1,
  1136. RADEON_SCLK_DOWN
  1137. };
  1138. struct radeon_blacklist_clocks
  1139. {
  1140. u32 sclk;
  1141. u32 mclk;
  1142. enum radeon_clk_action action;
  1143. };
  1144. struct radeon_clock_and_voltage_limits {
  1145. u32 sclk;
  1146. u32 mclk;
  1147. u32 vddc;
  1148. u32 vddci;
  1149. };
  1150. struct radeon_clock_array {
  1151. u32 count;
  1152. u32 *values;
  1153. };
  1154. struct radeon_clock_voltage_dependency_entry {
  1155. u32 clk;
  1156. u16 v;
  1157. };
  1158. struct radeon_clock_voltage_dependency_table {
  1159. u32 count;
  1160. struct radeon_clock_voltage_dependency_entry *entries;
  1161. };
  1162. union radeon_cac_leakage_entry {
  1163. struct {
  1164. u16 vddc;
  1165. u32 leakage;
  1166. };
  1167. struct {
  1168. u16 vddc1;
  1169. u16 vddc2;
  1170. u16 vddc3;
  1171. };
  1172. };
  1173. struct radeon_cac_leakage_table {
  1174. u32 count;
  1175. union radeon_cac_leakage_entry *entries;
  1176. };
  1177. struct radeon_phase_shedding_limits_entry {
  1178. u16 voltage;
  1179. u32 sclk;
  1180. u32 mclk;
  1181. };
  1182. struct radeon_phase_shedding_limits_table {
  1183. u32 count;
  1184. struct radeon_phase_shedding_limits_entry *entries;
  1185. };
  1186. struct radeon_uvd_clock_voltage_dependency_entry {
  1187. u32 vclk;
  1188. u32 dclk;
  1189. u16 v;
  1190. };
  1191. struct radeon_uvd_clock_voltage_dependency_table {
  1192. u8 count;
  1193. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1194. };
  1195. struct radeon_vce_clock_voltage_dependency_entry {
  1196. u32 ecclk;
  1197. u32 evclk;
  1198. u16 v;
  1199. };
  1200. struct radeon_vce_clock_voltage_dependency_table {
  1201. u8 count;
  1202. struct radeon_vce_clock_voltage_dependency_entry *entries;
  1203. };
  1204. struct radeon_ppm_table {
  1205. u8 ppm_design;
  1206. u16 cpu_core_number;
  1207. u32 platform_tdp;
  1208. u32 small_ac_platform_tdp;
  1209. u32 platform_tdc;
  1210. u32 small_ac_platform_tdc;
  1211. u32 apu_tdp;
  1212. u32 dgpu_tdp;
  1213. u32 dgpu_ulv_power;
  1214. u32 tj_max;
  1215. };
  1216. struct radeon_cac_tdp_table {
  1217. u16 tdp;
  1218. u16 configurable_tdp;
  1219. u16 tdc;
  1220. u16 battery_power_limit;
  1221. u16 small_power_limit;
  1222. u16 low_cac_leakage;
  1223. u16 high_cac_leakage;
  1224. u16 maximum_power_delivery_limit;
  1225. };
  1226. struct radeon_dpm_dynamic_state {
  1227. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1228. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1229. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1230. struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1231. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1232. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1233. struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1234. struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1235. struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1236. struct radeon_clock_array valid_sclk_values;
  1237. struct radeon_clock_array valid_mclk_values;
  1238. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1239. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1240. u32 mclk_sclk_ratio;
  1241. u32 sclk_mclk_delta;
  1242. u16 vddc_vddci_delta;
  1243. u16 min_vddc_for_pcie_gen2;
  1244. struct radeon_cac_leakage_table cac_leakage_table;
  1245. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1246. struct radeon_ppm_table *ppm_table;
  1247. struct radeon_cac_tdp_table *cac_tdp_table;
  1248. };
  1249. struct radeon_dpm_fan {
  1250. u16 t_min;
  1251. u16 t_med;
  1252. u16 t_high;
  1253. u16 pwm_min;
  1254. u16 pwm_med;
  1255. u16 pwm_high;
  1256. u8 t_hyst;
  1257. u32 cycle_delay;
  1258. u16 t_max;
  1259. bool ucode_fan_control;
  1260. };
  1261. enum radeon_pcie_gen {
  1262. RADEON_PCIE_GEN1 = 0,
  1263. RADEON_PCIE_GEN2 = 1,
  1264. RADEON_PCIE_GEN3 = 2,
  1265. RADEON_PCIE_GEN_INVALID = 0xffff
  1266. };
  1267. enum radeon_dpm_forced_level {
  1268. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1269. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1270. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1271. };
  1272. struct radeon_dpm {
  1273. struct radeon_ps *ps;
  1274. /* number of valid power states */
  1275. int num_ps;
  1276. /* current power state that is active */
  1277. struct radeon_ps *current_ps;
  1278. /* requested power state */
  1279. struct radeon_ps *requested_ps;
  1280. /* boot up power state */
  1281. struct radeon_ps *boot_ps;
  1282. /* default uvd power state */
  1283. struct radeon_ps *uvd_ps;
  1284. enum radeon_pm_state_type state;
  1285. enum radeon_pm_state_type user_state;
  1286. u32 platform_caps;
  1287. u32 voltage_response_time;
  1288. u32 backbias_response_time;
  1289. void *priv;
  1290. u32 new_active_crtcs;
  1291. int new_active_crtc_count;
  1292. u32 current_active_crtcs;
  1293. int current_active_crtc_count;
  1294. struct radeon_dpm_dynamic_state dyn_state;
  1295. struct radeon_dpm_fan fan;
  1296. u32 tdp_limit;
  1297. u32 near_tdp_limit;
  1298. u32 near_tdp_limit_adjusted;
  1299. u32 sq_ramping_threshold;
  1300. u32 cac_leakage;
  1301. u16 tdp_od_limit;
  1302. u32 tdp_adjustment;
  1303. u16 load_line_slope;
  1304. bool power_control;
  1305. bool ac_power;
  1306. /* special states active */
  1307. bool thermal_active;
  1308. bool uvd_active;
  1309. /* thermal handling */
  1310. struct radeon_dpm_thermal thermal;
  1311. /* forced levels */
  1312. enum radeon_dpm_forced_level forced_level;
  1313. /* track UVD streams */
  1314. unsigned sd;
  1315. unsigned hd;
  1316. };
  1317. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1318. struct radeon_pm {
  1319. struct mutex mutex;
  1320. /* write locked while reprogramming mclk */
  1321. struct rw_semaphore mclk_lock;
  1322. u32 active_crtcs;
  1323. int active_crtc_count;
  1324. int req_vblank;
  1325. bool vblank_sync;
  1326. fixed20_12 max_bandwidth;
  1327. fixed20_12 igp_sideport_mclk;
  1328. fixed20_12 igp_system_mclk;
  1329. fixed20_12 igp_ht_link_clk;
  1330. fixed20_12 igp_ht_link_width;
  1331. fixed20_12 k8_bandwidth;
  1332. fixed20_12 sideport_bandwidth;
  1333. fixed20_12 ht_bandwidth;
  1334. fixed20_12 core_bandwidth;
  1335. fixed20_12 sclk;
  1336. fixed20_12 mclk;
  1337. fixed20_12 needed_bandwidth;
  1338. struct radeon_power_state *power_state;
  1339. /* number of valid power states */
  1340. int num_power_states;
  1341. int current_power_state_index;
  1342. int current_clock_mode_index;
  1343. int requested_power_state_index;
  1344. int requested_clock_mode_index;
  1345. int default_power_state_index;
  1346. u32 current_sclk;
  1347. u32 current_mclk;
  1348. u16 current_vddc;
  1349. u16 current_vddci;
  1350. u32 default_sclk;
  1351. u32 default_mclk;
  1352. u16 default_vddc;
  1353. u16 default_vddci;
  1354. struct radeon_i2c_chan *i2c_bus;
  1355. /* selected pm method */
  1356. enum radeon_pm_method pm_method;
  1357. /* dynpm power management */
  1358. struct delayed_work dynpm_idle_work;
  1359. enum radeon_dynpm_state dynpm_state;
  1360. enum radeon_dynpm_action dynpm_planned_action;
  1361. unsigned long dynpm_action_timeout;
  1362. bool dynpm_can_upclock;
  1363. bool dynpm_can_downclock;
  1364. /* profile-based power management */
  1365. enum radeon_pm_profile_type profile;
  1366. int profile_index;
  1367. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1368. /* internal thermal controller on rv6xx+ */
  1369. enum radeon_int_thermal_type int_thermal_type;
  1370. struct device *int_hwmon_dev;
  1371. /* dpm */
  1372. bool dpm_enabled;
  1373. struct radeon_dpm dpm;
  1374. };
  1375. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1376. enum radeon_pm_state_type ps_type,
  1377. int instance);
  1378. /*
  1379. * UVD
  1380. */
  1381. #define RADEON_MAX_UVD_HANDLES 10
  1382. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1383. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1384. struct radeon_uvd {
  1385. struct radeon_bo *vcpu_bo;
  1386. void *cpu_addr;
  1387. uint64_t gpu_addr;
  1388. void *saved_bo;
  1389. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1390. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1391. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1392. struct delayed_work idle_work;
  1393. };
  1394. int radeon_uvd_init(struct radeon_device *rdev);
  1395. void radeon_uvd_fini(struct radeon_device *rdev);
  1396. int radeon_uvd_suspend(struct radeon_device *rdev);
  1397. int radeon_uvd_resume(struct radeon_device *rdev);
  1398. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1399. uint32_t handle, struct radeon_fence **fence);
  1400. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1401. uint32_t handle, struct radeon_fence **fence);
  1402. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1403. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1404. struct drm_file *filp);
  1405. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1406. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1407. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1408. unsigned vclk, unsigned dclk,
  1409. unsigned vco_min, unsigned vco_max,
  1410. unsigned fb_factor, unsigned fb_mask,
  1411. unsigned pd_min, unsigned pd_max,
  1412. unsigned pd_even,
  1413. unsigned *optimal_fb_div,
  1414. unsigned *optimal_vclk_div,
  1415. unsigned *optimal_dclk_div);
  1416. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1417. unsigned cg_upll_func_cntl);
  1418. struct r600_audio_pin {
  1419. int channels;
  1420. int rate;
  1421. int bits_per_sample;
  1422. u8 status_bits;
  1423. u8 category_code;
  1424. u32 offset;
  1425. bool connected;
  1426. u32 id;
  1427. };
  1428. struct r600_audio {
  1429. bool enabled;
  1430. struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
  1431. int num_pins;
  1432. };
  1433. /*
  1434. * Benchmarking
  1435. */
  1436. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1437. /*
  1438. * Testing
  1439. */
  1440. void radeon_test_moves(struct radeon_device *rdev);
  1441. void radeon_test_ring_sync(struct radeon_device *rdev,
  1442. struct radeon_ring *cpA,
  1443. struct radeon_ring *cpB);
  1444. void radeon_test_syncing(struct radeon_device *rdev);
  1445. /*
  1446. * Debugfs
  1447. */
  1448. struct radeon_debugfs {
  1449. struct drm_info_list *files;
  1450. unsigned num_files;
  1451. };
  1452. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1453. struct drm_info_list *files,
  1454. unsigned nfiles);
  1455. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1456. /*
  1457. * ASIC ring specific functions.
  1458. */
  1459. struct radeon_asic_ring {
  1460. /* ring read/write ptr handling */
  1461. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1462. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1463. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1464. /* validating and patching of IBs */
  1465. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1466. int (*cs_parse)(struct radeon_cs_parser *p);
  1467. /* command emmit functions */
  1468. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1469. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1470. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1471. struct radeon_semaphore *semaphore, bool emit_wait);
  1472. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1473. /* testing functions */
  1474. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1475. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1476. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1477. /* deprecated */
  1478. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1479. };
  1480. /*
  1481. * ASIC specific functions.
  1482. */
  1483. struct radeon_asic {
  1484. int (*init)(struct radeon_device *rdev);
  1485. void (*fini)(struct radeon_device *rdev);
  1486. int (*resume)(struct radeon_device *rdev);
  1487. int (*suspend)(struct radeon_device *rdev);
  1488. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1489. int (*asic_reset)(struct radeon_device *rdev);
  1490. /* ioctl hw specific callback. Some hw might want to perform special
  1491. * operation on specific ioctl. For instance on wait idle some hw
  1492. * might want to perform and HDP flush through MMIO as it seems that
  1493. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1494. * through ring.
  1495. */
  1496. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1497. /* check if 3D engine is idle */
  1498. bool (*gui_idle)(struct radeon_device *rdev);
  1499. /* wait for mc_idle */
  1500. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1501. /* get the reference clock */
  1502. u32 (*get_xclk)(struct radeon_device *rdev);
  1503. /* get the gpu clock counter */
  1504. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1505. /* gart */
  1506. struct {
  1507. void (*tlb_flush)(struct radeon_device *rdev);
  1508. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1509. } gart;
  1510. struct {
  1511. int (*init)(struct radeon_device *rdev);
  1512. void (*fini)(struct radeon_device *rdev);
  1513. void (*set_page)(struct radeon_device *rdev,
  1514. struct radeon_ib *ib,
  1515. uint64_t pe,
  1516. uint64_t addr, unsigned count,
  1517. uint32_t incr, uint32_t flags);
  1518. } vm;
  1519. /* ring specific callbacks */
  1520. struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
  1521. /* irqs */
  1522. struct {
  1523. int (*set)(struct radeon_device *rdev);
  1524. int (*process)(struct radeon_device *rdev);
  1525. } irq;
  1526. /* displays */
  1527. struct {
  1528. /* display watermarks */
  1529. void (*bandwidth_update)(struct radeon_device *rdev);
  1530. /* get frame count */
  1531. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1532. /* wait for vblank */
  1533. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1534. /* set backlight level */
  1535. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1536. /* get backlight level */
  1537. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1538. /* audio callbacks */
  1539. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1540. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1541. } display;
  1542. /* copy functions for bo handling */
  1543. struct {
  1544. int (*blit)(struct radeon_device *rdev,
  1545. uint64_t src_offset,
  1546. uint64_t dst_offset,
  1547. unsigned num_gpu_pages,
  1548. struct radeon_fence **fence);
  1549. u32 blit_ring_index;
  1550. int (*dma)(struct radeon_device *rdev,
  1551. uint64_t src_offset,
  1552. uint64_t dst_offset,
  1553. unsigned num_gpu_pages,
  1554. struct radeon_fence **fence);
  1555. u32 dma_ring_index;
  1556. /* method used for bo copy */
  1557. int (*copy)(struct radeon_device *rdev,
  1558. uint64_t src_offset,
  1559. uint64_t dst_offset,
  1560. unsigned num_gpu_pages,
  1561. struct radeon_fence **fence);
  1562. /* ring used for bo copies */
  1563. u32 copy_ring_index;
  1564. } copy;
  1565. /* surfaces */
  1566. struct {
  1567. int (*set_reg)(struct radeon_device *rdev, int reg,
  1568. uint32_t tiling_flags, uint32_t pitch,
  1569. uint32_t offset, uint32_t obj_size);
  1570. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1571. } surface;
  1572. /* hotplug detect */
  1573. struct {
  1574. void (*init)(struct radeon_device *rdev);
  1575. void (*fini)(struct radeon_device *rdev);
  1576. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1577. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1578. } hpd;
  1579. /* static power management */
  1580. struct {
  1581. void (*misc)(struct radeon_device *rdev);
  1582. void (*prepare)(struct radeon_device *rdev);
  1583. void (*finish)(struct radeon_device *rdev);
  1584. void (*init_profile)(struct radeon_device *rdev);
  1585. void (*get_dynpm_state)(struct radeon_device *rdev);
  1586. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1587. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1588. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1589. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1590. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1591. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1592. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1593. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1594. int (*get_temperature)(struct radeon_device *rdev);
  1595. } pm;
  1596. /* dynamic power management */
  1597. struct {
  1598. int (*init)(struct radeon_device *rdev);
  1599. void (*setup_asic)(struct radeon_device *rdev);
  1600. int (*enable)(struct radeon_device *rdev);
  1601. void (*disable)(struct radeon_device *rdev);
  1602. int (*pre_set_power_state)(struct radeon_device *rdev);
  1603. int (*set_power_state)(struct radeon_device *rdev);
  1604. void (*post_set_power_state)(struct radeon_device *rdev);
  1605. void (*display_configuration_changed)(struct radeon_device *rdev);
  1606. void (*fini)(struct radeon_device *rdev);
  1607. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1608. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1609. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1610. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1611. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1612. bool (*vblank_too_short)(struct radeon_device *rdev);
  1613. void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
  1614. void (*enable_bapm)(struct radeon_device *rdev, bool enable);
  1615. } dpm;
  1616. /* pageflipping */
  1617. struct {
  1618. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1619. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1620. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1621. } pflip;
  1622. };
  1623. /*
  1624. * Asic structures
  1625. */
  1626. struct r100_asic {
  1627. const unsigned *reg_safe_bm;
  1628. unsigned reg_safe_bm_size;
  1629. u32 hdp_cntl;
  1630. };
  1631. struct r300_asic {
  1632. const unsigned *reg_safe_bm;
  1633. unsigned reg_safe_bm_size;
  1634. u32 resync_scratch;
  1635. u32 hdp_cntl;
  1636. };
  1637. struct r600_asic {
  1638. unsigned max_pipes;
  1639. unsigned max_tile_pipes;
  1640. unsigned max_simds;
  1641. unsigned max_backends;
  1642. unsigned max_gprs;
  1643. unsigned max_threads;
  1644. unsigned max_stack_entries;
  1645. unsigned max_hw_contexts;
  1646. unsigned max_gs_threads;
  1647. unsigned sx_max_export_size;
  1648. unsigned sx_max_export_pos_size;
  1649. unsigned sx_max_export_smx_size;
  1650. unsigned sq_num_cf_insts;
  1651. unsigned tiling_nbanks;
  1652. unsigned tiling_npipes;
  1653. unsigned tiling_group_size;
  1654. unsigned tile_config;
  1655. unsigned backend_map;
  1656. };
  1657. struct rv770_asic {
  1658. unsigned max_pipes;
  1659. unsigned max_tile_pipes;
  1660. unsigned max_simds;
  1661. unsigned max_backends;
  1662. unsigned max_gprs;
  1663. unsigned max_threads;
  1664. unsigned max_stack_entries;
  1665. unsigned max_hw_contexts;
  1666. unsigned max_gs_threads;
  1667. unsigned sx_max_export_size;
  1668. unsigned sx_max_export_pos_size;
  1669. unsigned sx_max_export_smx_size;
  1670. unsigned sq_num_cf_insts;
  1671. unsigned sx_num_of_sets;
  1672. unsigned sc_prim_fifo_size;
  1673. unsigned sc_hiz_tile_fifo_size;
  1674. unsigned sc_earlyz_tile_fifo_fize;
  1675. unsigned tiling_nbanks;
  1676. unsigned tiling_npipes;
  1677. unsigned tiling_group_size;
  1678. unsigned tile_config;
  1679. unsigned backend_map;
  1680. };
  1681. struct evergreen_asic {
  1682. unsigned num_ses;
  1683. unsigned max_pipes;
  1684. unsigned max_tile_pipes;
  1685. unsigned max_simds;
  1686. unsigned max_backends;
  1687. unsigned max_gprs;
  1688. unsigned max_threads;
  1689. unsigned max_stack_entries;
  1690. unsigned max_hw_contexts;
  1691. unsigned max_gs_threads;
  1692. unsigned sx_max_export_size;
  1693. unsigned sx_max_export_pos_size;
  1694. unsigned sx_max_export_smx_size;
  1695. unsigned sq_num_cf_insts;
  1696. unsigned sx_num_of_sets;
  1697. unsigned sc_prim_fifo_size;
  1698. unsigned sc_hiz_tile_fifo_size;
  1699. unsigned sc_earlyz_tile_fifo_size;
  1700. unsigned tiling_nbanks;
  1701. unsigned tiling_npipes;
  1702. unsigned tiling_group_size;
  1703. unsigned tile_config;
  1704. unsigned backend_map;
  1705. };
  1706. struct cayman_asic {
  1707. unsigned max_shader_engines;
  1708. unsigned max_pipes_per_simd;
  1709. unsigned max_tile_pipes;
  1710. unsigned max_simds_per_se;
  1711. unsigned max_backends_per_se;
  1712. unsigned max_texture_channel_caches;
  1713. unsigned max_gprs;
  1714. unsigned max_threads;
  1715. unsigned max_gs_threads;
  1716. unsigned max_stack_entries;
  1717. unsigned sx_num_of_sets;
  1718. unsigned sx_max_export_size;
  1719. unsigned sx_max_export_pos_size;
  1720. unsigned sx_max_export_smx_size;
  1721. unsigned max_hw_contexts;
  1722. unsigned sq_num_cf_insts;
  1723. unsigned sc_prim_fifo_size;
  1724. unsigned sc_hiz_tile_fifo_size;
  1725. unsigned sc_earlyz_tile_fifo_size;
  1726. unsigned num_shader_engines;
  1727. unsigned num_shader_pipes_per_simd;
  1728. unsigned num_tile_pipes;
  1729. unsigned num_simds_per_se;
  1730. unsigned num_backends_per_se;
  1731. unsigned backend_disable_mask_per_asic;
  1732. unsigned backend_map;
  1733. unsigned num_texture_channel_caches;
  1734. unsigned mem_max_burst_length_bytes;
  1735. unsigned mem_row_size_in_kb;
  1736. unsigned shader_engine_tile_size;
  1737. unsigned num_gpus;
  1738. unsigned multi_gpu_tile_size;
  1739. unsigned tile_config;
  1740. };
  1741. struct si_asic {
  1742. unsigned max_shader_engines;
  1743. unsigned max_tile_pipes;
  1744. unsigned max_cu_per_sh;
  1745. unsigned max_sh_per_se;
  1746. unsigned max_backends_per_se;
  1747. unsigned max_texture_channel_caches;
  1748. unsigned max_gprs;
  1749. unsigned max_gs_threads;
  1750. unsigned max_hw_contexts;
  1751. unsigned sc_prim_fifo_size_frontend;
  1752. unsigned sc_prim_fifo_size_backend;
  1753. unsigned sc_hiz_tile_fifo_size;
  1754. unsigned sc_earlyz_tile_fifo_size;
  1755. unsigned num_tile_pipes;
  1756. unsigned num_backends_per_se;
  1757. unsigned backend_disable_mask_per_asic;
  1758. unsigned backend_map;
  1759. unsigned num_texture_channel_caches;
  1760. unsigned mem_max_burst_length_bytes;
  1761. unsigned mem_row_size_in_kb;
  1762. unsigned shader_engine_tile_size;
  1763. unsigned num_gpus;
  1764. unsigned multi_gpu_tile_size;
  1765. unsigned tile_config;
  1766. uint32_t tile_mode_array[32];
  1767. };
  1768. struct cik_asic {
  1769. unsigned max_shader_engines;
  1770. unsigned max_tile_pipes;
  1771. unsigned max_cu_per_sh;
  1772. unsigned max_sh_per_se;
  1773. unsigned max_backends_per_se;
  1774. unsigned max_texture_channel_caches;
  1775. unsigned max_gprs;
  1776. unsigned max_gs_threads;
  1777. unsigned max_hw_contexts;
  1778. unsigned sc_prim_fifo_size_frontend;
  1779. unsigned sc_prim_fifo_size_backend;
  1780. unsigned sc_hiz_tile_fifo_size;
  1781. unsigned sc_earlyz_tile_fifo_size;
  1782. unsigned num_tile_pipes;
  1783. unsigned num_backends_per_se;
  1784. unsigned backend_disable_mask_per_asic;
  1785. unsigned backend_map;
  1786. unsigned num_texture_channel_caches;
  1787. unsigned mem_max_burst_length_bytes;
  1788. unsigned mem_row_size_in_kb;
  1789. unsigned shader_engine_tile_size;
  1790. unsigned num_gpus;
  1791. unsigned multi_gpu_tile_size;
  1792. unsigned tile_config;
  1793. uint32_t tile_mode_array[32];
  1794. };
  1795. union radeon_asic_config {
  1796. struct r300_asic r300;
  1797. struct r100_asic r100;
  1798. struct r600_asic r600;
  1799. struct rv770_asic rv770;
  1800. struct evergreen_asic evergreen;
  1801. struct cayman_asic cayman;
  1802. struct si_asic si;
  1803. struct cik_asic cik;
  1804. };
  1805. /*
  1806. * asic initizalization from radeon_asic.c
  1807. */
  1808. void radeon_agp_disable(struct radeon_device *rdev);
  1809. int radeon_asic_init(struct radeon_device *rdev);
  1810. /*
  1811. * IOCTL.
  1812. */
  1813. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1814. struct drm_file *filp);
  1815. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1816. struct drm_file *filp);
  1817. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1818. struct drm_file *file_priv);
  1819. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1820. struct drm_file *file_priv);
  1821. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1822. struct drm_file *file_priv);
  1823. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1824. struct drm_file *file_priv);
  1825. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1826. struct drm_file *filp);
  1827. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1828. struct drm_file *filp);
  1829. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1830. struct drm_file *filp);
  1831. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1832. struct drm_file *filp);
  1833. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1834. struct drm_file *filp);
  1835. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1836. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1837. struct drm_file *filp);
  1838. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1839. struct drm_file *filp);
  1840. /* VRAM scratch page for HDP bug, default vram page */
  1841. struct r600_vram_scratch {
  1842. struct radeon_bo *robj;
  1843. volatile uint32_t *ptr;
  1844. u64 gpu_addr;
  1845. };
  1846. /*
  1847. * ACPI
  1848. */
  1849. struct radeon_atif_notification_cfg {
  1850. bool enabled;
  1851. int command_code;
  1852. };
  1853. struct radeon_atif_notifications {
  1854. bool display_switch;
  1855. bool expansion_mode_change;
  1856. bool thermal_state;
  1857. bool forced_power_state;
  1858. bool system_power_state;
  1859. bool display_conf_change;
  1860. bool px_gfx_switch;
  1861. bool brightness_change;
  1862. bool dgpu_display_event;
  1863. };
  1864. struct radeon_atif_functions {
  1865. bool system_params;
  1866. bool sbios_requests;
  1867. bool select_active_disp;
  1868. bool lid_state;
  1869. bool get_tv_standard;
  1870. bool set_tv_standard;
  1871. bool get_panel_expansion_mode;
  1872. bool set_panel_expansion_mode;
  1873. bool temperature_change;
  1874. bool graphics_device_types;
  1875. };
  1876. struct radeon_atif {
  1877. struct radeon_atif_notifications notifications;
  1878. struct radeon_atif_functions functions;
  1879. struct radeon_atif_notification_cfg notification_cfg;
  1880. struct radeon_encoder *encoder_for_bl;
  1881. };
  1882. struct radeon_atcs_functions {
  1883. bool get_ext_state;
  1884. bool pcie_perf_req;
  1885. bool pcie_dev_rdy;
  1886. bool pcie_bus_width;
  1887. };
  1888. struct radeon_atcs {
  1889. struct radeon_atcs_functions functions;
  1890. };
  1891. /*
  1892. * Core structure, functions and helpers.
  1893. */
  1894. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1895. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1896. struct radeon_device {
  1897. struct device *dev;
  1898. struct drm_device *ddev;
  1899. struct pci_dev *pdev;
  1900. struct rw_semaphore exclusive_lock;
  1901. /* ASIC */
  1902. union radeon_asic_config config;
  1903. enum radeon_family family;
  1904. unsigned long flags;
  1905. int usec_timeout;
  1906. enum radeon_pll_errata pll_errata;
  1907. int num_gb_pipes;
  1908. int num_z_pipes;
  1909. int disp_priority;
  1910. /* BIOS */
  1911. uint8_t *bios;
  1912. bool is_atom_bios;
  1913. uint16_t bios_header_start;
  1914. struct radeon_bo *stollen_vga_memory;
  1915. /* Register mmio */
  1916. resource_size_t rmmio_base;
  1917. resource_size_t rmmio_size;
  1918. /* protects concurrent MM_INDEX/DATA based register access */
  1919. spinlock_t mmio_idx_lock;
  1920. /* protects concurrent SMC based register access */
  1921. spinlock_t smc_idx_lock;
  1922. /* protects concurrent PLL register access */
  1923. spinlock_t pll_idx_lock;
  1924. /* protects concurrent MC register access */
  1925. spinlock_t mc_idx_lock;
  1926. /* protects concurrent PCIE register access */
  1927. spinlock_t pcie_idx_lock;
  1928. /* protects concurrent PCIE_PORT register access */
  1929. spinlock_t pciep_idx_lock;
  1930. /* protects concurrent PIF register access */
  1931. spinlock_t pif_idx_lock;
  1932. /* protects concurrent CG register access */
  1933. spinlock_t cg_idx_lock;
  1934. /* protects concurrent UVD register access */
  1935. spinlock_t uvd_idx_lock;
  1936. /* protects concurrent RCU register access */
  1937. spinlock_t rcu_idx_lock;
  1938. /* protects concurrent DIDT register access */
  1939. spinlock_t didt_idx_lock;
  1940. /* protects concurrent ENDPOINT (audio) register access */
  1941. spinlock_t end_idx_lock;
  1942. void __iomem *rmmio;
  1943. radeon_rreg_t mc_rreg;
  1944. radeon_wreg_t mc_wreg;
  1945. radeon_rreg_t pll_rreg;
  1946. radeon_wreg_t pll_wreg;
  1947. uint32_t pcie_reg_mask;
  1948. radeon_rreg_t pciep_rreg;
  1949. radeon_wreg_t pciep_wreg;
  1950. /* io port */
  1951. void __iomem *rio_mem;
  1952. resource_size_t rio_mem_size;
  1953. struct radeon_clock clock;
  1954. struct radeon_mc mc;
  1955. struct radeon_gart gart;
  1956. struct radeon_mode_info mode_info;
  1957. struct radeon_scratch scratch;
  1958. struct radeon_doorbell doorbell;
  1959. struct radeon_mman mman;
  1960. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1961. wait_queue_head_t fence_queue;
  1962. struct mutex ring_lock;
  1963. struct radeon_ring ring[RADEON_NUM_RINGS];
  1964. bool ib_pool_ready;
  1965. struct radeon_sa_manager ring_tmp_bo;
  1966. struct radeon_irq irq;
  1967. struct radeon_asic *asic;
  1968. struct radeon_gem gem;
  1969. struct radeon_pm pm;
  1970. struct radeon_uvd uvd;
  1971. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1972. struct radeon_wb wb;
  1973. struct radeon_dummy_page dummy_page;
  1974. bool shutdown;
  1975. bool suspend;
  1976. bool need_dma32;
  1977. bool accel_working;
  1978. bool fastfb_working; /* IGP feature*/
  1979. bool needs_reset;
  1980. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1981. const struct firmware *me_fw; /* all family ME firmware */
  1982. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1983. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1984. const struct firmware *mc_fw; /* NI MC firmware */
  1985. const struct firmware *ce_fw; /* SI CE firmware */
  1986. const struct firmware *mec_fw; /* CIK MEC firmware */
  1987. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  1988. const struct firmware *smc_fw; /* SMC firmware */
  1989. const struct firmware *uvd_fw; /* UVD firmware */
  1990. struct r600_vram_scratch vram_scratch;
  1991. int msi_enabled; /* msi enabled */
  1992. struct r600_ih ih; /* r6/700 interrupt ring */
  1993. struct radeon_rlc rlc;
  1994. struct radeon_mec mec;
  1995. struct work_struct hotplug_work;
  1996. struct work_struct audio_work;
  1997. struct work_struct reset_work;
  1998. int num_crtc; /* number of crtcs */
  1999. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  2000. bool has_uvd;
  2001. struct r600_audio audio; /* audio stuff */
  2002. struct notifier_block acpi_nb;
  2003. /* only one userspace can use Hyperz features or CMASK at a time */
  2004. struct drm_file *hyperz_filp;
  2005. struct drm_file *cmask_filp;
  2006. /* i2c buses */
  2007. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  2008. /* debugfs */
  2009. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  2010. unsigned debugfs_count;
  2011. /* virtual memory */
  2012. struct radeon_vm_manager vm_manager;
  2013. struct mutex gpu_clock_mutex;
  2014. /* ACPI interface */
  2015. struct radeon_atif atif;
  2016. struct radeon_atcs atcs;
  2017. /* srbm instance registers */
  2018. struct mutex srbm_mutex;
  2019. /* clock, powergating flags */
  2020. u32 cg_flags;
  2021. u32 pg_flags;
  2022. struct dev_pm_domain vga_pm_domain;
  2023. bool have_disp_power_ref;
  2024. };
  2025. int radeon_device_init(struct radeon_device *rdev,
  2026. struct drm_device *ddev,
  2027. struct pci_dev *pdev,
  2028. uint32_t flags);
  2029. void radeon_device_fini(struct radeon_device *rdev);
  2030. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  2031. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  2032. bool always_indirect);
  2033. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  2034. bool always_indirect);
  2035. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  2036. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2037. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
  2038. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
  2039. /*
  2040. * Cast helper
  2041. */
  2042. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  2043. /*
  2044. * Registers read & write functions.
  2045. */
  2046. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  2047. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  2048. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  2049. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  2050. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  2051. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  2052. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  2053. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  2054. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  2055. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2056. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2057. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  2058. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  2059. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  2060. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  2061. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  2062. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  2063. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  2064. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  2065. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  2066. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  2067. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  2068. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  2069. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  2070. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  2071. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  2072. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  2073. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  2074. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  2075. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  2076. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  2077. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  2078. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  2079. #define WREG32_P(reg, val, mask) \
  2080. do { \
  2081. uint32_t tmp_ = RREG32(reg); \
  2082. tmp_ &= (mask); \
  2083. tmp_ |= ((val) & ~(mask)); \
  2084. WREG32(reg, tmp_); \
  2085. } while (0)
  2086. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  2087. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  2088. #define WREG32_PLL_P(reg, val, mask) \
  2089. do { \
  2090. uint32_t tmp_ = RREG32_PLL(reg); \
  2091. tmp_ &= (mask); \
  2092. tmp_ |= ((val) & ~(mask)); \
  2093. WREG32_PLL(reg, tmp_); \
  2094. } while (0)
  2095. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  2096. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  2097. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  2098. #define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
  2099. #define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
  2100. /*
  2101. * Indirect registers accessor
  2102. */
  2103. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  2104. {
  2105. unsigned long flags;
  2106. uint32_t r;
  2107. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2108. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2109. r = RREG32(RADEON_PCIE_DATA);
  2110. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2111. return r;
  2112. }
  2113. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2114. {
  2115. unsigned long flags;
  2116. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2117. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2118. WREG32(RADEON_PCIE_DATA, (v));
  2119. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2120. }
  2121. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  2122. {
  2123. unsigned long flags;
  2124. u32 r;
  2125. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2126. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2127. r = RREG32(TN_SMC_IND_DATA_0);
  2128. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2129. return r;
  2130. }
  2131. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2132. {
  2133. unsigned long flags;
  2134. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2135. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2136. WREG32(TN_SMC_IND_DATA_0, (v));
  2137. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2138. }
  2139. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  2140. {
  2141. unsigned long flags;
  2142. u32 r;
  2143. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2144. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2145. r = RREG32(R600_RCU_DATA);
  2146. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2147. return r;
  2148. }
  2149. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2150. {
  2151. unsigned long flags;
  2152. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2153. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2154. WREG32(R600_RCU_DATA, (v));
  2155. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2156. }
  2157. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  2158. {
  2159. unsigned long flags;
  2160. u32 r;
  2161. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2162. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2163. r = RREG32(EVERGREEN_CG_IND_DATA);
  2164. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2165. return r;
  2166. }
  2167. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2168. {
  2169. unsigned long flags;
  2170. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2171. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2172. WREG32(EVERGREEN_CG_IND_DATA, (v));
  2173. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2174. }
  2175. static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
  2176. {
  2177. unsigned long flags;
  2178. u32 r;
  2179. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2180. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2181. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  2182. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2183. return r;
  2184. }
  2185. static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2186. {
  2187. unsigned long flags;
  2188. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2189. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2190. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  2191. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2192. }
  2193. static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
  2194. {
  2195. unsigned long flags;
  2196. u32 r;
  2197. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2198. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2199. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  2200. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2201. return r;
  2202. }
  2203. static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2204. {
  2205. unsigned long flags;
  2206. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2207. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2208. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  2209. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2210. }
  2211. static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  2212. {
  2213. unsigned long flags;
  2214. u32 r;
  2215. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2216. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2217. r = RREG32(R600_UVD_CTX_DATA);
  2218. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2219. return r;
  2220. }
  2221. static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2222. {
  2223. unsigned long flags;
  2224. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2225. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2226. WREG32(R600_UVD_CTX_DATA, (v));
  2227. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2228. }
  2229. static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  2230. {
  2231. unsigned long flags;
  2232. u32 r;
  2233. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2234. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2235. r = RREG32(CIK_DIDT_IND_DATA);
  2236. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2237. return r;
  2238. }
  2239. static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2240. {
  2241. unsigned long flags;
  2242. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2243. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2244. WREG32(CIK_DIDT_IND_DATA, (v));
  2245. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2246. }
  2247. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2248. /*
  2249. * ASICs helpers.
  2250. */
  2251. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2252. (rdev->pdev->device == 0x5969))
  2253. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2254. (rdev->family == CHIP_RV200) || \
  2255. (rdev->family == CHIP_RS100) || \
  2256. (rdev->family == CHIP_RS200) || \
  2257. (rdev->family == CHIP_RV250) || \
  2258. (rdev->family == CHIP_RV280) || \
  2259. (rdev->family == CHIP_RS300))
  2260. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2261. (rdev->family == CHIP_RV350) || \
  2262. (rdev->family == CHIP_R350) || \
  2263. (rdev->family == CHIP_RV380) || \
  2264. (rdev->family == CHIP_R420) || \
  2265. (rdev->family == CHIP_R423) || \
  2266. (rdev->family == CHIP_RV410) || \
  2267. (rdev->family == CHIP_RS400) || \
  2268. (rdev->family == CHIP_RS480))
  2269. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  2270. (rdev->ddev->pdev->device == 0x9443) || \
  2271. (rdev->ddev->pdev->device == 0x944B) || \
  2272. (rdev->ddev->pdev->device == 0x9506) || \
  2273. (rdev->ddev->pdev->device == 0x9509) || \
  2274. (rdev->ddev->pdev->device == 0x950F) || \
  2275. (rdev->ddev->pdev->device == 0x689C) || \
  2276. (rdev->ddev->pdev->device == 0x689D))
  2277. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2278. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2279. (rdev->family == CHIP_RS690) || \
  2280. (rdev->family == CHIP_RS740) || \
  2281. (rdev->family >= CHIP_R600))
  2282. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2283. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2284. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2285. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2286. (rdev->flags & RADEON_IS_IGP))
  2287. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2288. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2289. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2290. (rdev->flags & RADEON_IS_IGP))
  2291. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2292. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2293. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2294. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2295. (rdev->ddev->pdev->device == 0x6850) || \
  2296. (rdev->ddev->pdev->device == 0x6858) || \
  2297. (rdev->ddev->pdev->device == 0x6859) || \
  2298. (rdev->ddev->pdev->device == 0x6840) || \
  2299. (rdev->ddev->pdev->device == 0x6841) || \
  2300. (rdev->ddev->pdev->device == 0x6842) || \
  2301. (rdev->ddev->pdev->device == 0x6843))
  2302. /*
  2303. * BIOS helpers.
  2304. */
  2305. #define RBIOS8(i) (rdev->bios[i])
  2306. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2307. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2308. int radeon_combios_init(struct radeon_device *rdev);
  2309. void radeon_combios_fini(struct radeon_device *rdev);
  2310. int radeon_atombios_init(struct radeon_device *rdev);
  2311. void radeon_atombios_fini(struct radeon_device *rdev);
  2312. /*
  2313. * RING helpers.
  2314. */
  2315. #if DRM_DEBUG_CODE == 0
  2316. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2317. {
  2318. ring->ring[ring->wptr++] = v;
  2319. ring->wptr &= ring->ptr_mask;
  2320. ring->count_dw--;
  2321. ring->ring_free_dw--;
  2322. }
  2323. #else
  2324. /* With debugging this is just too big to inline */
  2325. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  2326. #endif
  2327. /*
  2328. * ASICs macro.
  2329. */
  2330. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2331. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2332. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2333. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2334. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
  2335. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2336. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  2337. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2338. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  2339. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2340. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2341. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2342. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
  2343. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
  2344. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
  2345. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
  2346. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
  2347. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
  2348. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
  2349. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
  2350. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
  2351. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
  2352. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2353. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2354. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2355. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2356. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2357. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2358. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2359. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
  2360. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2361. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  2362. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  2363. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  2364. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2365. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2366. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2367. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2368. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2369. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2370. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2371. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2372. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2373. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2374. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2375. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2376. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2377. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2378. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2379. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2380. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2381. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2382. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2383. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2384. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2385. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2386. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2387. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2388. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2389. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  2390. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  2391. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  2392. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2393. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2394. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2395. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2396. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2397. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2398. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2399. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2400. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2401. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2402. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2403. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2404. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2405. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2406. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2407. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2408. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2409. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2410. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2411. #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
  2412. #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
  2413. /* Common functions */
  2414. /* AGP */
  2415. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2416. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2417. extern void radeon_agp_disable(struct radeon_device *rdev);
  2418. extern int radeon_modeset_init(struct radeon_device *rdev);
  2419. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2420. extern bool radeon_card_posted(struct radeon_device *rdev);
  2421. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2422. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2423. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2424. extern void radeon_scratch_init(struct radeon_device *rdev);
  2425. extern void radeon_wb_fini(struct radeon_device *rdev);
  2426. extern int radeon_wb_init(struct radeon_device *rdev);
  2427. extern void radeon_wb_disable(struct radeon_device *rdev);
  2428. extern void radeon_surface_init(struct radeon_device *rdev);
  2429. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2430. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2431. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2432. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2433. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2434. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2435. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2436. extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2437. extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2438. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2439. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2440. const u32 *registers,
  2441. const u32 array_size);
  2442. /*
  2443. * vm
  2444. */
  2445. int radeon_vm_manager_init(struct radeon_device *rdev);
  2446. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2447. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2448. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2449. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  2450. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  2451. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2452. struct radeon_vm *vm, int ring);
  2453. void radeon_vm_fence(struct radeon_device *rdev,
  2454. struct radeon_vm *vm,
  2455. struct radeon_fence *fence);
  2456. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2457. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  2458. struct radeon_vm *vm,
  2459. struct radeon_bo *bo,
  2460. struct ttm_mem_reg *mem);
  2461. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2462. struct radeon_bo *bo);
  2463. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2464. struct radeon_bo *bo);
  2465. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2466. struct radeon_vm *vm,
  2467. struct radeon_bo *bo);
  2468. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2469. struct radeon_bo_va *bo_va,
  2470. uint64_t offset,
  2471. uint32_t flags);
  2472. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  2473. struct radeon_bo_va *bo_va);
  2474. /* audio */
  2475. void r600_audio_update_hdmi(struct work_struct *work);
  2476. struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
  2477. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
  2478. /*
  2479. * R600 vram scratch functions
  2480. */
  2481. int r600_vram_scratch_init(struct radeon_device *rdev);
  2482. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2483. /*
  2484. * r600 cs checking helper
  2485. */
  2486. unsigned r600_mip_minify(unsigned size, unsigned level);
  2487. bool r600_fmt_is_valid_color(u32 format);
  2488. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2489. int r600_fmt_get_blocksize(u32 format);
  2490. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2491. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2492. /*
  2493. * r600 functions used by radeon_encoder.c
  2494. */
  2495. struct radeon_hdmi_acr {
  2496. u32 clock;
  2497. int n_32khz;
  2498. int cts_32khz;
  2499. int n_44_1khz;
  2500. int cts_44_1khz;
  2501. int n_48khz;
  2502. int cts_48khz;
  2503. };
  2504. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2505. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2506. u32 tiling_pipe_num,
  2507. u32 max_rb_num,
  2508. u32 total_max_rb_num,
  2509. u32 enabled_rb_mask);
  2510. /*
  2511. * evergreen functions used by radeon_encoder.c
  2512. */
  2513. extern int ni_init_microcode(struct radeon_device *rdev);
  2514. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2515. /* radeon_acpi.c */
  2516. #if defined(CONFIG_ACPI)
  2517. extern int radeon_acpi_init(struct radeon_device *rdev);
  2518. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2519. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2520. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2521. u8 perf_req, bool advertise);
  2522. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2523. #else
  2524. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2525. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2526. #endif
  2527. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2528. struct radeon_cs_packet *pkt,
  2529. unsigned idx);
  2530. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2531. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2532. struct radeon_cs_packet *pkt);
  2533. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2534. struct radeon_cs_reloc **cs_reloc,
  2535. int nomm);
  2536. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2537. uint32_t *vline_start_end,
  2538. uint32_t *vline_status);
  2539. #include "radeon_object.h"
  2540. #endif