vmwgfx_drv.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "vmwgfx_drv.h"
  30. #include "ttm/ttm_placement.h"
  31. #include "ttm/ttm_bo_driver.h"
  32. #include "ttm/ttm_object.h"
  33. #include "ttm/ttm_module.h"
  34. #define VMWGFX_DRIVER_NAME "vmwgfx"
  35. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  36. #define VMWGFX_CHIP_SVGAII 0
  37. #define VMW_FB_RESERVATION 0
  38. /**
  39. * Fully encoded drm commands. Might move to vmw_drm.h
  40. */
  41. #define DRM_IOCTL_VMW_GET_PARAM \
  42. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  43. struct drm_vmw_getparam_arg)
  44. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  45. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  46. union drm_vmw_alloc_dmabuf_arg)
  47. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  48. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  49. struct drm_vmw_unref_dmabuf_arg)
  50. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  51. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  52. struct drm_vmw_cursor_bypass_arg)
  53. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  54. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  55. struct drm_vmw_control_stream_arg)
  56. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  57. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  58. struct drm_vmw_stream_arg)
  59. #define DRM_IOCTL_VMW_UNREF_STREAM \
  60. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  61. struct drm_vmw_stream_arg)
  62. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  63. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  64. struct drm_vmw_context_arg)
  65. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  66. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  67. struct drm_vmw_context_arg)
  68. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  69. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  70. union drm_vmw_surface_create_arg)
  71. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  72. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  73. struct drm_vmw_surface_arg)
  74. #define DRM_IOCTL_VMW_REF_SURFACE \
  75. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  76. union drm_vmw_surface_reference_arg)
  77. #define DRM_IOCTL_VMW_EXECBUF \
  78. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  79. struct drm_vmw_execbuf_arg)
  80. #define DRM_IOCTL_VMW_GET_3D_CAP \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  82. struct drm_vmw_get_3d_cap_arg)
  83. #define DRM_IOCTL_VMW_FENCE_WAIT \
  84. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  85. struct drm_vmw_fence_wait_arg)
  86. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  87. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  88. struct drm_vmw_fence_signaled_arg)
  89. #define DRM_IOCTL_VMW_FENCE_UNREF \
  90. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  91. struct drm_vmw_fence_arg)
  92. #define DRM_IOCTL_VMW_FENCE_EVENT \
  93. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  94. struct drm_vmw_fence_event_arg)
  95. #define DRM_IOCTL_VMW_PRESENT \
  96. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  97. struct drm_vmw_present_arg)
  98. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  100. struct drm_vmw_present_readback_arg)
  101. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  103. struct drm_vmw_update_layout_arg)
  104. /**
  105. * The core DRM version of this macro doesn't account for
  106. * DRM_COMMAND_BASE.
  107. */
  108. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  109. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  110. /**
  111. * Ioctl definitions.
  112. */
  113. static struct drm_ioctl_desc vmw_ioctls[] = {
  114. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  115. DRM_AUTH | DRM_UNLOCKED),
  116. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  117. DRM_AUTH | DRM_UNLOCKED),
  118. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  119. DRM_AUTH | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  121. vmw_kms_cursor_bypass_ioctl,
  122. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  123. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  124. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  125. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  126. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  127. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  128. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  129. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  130. DRM_AUTH | DRM_UNLOCKED),
  131. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  132. DRM_AUTH | DRM_UNLOCKED),
  133. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  134. DRM_AUTH | DRM_UNLOCKED),
  135. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  136. DRM_AUTH | DRM_UNLOCKED),
  137. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  138. DRM_AUTH | DRM_UNLOCKED),
  139. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  140. DRM_AUTH | DRM_UNLOCKED),
  141. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  142. DRM_AUTH | DRM_UNLOCKED),
  143. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  144. vmw_fence_obj_signaled_ioctl,
  145. DRM_AUTH | DRM_UNLOCKED),
  146. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  147. DRM_AUTH | DRM_UNLOCKED),
  148. VMW_IOCTL_DEF(VMW_FENCE_EVENT,
  149. vmw_fence_event_ioctl,
  150. DRM_AUTH | DRM_UNLOCKED),
  151. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  152. DRM_AUTH | DRM_UNLOCKED),
  153. /* these allow direct access to the framebuffers mark as master only */
  154. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  155. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  156. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  157. vmw_present_readback_ioctl,
  158. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  159. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  160. vmw_kms_update_layout_ioctl,
  161. DRM_MASTER | DRM_UNLOCKED),
  162. };
  163. static struct pci_device_id vmw_pci_id_list[] = {
  164. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  165. {0, 0, 0}
  166. };
  167. static int enable_fbdev;
  168. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  169. static void vmw_master_init(struct vmw_master *);
  170. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  171. void *ptr);
  172. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  173. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  174. static void vmw_print_capabilities(uint32_t capabilities)
  175. {
  176. DRM_INFO("Capabilities:\n");
  177. if (capabilities & SVGA_CAP_RECT_COPY)
  178. DRM_INFO(" Rect copy.\n");
  179. if (capabilities & SVGA_CAP_CURSOR)
  180. DRM_INFO(" Cursor.\n");
  181. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  182. DRM_INFO(" Cursor bypass.\n");
  183. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  184. DRM_INFO(" Cursor bypass 2.\n");
  185. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  186. DRM_INFO(" 8bit emulation.\n");
  187. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  188. DRM_INFO(" Alpha cursor.\n");
  189. if (capabilities & SVGA_CAP_3D)
  190. DRM_INFO(" 3D.\n");
  191. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  192. DRM_INFO(" Extended Fifo.\n");
  193. if (capabilities & SVGA_CAP_MULTIMON)
  194. DRM_INFO(" Multimon.\n");
  195. if (capabilities & SVGA_CAP_PITCHLOCK)
  196. DRM_INFO(" Pitchlock.\n");
  197. if (capabilities & SVGA_CAP_IRQMASK)
  198. DRM_INFO(" Irq mask.\n");
  199. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  200. DRM_INFO(" Display Topology.\n");
  201. if (capabilities & SVGA_CAP_GMR)
  202. DRM_INFO(" GMR.\n");
  203. if (capabilities & SVGA_CAP_TRACES)
  204. DRM_INFO(" Traces.\n");
  205. if (capabilities & SVGA_CAP_GMR2)
  206. DRM_INFO(" GMR2.\n");
  207. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  208. DRM_INFO(" Screen Object 2.\n");
  209. }
  210. /**
  211. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  212. * the start of a buffer object.
  213. *
  214. * @dev_priv: The device private structure.
  215. *
  216. * This function will idle the buffer using an uninterruptible wait, then
  217. * map the first page and initialize a pending occlusion query result structure,
  218. * Finally it will unmap the buffer.
  219. *
  220. * TODO: Since we're only mapping a single page, we should optimize the map
  221. * to use kmap_atomic / iomap_atomic.
  222. */
  223. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  224. {
  225. struct ttm_bo_kmap_obj map;
  226. volatile SVGA3dQueryResult *result;
  227. bool dummy;
  228. int ret;
  229. struct ttm_bo_device *bdev = &dev_priv->bdev;
  230. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  231. ttm_bo_reserve(bo, false, false, false, 0);
  232. spin_lock(&bdev->fence_lock);
  233. ret = ttm_bo_wait(bo, false, false, false);
  234. spin_unlock(&bdev->fence_lock);
  235. if (unlikely(ret != 0))
  236. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  237. 10*HZ);
  238. ret = ttm_bo_kmap(bo, 0, 1, &map);
  239. if (likely(ret == 0)) {
  240. result = ttm_kmap_obj_virtual(&map, &dummy);
  241. result->totalSize = sizeof(*result);
  242. result->state = SVGA3D_QUERYSTATE_PENDING;
  243. result->result32 = 0xff;
  244. ttm_bo_kunmap(&map);
  245. } else
  246. DRM_ERROR("Dummy query buffer map failed.\n");
  247. ttm_bo_unreserve(bo);
  248. }
  249. /**
  250. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  251. *
  252. * @dev_priv: A device private structure.
  253. *
  254. * This function creates a small buffer object that holds the query
  255. * result for dummy queries emitted as query barriers.
  256. * No interruptible waits are done within this function.
  257. *
  258. * Returns an error if bo creation fails.
  259. */
  260. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  261. {
  262. return ttm_bo_create(&dev_priv->bdev,
  263. PAGE_SIZE,
  264. ttm_bo_type_device,
  265. &vmw_vram_sys_placement,
  266. 0, 0, false, NULL,
  267. &dev_priv->dummy_query_bo);
  268. }
  269. static int vmw_request_device(struct vmw_private *dev_priv)
  270. {
  271. int ret;
  272. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  273. if (unlikely(ret != 0)) {
  274. DRM_ERROR("Unable to initialize FIFO.\n");
  275. return ret;
  276. }
  277. vmw_fence_fifo_up(dev_priv->fman);
  278. ret = vmw_dummy_query_bo_create(dev_priv);
  279. if (unlikely(ret != 0))
  280. goto out_no_query_bo;
  281. vmw_dummy_query_bo_prepare(dev_priv);
  282. return 0;
  283. out_no_query_bo:
  284. vmw_fence_fifo_down(dev_priv->fman);
  285. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  286. return ret;
  287. }
  288. static void vmw_release_device(struct vmw_private *dev_priv)
  289. {
  290. /*
  291. * Previous destructions should've released
  292. * the pinned bo.
  293. */
  294. BUG_ON(dev_priv->pinned_bo != NULL);
  295. ttm_bo_unref(&dev_priv->dummy_query_bo);
  296. vmw_fence_fifo_down(dev_priv->fman);
  297. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  298. }
  299. /**
  300. * Increase the 3d resource refcount.
  301. * If the count was prevously zero, initialize the fifo, switching to svga
  302. * mode. Note that the master holds a ref as well, and may request an
  303. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  304. */
  305. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  306. bool unhide_svga)
  307. {
  308. int ret = 0;
  309. mutex_lock(&dev_priv->release_mutex);
  310. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  311. ret = vmw_request_device(dev_priv);
  312. if (unlikely(ret != 0))
  313. --dev_priv->num_3d_resources;
  314. } else if (unhide_svga) {
  315. mutex_lock(&dev_priv->hw_mutex);
  316. vmw_write(dev_priv, SVGA_REG_ENABLE,
  317. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  318. ~SVGA_REG_ENABLE_HIDE);
  319. mutex_unlock(&dev_priv->hw_mutex);
  320. }
  321. mutex_unlock(&dev_priv->release_mutex);
  322. return ret;
  323. }
  324. /**
  325. * Decrease the 3d resource refcount.
  326. * If the count reaches zero, disable the fifo, switching to vga mode.
  327. * Note that the master holds a refcount as well, and may request an
  328. * explicit switch to vga mode when it releases its refcount to account
  329. * for the situation of an X server vt switch to VGA with 3d resources
  330. * active.
  331. */
  332. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  333. bool hide_svga)
  334. {
  335. int32_t n3d;
  336. mutex_lock(&dev_priv->release_mutex);
  337. if (unlikely(--dev_priv->num_3d_resources == 0))
  338. vmw_release_device(dev_priv);
  339. else if (hide_svga) {
  340. mutex_lock(&dev_priv->hw_mutex);
  341. vmw_write(dev_priv, SVGA_REG_ENABLE,
  342. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  343. SVGA_REG_ENABLE_HIDE);
  344. mutex_unlock(&dev_priv->hw_mutex);
  345. }
  346. n3d = (int32_t) dev_priv->num_3d_resources;
  347. mutex_unlock(&dev_priv->release_mutex);
  348. BUG_ON(n3d < 0);
  349. }
  350. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  351. {
  352. struct vmw_private *dev_priv;
  353. int ret;
  354. uint32_t svga_id;
  355. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  356. if (unlikely(dev_priv == NULL)) {
  357. DRM_ERROR("Failed allocating a device private struct.\n");
  358. return -ENOMEM;
  359. }
  360. memset(dev_priv, 0, sizeof(*dev_priv));
  361. dev_priv->dev = dev;
  362. dev_priv->vmw_chipset = chipset;
  363. dev_priv->last_read_seqno = (uint32_t) -100;
  364. mutex_init(&dev_priv->hw_mutex);
  365. mutex_init(&dev_priv->cmdbuf_mutex);
  366. mutex_init(&dev_priv->release_mutex);
  367. rwlock_init(&dev_priv->resource_lock);
  368. idr_init(&dev_priv->context_idr);
  369. idr_init(&dev_priv->surface_idr);
  370. idr_init(&dev_priv->stream_idr);
  371. mutex_init(&dev_priv->init_mutex);
  372. init_waitqueue_head(&dev_priv->fence_queue);
  373. init_waitqueue_head(&dev_priv->fifo_queue);
  374. dev_priv->fence_queue_waiters = 0;
  375. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  376. INIT_LIST_HEAD(&dev_priv->surface_lru);
  377. dev_priv->used_memory_size = 0;
  378. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  379. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  380. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  381. dev_priv->enable_fb = enable_fbdev;
  382. mutex_lock(&dev_priv->hw_mutex);
  383. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  384. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  385. if (svga_id != SVGA_ID_2) {
  386. ret = -ENOSYS;
  387. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  388. mutex_unlock(&dev_priv->hw_mutex);
  389. goto out_err0;
  390. }
  391. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  392. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  393. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  394. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  395. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  396. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  397. dev_priv->max_gmr_descriptors =
  398. vmw_read(dev_priv,
  399. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  400. dev_priv->max_gmr_ids =
  401. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  402. }
  403. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  404. dev_priv->max_gmr_pages =
  405. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  406. dev_priv->memory_size =
  407. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  408. dev_priv->memory_size -= dev_priv->vram_size;
  409. } else {
  410. /*
  411. * An arbitrary limit of 512MiB on surface
  412. * memory. But all HWV8 hardware supports GMR2.
  413. */
  414. dev_priv->memory_size = 512*1024*1024;
  415. }
  416. mutex_unlock(&dev_priv->hw_mutex);
  417. vmw_print_capabilities(dev_priv->capabilities);
  418. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  419. DRM_INFO("Max GMR ids is %u\n",
  420. (unsigned)dev_priv->max_gmr_ids);
  421. DRM_INFO("Max GMR descriptors is %u\n",
  422. (unsigned)dev_priv->max_gmr_descriptors);
  423. }
  424. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  425. DRM_INFO("Max number of GMR pages is %u\n",
  426. (unsigned)dev_priv->max_gmr_pages);
  427. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  428. (unsigned)dev_priv->memory_size / 1024);
  429. }
  430. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  431. dev_priv->vram_start, dev_priv->vram_size / 1024);
  432. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  433. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  434. ret = vmw_ttm_global_init(dev_priv);
  435. if (unlikely(ret != 0))
  436. goto out_err0;
  437. vmw_master_init(&dev_priv->fbdev_master);
  438. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  439. dev_priv->active_master = &dev_priv->fbdev_master;
  440. ret = ttm_bo_device_init(&dev_priv->bdev,
  441. dev_priv->bo_global_ref.ref.object,
  442. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  443. false);
  444. if (unlikely(ret != 0)) {
  445. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  446. goto out_err1;
  447. }
  448. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  449. (dev_priv->vram_size >> PAGE_SHIFT));
  450. if (unlikely(ret != 0)) {
  451. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  452. goto out_err2;
  453. }
  454. dev_priv->has_gmr = true;
  455. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  456. dev_priv->max_gmr_ids) != 0) {
  457. DRM_INFO("No GMR memory available. "
  458. "Graphics memory resources are very limited.\n");
  459. dev_priv->has_gmr = false;
  460. }
  461. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  462. dev_priv->mmio_size, DRM_MTRR_WC);
  463. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  464. dev_priv->mmio_size);
  465. if (unlikely(dev_priv->mmio_virt == NULL)) {
  466. ret = -ENOMEM;
  467. DRM_ERROR("Failed mapping MMIO.\n");
  468. goto out_err3;
  469. }
  470. /* Need mmio memory to check for fifo pitchlock cap. */
  471. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  472. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  473. !vmw_fifo_have_pitchlock(dev_priv)) {
  474. ret = -ENOSYS;
  475. DRM_ERROR("Hardware has no pitchlock\n");
  476. goto out_err4;
  477. }
  478. dev_priv->tdev = ttm_object_device_init
  479. (dev_priv->mem_global_ref.object, 12);
  480. if (unlikely(dev_priv->tdev == NULL)) {
  481. DRM_ERROR("Unable to initialize TTM object management.\n");
  482. ret = -ENOMEM;
  483. goto out_err4;
  484. }
  485. dev->dev_private = dev_priv;
  486. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  487. dev_priv->stealth = (ret != 0);
  488. if (dev_priv->stealth) {
  489. /**
  490. * Request at least the mmio PCI resource.
  491. */
  492. DRM_INFO("It appears like vesafb is loaded. "
  493. "Ignore above error if any.\n");
  494. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  495. if (unlikely(ret != 0)) {
  496. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  497. goto out_no_device;
  498. }
  499. }
  500. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  501. if (unlikely(dev_priv->fman == NULL))
  502. goto out_no_fman;
  503. /* Need to start the fifo to check if we can do screen objects */
  504. ret = vmw_3d_resource_inc(dev_priv, true);
  505. if (unlikely(ret != 0))
  506. goto out_no_fifo;
  507. vmw_kms_save_vga(dev_priv);
  508. /* Start kms and overlay systems, needs fifo. */
  509. ret = vmw_kms_init(dev_priv);
  510. if (unlikely(ret != 0))
  511. goto out_no_kms;
  512. vmw_overlay_init(dev_priv);
  513. /* 3D Depends on Screen Objects being used. */
  514. DRM_INFO("Detected %sdevice 3D availability.\n",
  515. vmw_fifo_have_3d(dev_priv) ?
  516. "" : "no ");
  517. /* We might be done with the fifo now */
  518. if (dev_priv->enable_fb) {
  519. vmw_fb_init(dev_priv);
  520. } else {
  521. vmw_kms_restore_vga(dev_priv);
  522. vmw_3d_resource_dec(dev_priv, true);
  523. }
  524. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  525. ret = drm_irq_install(dev);
  526. if (unlikely(ret != 0)) {
  527. DRM_ERROR("Failed installing irq: %d\n", ret);
  528. goto out_no_irq;
  529. }
  530. }
  531. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  532. register_pm_notifier(&dev_priv->pm_nb);
  533. return 0;
  534. out_no_irq:
  535. if (dev_priv->enable_fb)
  536. vmw_fb_close(dev_priv);
  537. vmw_overlay_close(dev_priv);
  538. vmw_kms_close(dev_priv);
  539. out_no_kms:
  540. /* We still have a 3D resource reference held */
  541. if (dev_priv->enable_fb) {
  542. vmw_kms_restore_vga(dev_priv);
  543. vmw_3d_resource_dec(dev_priv, false);
  544. }
  545. out_no_fifo:
  546. vmw_fence_manager_takedown(dev_priv->fman);
  547. out_no_fman:
  548. if (dev_priv->stealth)
  549. pci_release_region(dev->pdev, 2);
  550. else
  551. pci_release_regions(dev->pdev);
  552. out_no_device:
  553. ttm_object_device_release(&dev_priv->tdev);
  554. out_err4:
  555. iounmap(dev_priv->mmio_virt);
  556. out_err3:
  557. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  558. dev_priv->mmio_size, DRM_MTRR_WC);
  559. if (dev_priv->has_gmr)
  560. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  561. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  562. out_err2:
  563. (void)ttm_bo_device_release(&dev_priv->bdev);
  564. out_err1:
  565. vmw_ttm_global_release(dev_priv);
  566. out_err0:
  567. idr_destroy(&dev_priv->surface_idr);
  568. idr_destroy(&dev_priv->context_idr);
  569. idr_destroy(&dev_priv->stream_idr);
  570. kfree(dev_priv);
  571. return ret;
  572. }
  573. static int vmw_driver_unload(struct drm_device *dev)
  574. {
  575. struct vmw_private *dev_priv = vmw_priv(dev);
  576. unregister_pm_notifier(&dev_priv->pm_nb);
  577. if (dev_priv->ctx.cmd_bounce)
  578. vfree(dev_priv->ctx.cmd_bounce);
  579. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  580. drm_irq_uninstall(dev_priv->dev);
  581. if (dev_priv->enable_fb) {
  582. vmw_fb_close(dev_priv);
  583. vmw_kms_restore_vga(dev_priv);
  584. vmw_3d_resource_dec(dev_priv, false);
  585. }
  586. vmw_kms_close(dev_priv);
  587. vmw_overlay_close(dev_priv);
  588. vmw_fence_manager_takedown(dev_priv->fman);
  589. if (dev_priv->stealth)
  590. pci_release_region(dev->pdev, 2);
  591. else
  592. pci_release_regions(dev->pdev);
  593. ttm_object_device_release(&dev_priv->tdev);
  594. iounmap(dev_priv->mmio_virt);
  595. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  596. dev_priv->mmio_size, DRM_MTRR_WC);
  597. if (dev_priv->has_gmr)
  598. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  599. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  600. (void)ttm_bo_device_release(&dev_priv->bdev);
  601. vmw_ttm_global_release(dev_priv);
  602. idr_destroy(&dev_priv->surface_idr);
  603. idr_destroy(&dev_priv->context_idr);
  604. idr_destroy(&dev_priv->stream_idr);
  605. kfree(dev_priv);
  606. return 0;
  607. }
  608. static void vmw_postclose(struct drm_device *dev,
  609. struct drm_file *file_priv)
  610. {
  611. struct vmw_fpriv *vmw_fp;
  612. vmw_fp = vmw_fpriv(file_priv);
  613. ttm_object_file_release(&vmw_fp->tfile);
  614. if (vmw_fp->locked_master)
  615. drm_master_put(&vmw_fp->locked_master);
  616. kfree(vmw_fp);
  617. }
  618. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  619. {
  620. struct vmw_private *dev_priv = vmw_priv(dev);
  621. struct vmw_fpriv *vmw_fp;
  622. int ret = -ENOMEM;
  623. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  624. if (unlikely(vmw_fp == NULL))
  625. return ret;
  626. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  627. if (unlikely(vmw_fp->tfile == NULL))
  628. goto out_no_tfile;
  629. file_priv->driver_priv = vmw_fp;
  630. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  631. dev_priv->bdev.dev_mapping =
  632. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  633. return 0;
  634. out_no_tfile:
  635. kfree(vmw_fp);
  636. return ret;
  637. }
  638. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  639. unsigned long arg)
  640. {
  641. struct drm_file *file_priv = filp->private_data;
  642. struct drm_device *dev = file_priv->minor->dev;
  643. unsigned int nr = DRM_IOCTL_NR(cmd);
  644. /*
  645. * Do extra checking on driver private ioctls.
  646. */
  647. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  648. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  649. struct drm_ioctl_desc *ioctl =
  650. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  651. if (unlikely(ioctl->cmd_drv != cmd)) {
  652. DRM_ERROR("Invalid command format, ioctl %d\n",
  653. nr - DRM_COMMAND_BASE);
  654. return -EINVAL;
  655. }
  656. }
  657. return drm_ioctl(filp, cmd, arg);
  658. }
  659. static int vmw_firstopen(struct drm_device *dev)
  660. {
  661. struct vmw_private *dev_priv = vmw_priv(dev);
  662. dev_priv->is_opened = true;
  663. return 0;
  664. }
  665. static void vmw_lastclose(struct drm_device *dev)
  666. {
  667. struct vmw_private *dev_priv = vmw_priv(dev);
  668. struct drm_crtc *crtc;
  669. struct drm_mode_set set;
  670. int ret;
  671. /**
  672. * Do nothing on the lastclose call from drm_unload.
  673. */
  674. if (!dev_priv->is_opened)
  675. return;
  676. dev_priv->is_opened = false;
  677. set.x = 0;
  678. set.y = 0;
  679. set.fb = NULL;
  680. set.mode = NULL;
  681. set.connectors = NULL;
  682. set.num_connectors = 0;
  683. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  684. set.crtc = crtc;
  685. ret = crtc->funcs->set_config(&set);
  686. WARN_ON(ret != 0);
  687. }
  688. }
  689. static void vmw_master_init(struct vmw_master *vmaster)
  690. {
  691. ttm_lock_init(&vmaster->lock);
  692. INIT_LIST_HEAD(&vmaster->fb_surf);
  693. mutex_init(&vmaster->fb_surf_mutex);
  694. }
  695. static int vmw_master_create(struct drm_device *dev,
  696. struct drm_master *master)
  697. {
  698. struct vmw_master *vmaster;
  699. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  700. if (unlikely(vmaster == NULL))
  701. return -ENOMEM;
  702. vmw_master_init(vmaster);
  703. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  704. master->driver_priv = vmaster;
  705. return 0;
  706. }
  707. static void vmw_master_destroy(struct drm_device *dev,
  708. struct drm_master *master)
  709. {
  710. struct vmw_master *vmaster = vmw_master(master);
  711. master->driver_priv = NULL;
  712. kfree(vmaster);
  713. }
  714. static int vmw_master_set(struct drm_device *dev,
  715. struct drm_file *file_priv,
  716. bool from_open)
  717. {
  718. struct vmw_private *dev_priv = vmw_priv(dev);
  719. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  720. struct vmw_master *active = dev_priv->active_master;
  721. struct vmw_master *vmaster = vmw_master(file_priv->master);
  722. int ret = 0;
  723. if (!dev_priv->enable_fb) {
  724. ret = vmw_3d_resource_inc(dev_priv, true);
  725. if (unlikely(ret != 0))
  726. return ret;
  727. vmw_kms_save_vga(dev_priv);
  728. mutex_lock(&dev_priv->hw_mutex);
  729. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  730. mutex_unlock(&dev_priv->hw_mutex);
  731. }
  732. if (active) {
  733. BUG_ON(active != &dev_priv->fbdev_master);
  734. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  735. if (unlikely(ret != 0))
  736. goto out_no_active_lock;
  737. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  738. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  739. if (unlikely(ret != 0)) {
  740. DRM_ERROR("Unable to clean VRAM on "
  741. "master drop.\n");
  742. }
  743. dev_priv->active_master = NULL;
  744. }
  745. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  746. if (!from_open) {
  747. ttm_vt_unlock(&vmaster->lock);
  748. BUG_ON(vmw_fp->locked_master != file_priv->master);
  749. drm_master_put(&vmw_fp->locked_master);
  750. }
  751. dev_priv->active_master = vmaster;
  752. return 0;
  753. out_no_active_lock:
  754. if (!dev_priv->enable_fb) {
  755. mutex_lock(&dev_priv->hw_mutex);
  756. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  757. mutex_unlock(&dev_priv->hw_mutex);
  758. vmw_kms_restore_vga(dev_priv);
  759. vmw_3d_resource_dec(dev_priv, true);
  760. }
  761. return ret;
  762. }
  763. static void vmw_master_drop(struct drm_device *dev,
  764. struct drm_file *file_priv,
  765. bool from_release)
  766. {
  767. struct vmw_private *dev_priv = vmw_priv(dev);
  768. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  769. struct vmw_master *vmaster = vmw_master(file_priv->master);
  770. int ret;
  771. /**
  772. * Make sure the master doesn't disappear while we have
  773. * it locked.
  774. */
  775. vmw_fp->locked_master = drm_master_get(file_priv->master);
  776. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  777. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  778. if (unlikely((ret != 0))) {
  779. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  780. drm_master_put(&vmw_fp->locked_master);
  781. }
  782. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  783. if (!dev_priv->enable_fb) {
  784. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  785. if (unlikely(ret != 0))
  786. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  787. mutex_lock(&dev_priv->hw_mutex);
  788. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  789. mutex_unlock(&dev_priv->hw_mutex);
  790. vmw_kms_restore_vga(dev_priv);
  791. vmw_3d_resource_dec(dev_priv, true);
  792. }
  793. dev_priv->active_master = &dev_priv->fbdev_master;
  794. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  795. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  796. if (dev_priv->enable_fb)
  797. vmw_fb_on(dev_priv);
  798. }
  799. static void vmw_remove(struct pci_dev *pdev)
  800. {
  801. struct drm_device *dev = pci_get_drvdata(pdev);
  802. drm_put_dev(dev);
  803. }
  804. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  805. void *ptr)
  806. {
  807. struct vmw_private *dev_priv =
  808. container_of(nb, struct vmw_private, pm_nb);
  809. struct vmw_master *vmaster = dev_priv->active_master;
  810. switch (val) {
  811. case PM_HIBERNATION_PREPARE:
  812. case PM_SUSPEND_PREPARE:
  813. ttm_suspend_lock(&vmaster->lock);
  814. /**
  815. * This empties VRAM and unbinds all GMR bindings.
  816. * Buffer contents is moved to swappable memory.
  817. */
  818. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  819. ttm_bo_swapout_all(&dev_priv->bdev);
  820. break;
  821. case PM_POST_HIBERNATION:
  822. case PM_POST_SUSPEND:
  823. case PM_POST_RESTORE:
  824. ttm_suspend_unlock(&vmaster->lock);
  825. break;
  826. case PM_RESTORE_PREPARE:
  827. break;
  828. default:
  829. break;
  830. }
  831. return 0;
  832. }
  833. /**
  834. * These might not be needed with the virtual SVGA device.
  835. */
  836. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  837. {
  838. struct drm_device *dev = pci_get_drvdata(pdev);
  839. struct vmw_private *dev_priv = vmw_priv(dev);
  840. if (dev_priv->num_3d_resources != 0) {
  841. DRM_INFO("Can't suspend or hibernate "
  842. "while 3D resources are active.\n");
  843. return -EBUSY;
  844. }
  845. pci_save_state(pdev);
  846. pci_disable_device(pdev);
  847. pci_set_power_state(pdev, PCI_D3hot);
  848. return 0;
  849. }
  850. static int vmw_pci_resume(struct pci_dev *pdev)
  851. {
  852. pci_set_power_state(pdev, PCI_D0);
  853. pci_restore_state(pdev);
  854. return pci_enable_device(pdev);
  855. }
  856. static int vmw_pm_suspend(struct device *kdev)
  857. {
  858. struct pci_dev *pdev = to_pci_dev(kdev);
  859. struct pm_message dummy;
  860. dummy.event = 0;
  861. return vmw_pci_suspend(pdev, dummy);
  862. }
  863. static int vmw_pm_resume(struct device *kdev)
  864. {
  865. struct pci_dev *pdev = to_pci_dev(kdev);
  866. return vmw_pci_resume(pdev);
  867. }
  868. static int vmw_pm_prepare(struct device *kdev)
  869. {
  870. struct pci_dev *pdev = to_pci_dev(kdev);
  871. struct drm_device *dev = pci_get_drvdata(pdev);
  872. struct vmw_private *dev_priv = vmw_priv(dev);
  873. /**
  874. * Release 3d reference held by fbdev and potentially
  875. * stop fifo.
  876. */
  877. dev_priv->suspended = true;
  878. if (dev_priv->enable_fb)
  879. vmw_3d_resource_dec(dev_priv, true);
  880. if (dev_priv->num_3d_resources != 0) {
  881. DRM_INFO("Can't suspend or hibernate "
  882. "while 3D resources are active.\n");
  883. if (dev_priv->enable_fb)
  884. vmw_3d_resource_inc(dev_priv, true);
  885. dev_priv->suspended = false;
  886. return -EBUSY;
  887. }
  888. return 0;
  889. }
  890. static void vmw_pm_complete(struct device *kdev)
  891. {
  892. struct pci_dev *pdev = to_pci_dev(kdev);
  893. struct drm_device *dev = pci_get_drvdata(pdev);
  894. struct vmw_private *dev_priv = vmw_priv(dev);
  895. /**
  896. * Reclaim 3d reference held by fbdev and potentially
  897. * start fifo.
  898. */
  899. if (dev_priv->enable_fb)
  900. vmw_3d_resource_inc(dev_priv, false);
  901. dev_priv->suspended = false;
  902. }
  903. static const struct dev_pm_ops vmw_pm_ops = {
  904. .prepare = vmw_pm_prepare,
  905. .complete = vmw_pm_complete,
  906. .suspend = vmw_pm_suspend,
  907. .resume = vmw_pm_resume,
  908. };
  909. static struct drm_driver driver = {
  910. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  911. DRIVER_MODESET,
  912. .load = vmw_driver_load,
  913. .unload = vmw_driver_unload,
  914. .firstopen = vmw_firstopen,
  915. .lastclose = vmw_lastclose,
  916. .irq_preinstall = vmw_irq_preinstall,
  917. .irq_postinstall = vmw_irq_postinstall,
  918. .irq_uninstall = vmw_irq_uninstall,
  919. .irq_handler = vmw_irq_handler,
  920. .get_vblank_counter = vmw_get_vblank_counter,
  921. .enable_vblank = vmw_enable_vblank,
  922. .disable_vblank = vmw_disable_vblank,
  923. .reclaim_buffers_locked = NULL,
  924. .ioctls = vmw_ioctls,
  925. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  926. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  927. .master_create = vmw_master_create,
  928. .master_destroy = vmw_master_destroy,
  929. .master_set = vmw_master_set,
  930. .master_drop = vmw_master_drop,
  931. .open = vmw_driver_open,
  932. .postclose = vmw_postclose,
  933. .fops = {
  934. .owner = THIS_MODULE,
  935. .open = drm_open,
  936. .release = drm_release,
  937. .unlocked_ioctl = vmw_unlocked_ioctl,
  938. .mmap = vmw_mmap,
  939. .poll = vmw_fops_poll,
  940. .read = vmw_fops_read,
  941. .fasync = drm_fasync,
  942. #if defined(CONFIG_COMPAT)
  943. .compat_ioctl = drm_compat_ioctl,
  944. #endif
  945. .llseek = noop_llseek,
  946. },
  947. .name = VMWGFX_DRIVER_NAME,
  948. .desc = VMWGFX_DRIVER_DESC,
  949. .date = VMWGFX_DRIVER_DATE,
  950. .major = VMWGFX_DRIVER_MAJOR,
  951. .minor = VMWGFX_DRIVER_MINOR,
  952. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  953. };
  954. static struct pci_driver vmw_pci_driver = {
  955. .name = VMWGFX_DRIVER_NAME,
  956. .id_table = vmw_pci_id_list,
  957. .probe = vmw_probe,
  958. .remove = vmw_remove,
  959. .driver = {
  960. .pm = &vmw_pm_ops
  961. }
  962. };
  963. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  964. {
  965. return drm_get_pci_dev(pdev, ent, &driver);
  966. }
  967. static int __init vmwgfx_init(void)
  968. {
  969. int ret;
  970. ret = drm_pci_init(&driver, &vmw_pci_driver);
  971. if (ret)
  972. DRM_ERROR("Failed initializing DRM.\n");
  973. return ret;
  974. }
  975. static void __exit vmwgfx_exit(void)
  976. {
  977. drm_pci_exit(&driver, &vmw_pci_driver);
  978. }
  979. module_init(vmwgfx_init);
  980. module_exit(vmwgfx_exit);
  981. MODULE_AUTHOR("VMware Inc. and others");
  982. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  983. MODULE_LICENSE("GPL and additional rights");
  984. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  985. __stringify(VMWGFX_DRIVER_MINOR) "."
  986. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  987. "0");