lcd.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "via-core.h"
  19. #include "via_i2c.h"
  20. #include "global.h"
  21. #include "lcdtbl.h"
  22. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  23. static struct _lcd_scaling_factor lcd_scaling_factor = {
  24. /* LCD Horizontal Scaling Factor Register */
  25. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  26. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  27. /* LCD Vertical Scaling Factor Register */
  28. {LCD_VER_SCALING_FACTOR_REG_NUM,
  29. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  30. };
  31. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  32. /* LCD Horizontal Scaling Factor Register */
  33. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  34. /* LCD Vertical Scaling Factor Register */
  35. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  36. };
  37. static int check_lvds_chip(int device_id_subaddr, int device_id);
  38. static bool lvds_identify_integratedlvds(void);
  39. static void fp_id_to_vindex(int panel_id);
  40. static int lvds_register_read(int index);
  41. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  42. int panel_vres);
  43. static void via_pitch_alignment_patch_lcd(
  44. struct lvds_setting_information *plvds_setting_info,
  45. struct lvds_chip_information
  46. *plvds_chip_info);
  47. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  48. *plvds_setting_info,
  49. struct lvds_chip_information *plvds_chip_info);
  50. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  51. *plvds_setting_info,
  52. struct lvds_chip_information *plvds_chip_info);
  53. static void lcd_patch_skew(struct lvds_setting_information
  54. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  55. static void integrated_lvds_disable(struct lvds_setting_information
  56. *plvds_setting_info,
  57. struct lvds_chip_information *plvds_chip_info);
  58. static void integrated_lvds_enable(struct lvds_setting_information
  59. *plvds_setting_info,
  60. struct lvds_chip_information *plvds_chip_info);
  61. static void lcd_powersequence_off(void);
  62. static void lcd_powersequence_on(void);
  63. static void fill_lcd_format(void);
  64. static void check_diport_of_integrated_lvds(
  65. struct lvds_chip_information *plvds_chip_info,
  66. struct lvds_setting_information
  67. *plvds_setting_info);
  68. static struct display_timing lcd_centering_timging(struct display_timing
  69. mode_crt_reg,
  70. struct display_timing panel_crt_reg);
  71. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  72. int set_vres, int panel_hres, int panel_vres);
  73. static int check_lvds_chip(int device_id_subaddr, int device_id)
  74. {
  75. if (lvds_register_read(device_id_subaddr) == device_id)
  76. return OK;
  77. else
  78. return FAIL;
  79. }
  80. void viafb_init_lcd_size(void)
  81. {
  82. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  83. DEBUG_MSG(KERN_INFO
  84. "viaparinfo->lvds_setting_info->get_lcd_size_method %d\n",
  85. viaparinfo->lvds_setting_info->get_lcd_size_method);
  86. switch (viaparinfo->lvds_setting_info->get_lcd_size_method) {
  87. case GET_LCD_SIZE_BY_SYSTEM_BIOS:
  88. break;
  89. case GET_LCD_SZIE_BY_HW_STRAPPING:
  90. break;
  91. case GET_LCD_SIZE_BY_VGA_BIOS:
  92. DEBUG_MSG(KERN_INFO "Get LCD Size method by VGA BIOS !!\n");
  93. fp_id_to_vindex(viafb_lcd_panel_id);
  94. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  95. viaparinfo->lvds_setting_info->lcd_panel_id);
  96. break;
  97. case GET_LCD_SIZE_BY_USER_SETTING:
  98. DEBUG_MSG(KERN_INFO "Get LCD Size method by user setting !!\n");
  99. fp_id_to_vindex(viafb_lcd_panel_id);
  100. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  101. viaparinfo->lvds_setting_info->lcd_panel_id);
  102. break;
  103. default:
  104. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size fail\n");
  105. viaparinfo->lvds_setting_info->lcd_panel_id =
  106. LCD_PANEL_ID1_800X600;
  107. fp_id_to_vindex(LCD_PANEL_ID1_800X600);
  108. }
  109. viaparinfo->lvds_setting_info2->lcd_panel_id =
  110. viaparinfo->lvds_setting_info->lcd_panel_id;
  111. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  112. viaparinfo->lvds_setting_info->lcd_panel_hres;
  113. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  114. viaparinfo->lvds_setting_info->lcd_panel_vres;
  115. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  116. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  117. viaparinfo->lvds_setting_info2->LCDDithering =
  118. viaparinfo->lvds_setting_info->LCDDithering;
  119. }
  120. static bool lvds_identify_integratedlvds(void)
  121. {
  122. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  123. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  124. /* If we have an external LVDS, such as VT1636, we should
  125. have its chip ID already. */
  126. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  127. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  128. INTEGRATED_LVDS;
  129. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
  130. "(Internal LVDS + External LVDS)\n");
  131. } else {
  132. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  133. INTEGRATED_LVDS;
  134. DEBUG_MSG(KERN_INFO "Not found external LVDS, "
  135. "so can't support two dual channel LVDS!\n");
  136. }
  137. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  138. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  139. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  140. INTEGRATED_LVDS;
  141. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  142. INTEGRATED_LVDS;
  143. DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
  144. "(Internal LVDS + Internal LVDS)\n");
  145. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  146. /* If we have found external LVDS, just use it,
  147. otherwise, we will use internal LVDS as default. */
  148. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  149. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  150. INTEGRATED_LVDS;
  151. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  152. }
  153. } else {
  154. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  155. NON_LVDS_TRANSMITTER;
  156. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  157. return false;
  158. }
  159. return true;
  160. }
  161. int viafb_lvds_trasmitter_identify(void)
  162. {
  163. if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
  164. viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
  165. DEBUG_MSG(KERN_INFO
  166. "Found VIA VT1636 LVDS on port i2c 0x31\n");
  167. } else {
  168. if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
  169. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  170. VIA_PORT_2C;
  171. DEBUG_MSG(KERN_INFO
  172. "Found VIA VT1636 LVDS on port gpio 0x2c\n");
  173. }
  174. }
  175. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  176. lvds_identify_integratedlvds();
  177. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  178. return true;
  179. /* Check for VT1631: */
  180. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  181. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  182. VT1631_LVDS_I2C_ADDR;
  183. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  184. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  185. DEBUG_MSG(KERN_INFO "\n %2d",
  186. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  187. DEBUG_MSG(KERN_INFO "\n %2d",
  188. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  189. return OK;
  190. }
  191. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  192. NON_LVDS_TRANSMITTER;
  193. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  194. VT1631_LVDS_I2C_ADDR;
  195. return FAIL;
  196. }
  197. static void fp_id_to_vindex(int panel_id)
  198. {
  199. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  200. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  201. viafb_lcd_panel_id = panel_id =
  202. viafb_read_reg(VIACR, CR3F) & 0x0F;
  203. switch (panel_id) {
  204. case 0x0:
  205. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  206. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  207. viaparinfo->lvds_setting_info->lcd_panel_id =
  208. LCD_PANEL_ID0_640X480;
  209. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  210. viaparinfo->lvds_setting_info->LCDDithering = 1;
  211. break;
  212. case 0x1:
  213. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  214. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  215. viaparinfo->lvds_setting_info->lcd_panel_id =
  216. LCD_PANEL_ID1_800X600;
  217. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  218. viaparinfo->lvds_setting_info->LCDDithering = 1;
  219. break;
  220. case 0x2:
  221. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  222. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  223. viaparinfo->lvds_setting_info->lcd_panel_id =
  224. LCD_PANEL_ID2_1024X768;
  225. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  226. viaparinfo->lvds_setting_info->LCDDithering = 1;
  227. break;
  228. case 0x3:
  229. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  230. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  231. viaparinfo->lvds_setting_info->lcd_panel_id =
  232. LCD_PANEL_ID3_1280X768;
  233. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  234. viaparinfo->lvds_setting_info->LCDDithering = 1;
  235. break;
  236. case 0x4:
  237. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  238. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  239. viaparinfo->lvds_setting_info->lcd_panel_id =
  240. LCD_PANEL_ID4_1280X1024;
  241. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  242. viaparinfo->lvds_setting_info->LCDDithering = 1;
  243. break;
  244. case 0x5:
  245. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  246. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  247. viaparinfo->lvds_setting_info->lcd_panel_id =
  248. LCD_PANEL_ID5_1400X1050;
  249. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  250. viaparinfo->lvds_setting_info->LCDDithering = 1;
  251. break;
  252. case 0x6:
  253. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  254. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  255. viaparinfo->lvds_setting_info->lcd_panel_id =
  256. LCD_PANEL_ID6_1600X1200;
  257. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  258. viaparinfo->lvds_setting_info->LCDDithering = 1;
  259. break;
  260. case 0x8:
  261. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  262. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  263. viaparinfo->lvds_setting_info->lcd_panel_id =
  264. LCD_PANEL_IDA_800X480;
  265. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  266. viaparinfo->lvds_setting_info->LCDDithering = 1;
  267. break;
  268. case 0x9:
  269. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  270. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  271. viaparinfo->lvds_setting_info->lcd_panel_id =
  272. LCD_PANEL_ID2_1024X768;
  273. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  274. viaparinfo->lvds_setting_info->LCDDithering = 1;
  275. break;
  276. case 0xA:
  277. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  278. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  279. viaparinfo->lvds_setting_info->lcd_panel_id =
  280. LCD_PANEL_ID2_1024X768;
  281. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  282. viaparinfo->lvds_setting_info->LCDDithering = 0;
  283. break;
  284. case 0xB:
  285. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  286. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  287. viaparinfo->lvds_setting_info->lcd_panel_id =
  288. LCD_PANEL_ID2_1024X768;
  289. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  290. viaparinfo->lvds_setting_info->LCDDithering = 0;
  291. break;
  292. case 0xC:
  293. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  294. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  295. viaparinfo->lvds_setting_info->lcd_panel_id =
  296. LCD_PANEL_ID3_1280X768;
  297. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  298. viaparinfo->lvds_setting_info->LCDDithering = 0;
  299. break;
  300. case 0xD:
  301. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  302. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  303. viaparinfo->lvds_setting_info->lcd_panel_id =
  304. LCD_PANEL_ID4_1280X1024;
  305. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  306. viaparinfo->lvds_setting_info->LCDDithering = 0;
  307. break;
  308. case 0xE:
  309. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  310. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  311. viaparinfo->lvds_setting_info->lcd_panel_id =
  312. LCD_PANEL_ID5_1400X1050;
  313. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  314. viaparinfo->lvds_setting_info->LCDDithering = 0;
  315. break;
  316. case 0xF:
  317. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  318. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  319. viaparinfo->lvds_setting_info->lcd_panel_id =
  320. LCD_PANEL_ID6_1600X1200;
  321. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  322. viaparinfo->lvds_setting_info->LCDDithering = 0;
  323. break;
  324. case 0x10:
  325. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  326. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  327. viaparinfo->lvds_setting_info->lcd_panel_id =
  328. LCD_PANEL_ID7_1366X768;
  329. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  330. viaparinfo->lvds_setting_info->LCDDithering = 0;
  331. break;
  332. case 0x11:
  333. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  334. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  335. viaparinfo->lvds_setting_info->lcd_panel_id =
  336. LCD_PANEL_ID8_1024X600;
  337. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  338. viaparinfo->lvds_setting_info->LCDDithering = 1;
  339. break;
  340. case 0x12:
  341. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  342. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  343. viaparinfo->lvds_setting_info->lcd_panel_id =
  344. LCD_PANEL_ID3_1280X768;
  345. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  346. viaparinfo->lvds_setting_info->LCDDithering = 1;
  347. break;
  348. case 0x13:
  349. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  350. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  351. viaparinfo->lvds_setting_info->lcd_panel_id =
  352. LCD_PANEL_ID9_1280X800;
  353. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  354. viaparinfo->lvds_setting_info->LCDDithering = 1;
  355. break;
  356. case 0x14:
  357. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  358. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  359. viaparinfo->lvds_setting_info->lcd_panel_id =
  360. LCD_PANEL_IDB_1360X768;
  361. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  362. viaparinfo->lvds_setting_info->LCDDithering = 0;
  363. break;
  364. case 0x15:
  365. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  366. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  367. viaparinfo->lvds_setting_info->lcd_panel_id =
  368. LCD_PANEL_ID3_1280X768;
  369. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  370. viaparinfo->lvds_setting_info->LCDDithering = 0;
  371. break;
  372. case 0x16:
  373. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  374. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  375. viaparinfo->lvds_setting_info->lcd_panel_id =
  376. LCD_PANEL_IDC_480X640;
  377. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  378. viaparinfo->lvds_setting_info->LCDDithering = 1;
  379. break;
  380. case 0x17:
  381. /* OLPC XO-1.5 panel */
  382. viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
  383. viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
  384. viaparinfo->lvds_setting_info->lcd_panel_id =
  385. LCD_PANEL_IDD_1200X900;
  386. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  387. viaparinfo->lvds_setting_info->LCDDithering = 0;
  388. break;
  389. default:
  390. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  391. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  392. viaparinfo->lvds_setting_info->lcd_panel_id =
  393. LCD_PANEL_ID1_800X600;
  394. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  395. viaparinfo->lvds_setting_info->LCDDithering = 1;
  396. }
  397. }
  398. static int lvds_register_read(int index)
  399. {
  400. u8 data;
  401. viafb_i2c_readbyte(VIA_PORT_2C,
  402. (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
  403. (u8) index, &data);
  404. return data;
  405. }
  406. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  407. int panel_vres)
  408. {
  409. int reg_value = 0;
  410. int viafb_load_reg_num;
  411. struct io_register *reg = NULL;
  412. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  413. /* LCD Scaling Enable */
  414. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  415. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  416. viafb_load_scaling_factor_for_p4m900(set_hres, set_vres,
  417. panel_hres, panel_vres);
  418. return;
  419. }
  420. /* Check if expansion for horizontal */
  421. if (set_hres != panel_hres) {
  422. /* Load Horizontal Scaling Factor */
  423. switch (viaparinfo->chip_info->gfx_chip_name) {
  424. case UNICHROME_CLE266:
  425. case UNICHROME_K400:
  426. reg_value =
  427. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  428. viafb_load_reg_num =
  429. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  430. reg_num;
  431. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  432. viafb_load_reg(reg_value,
  433. viafb_load_reg_num, reg, VIACR);
  434. break;
  435. case UNICHROME_K800:
  436. case UNICHROME_PM800:
  437. case UNICHROME_CN700:
  438. case UNICHROME_CX700:
  439. case UNICHROME_K8M890:
  440. case UNICHROME_P4M890:
  441. reg_value =
  442. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  443. /* Horizontal scaling enabled */
  444. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  445. viafb_load_reg_num =
  446. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  447. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  448. viafb_load_reg(reg_value,
  449. viafb_load_reg_num, reg, VIACR);
  450. break;
  451. }
  452. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  453. } else {
  454. /* Horizontal scaling disabled */
  455. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  456. }
  457. /* Check if expansion for vertical */
  458. if (set_vres != panel_vres) {
  459. /* Load Vertical Scaling Factor */
  460. switch (viaparinfo->chip_info->gfx_chip_name) {
  461. case UNICHROME_CLE266:
  462. case UNICHROME_K400:
  463. reg_value =
  464. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  465. viafb_load_reg_num =
  466. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  467. reg_num;
  468. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  469. viafb_load_reg(reg_value,
  470. viafb_load_reg_num, reg, VIACR);
  471. break;
  472. case UNICHROME_K800:
  473. case UNICHROME_PM800:
  474. case UNICHROME_CN700:
  475. case UNICHROME_CX700:
  476. case UNICHROME_K8M890:
  477. case UNICHROME_P4M890:
  478. reg_value =
  479. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  480. /* Vertical scaling enabled */
  481. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  482. viafb_load_reg_num =
  483. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  484. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  485. viafb_load_reg(reg_value,
  486. viafb_load_reg_num, reg, VIACR);
  487. break;
  488. }
  489. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  490. } else {
  491. /* Vertical scaling disabled */
  492. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  493. }
  494. }
  495. static void via_pitch_alignment_patch_lcd(
  496. struct lvds_setting_information *plvds_setting_info,
  497. struct lvds_chip_information
  498. *plvds_chip_info)
  499. {
  500. unsigned char cr13, cr35, cr65, cr66, cr67;
  501. unsigned long dwScreenPitch = 0;
  502. unsigned long dwPitch;
  503. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  504. if (dwPitch & 0x1F) {
  505. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  506. if (plvds_setting_info->iga_path == IGA2) {
  507. if (plvds_setting_info->bpp > 8) {
  508. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  509. viafb_write_reg(CR66, VIACR, cr66);
  510. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  511. cr67 |=
  512. (unsigned
  513. char)((dwScreenPitch & 0x300) >> 8);
  514. viafb_write_reg(CR67, VIACR, cr67);
  515. }
  516. /* Fetch Count */
  517. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  518. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  519. viafb_write_reg(CR67, VIACR, cr67);
  520. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  521. cr65 += 2;
  522. viafb_write_reg(CR65, VIACR, cr65);
  523. } else {
  524. if (plvds_setting_info->bpp > 8) {
  525. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  526. viafb_write_reg(CR13, VIACR, cr13);
  527. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  528. cr35 |=
  529. (unsigned
  530. char)((dwScreenPitch & 0x700) >> 3);
  531. viafb_write_reg(CR35, VIACR, cr35);
  532. }
  533. }
  534. }
  535. }
  536. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  537. *plvds_setting_info,
  538. struct lvds_chip_information *plvds_chip_info)
  539. {
  540. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  541. switch (viaparinfo->chip_info->gfx_chip_name) {
  542. case UNICHROME_P4M900:
  543. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  544. plvds_chip_info);
  545. break;
  546. case UNICHROME_P4M890:
  547. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  548. plvds_chip_info);
  549. break;
  550. }
  551. }
  552. }
  553. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  554. *plvds_setting_info,
  555. struct lvds_chip_information *plvds_chip_info)
  556. {
  557. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  558. switch (viaparinfo->chip_info->gfx_chip_name) {
  559. case UNICHROME_CX700:
  560. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  561. plvds_chip_info);
  562. break;
  563. }
  564. }
  565. }
  566. static void lcd_patch_skew(struct lvds_setting_information
  567. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  568. {
  569. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  570. switch (plvds_chip_info->output_interface) {
  571. case INTERFACE_DVP0:
  572. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  573. break;
  574. case INTERFACE_DVP1:
  575. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  576. break;
  577. case INTERFACE_DFP_LOW:
  578. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  579. viafb_write_reg_mask(CR99, VIACR, 0x08,
  580. BIT0 + BIT1 + BIT2 + BIT3);
  581. }
  582. break;
  583. }
  584. }
  585. /* LCD Set Mode */
  586. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  587. struct lvds_setting_information *plvds_setting_info,
  588. struct lvds_chip_information *plvds_chip_info)
  589. {
  590. int set_iga = plvds_setting_info->iga_path;
  591. int mode_bpp = plvds_setting_info->bpp;
  592. int set_hres = plvds_setting_info->h_active;
  593. int set_vres = plvds_setting_info->v_active;
  594. int panel_hres = plvds_setting_info->lcd_panel_hres;
  595. int panel_vres = plvds_setting_info->lcd_panel_vres;
  596. u32 pll_D_N;
  597. struct display_timing mode_crt_reg, panel_crt_reg;
  598. struct crt_mode_table *panel_crt_table = NULL;
  599. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  600. panel_vres);
  601. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  602. /* Get mode table */
  603. mode_crt_reg = mode_crt_table->crtc;
  604. /* Get panel table Pointer */
  605. panel_crt_table = vmode_tbl->crtc;
  606. panel_crt_reg = panel_crt_table->crtc;
  607. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  608. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  609. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  610. plvds_setting_info->vclk = panel_crt_table->clk;
  611. if (set_iga == IGA1) {
  612. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  613. viafb_load_crtc_timing(lcd_centering_timging
  614. (mode_crt_reg, panel_crt_reg), IGA1);
  615. } else {
  616. /* Expansion */
  617. if ((plvds_setting_info->display_method ==
  618. LCD_EXPANDSION) & ((set_hres != panel_hres)
  619. || (set_vres != panel_vres))) {
  620. /* expansion timing IGA2 loaded panel set timing*/
  621. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  622. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  623. load_lcd_scaling(set_hres, set_vres, panel_hres,
  624. panel_vres);
  625. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  626. } else { /* Centering */
  627. /* centering timing IGA2 always loaded panel
  628. and mode releative timing */
  629. viafb_load_crtc_timing(lcd_centering_timging
  630. (mode_crt_reg, panel_crt_reg), IGA2);
  631. viafb_write_reg_mask(CR79, VIACR, 0x00,
  632. BIT0 + BIT1 + BIT2);
  633. /* LCD scaling disabled */
  634. }
  635. }
  636. /* Fetch count for IGA2 only */
  637. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  638. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  639. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  640. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  641. fill_lcd_format();
  642. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  643. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  644. viafb_set_vclock(pll_D_N, set_iga);
  645. viafb_set_output_path(DEVICE_LCD, set_iga,
  646. plvds_chip_info->output_interface);
  647. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  648. /* If K8M800, enable LCD Prefetch Mode. */
  649. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  650. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  651. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  652. /* Patch for non 32bit alignment mode */
  653. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  654. }
  655. static void integrated_lvds_disable(struct lvds_setting_information
  656. *plvds_setting_info,
  657. struct lvds_chip_information *plvds_chip_info)
  658. {
  659. bool turn_off_first_powersequence = false;
  660. bool turn_off_second_powersequence = false;
  661. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  662. turn_off_first_powersequence = true;
  663. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  664. turn_off_first_powersequence = true;
  665. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  666. turn_off_second_powersequence = true;
  667. if (turn_off_second_powersequence) {
  668. /* Use second power sequence control: */
  669. /* Turn off power sequence. */
  670. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  671. /* Turn off back light. */
  672. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  673. }
  674. if (turn_off_first_powersequence) {
  675. /* Use first power sequence control: */
  676. /* Turn off power sequence. */
  677. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  678. /* Turn off back light. */
  679. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  680. }
  681. /* Turn DFP High/Low Pad off. */
  682. viafb_write_reg_mask(SR2A, VIASR, 0, BIT0 + BIT1 + BIT2 + BIT3);
  683. /* Power off LVDS channel. */
  684. switch (plvds_chip_info->output_interface) {
  685. case INTERFACE_LVDS0:
  686. {
  687. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  688. break;
  689. }
  690. case INTERFACE_LVDS1:
  691. {
  692. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  693. break;
  694. }
  695. case INTERFACE_LVDS0LVDS1:
  696. {
  697. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  698. break;
  699. }
  700. }
  701. }
  702. static void integrated_lvds_enable(struct lvds_setting_information
  703. *plvds_setting_info,
  704. struct lvds_chip_information *plvds_chip_info)
  705. {
  706. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  707. plvds_chip_info->output_interface);
  708. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  709. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  710. else
  711. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  712. switch (plvds_chip_info->output_interface) {
  713. case INTERFACE_LVDS0LVDS1:
  714. case INTERFACE_LVDS0:
  715. /* Use first power sequence control: */
  716. /* Use hardware control power sequence. */
  717. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  718. /* Turn on back light. */
  719. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  720. /* Turn on hardware power sequence. */
  721. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  722. break;
  723. case INTERFACE_LVDS1:
  724. /* Use second power sequence control: */
  725. /* Use hardware control power sequence. */
  726. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  727. /* Turn on back light. */
  728. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  729. /* Turn on hardware power sequence. */
  730. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  731. break;
  732. }
  733. /* Turn DFP High/Low pad on. */
  734. viafb_write_reg_mask(SR2A, VIASR, 0x0F, BIT0 + BIT1 + BIT2 + BIT3);
  735. /* Power on LVDS channel. */
  736. switch (plvds_chip_info->output_interface) {
  737. case INTERFACE_LVDS0:
  738. {
  739. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  740. break;
  741. }
  742. case INTERFACE_LVDS1:
  743. {
  744. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  745. break;
  746. }
  747. case INTERFACE_LVDS0LVDS1:
  748. {
  749. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  750. break;
  751. }
  752. }
  753. }
  754. void viafb_lcd_disable(void)
  755. {
  756. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  757. lcd_powersequence_off();
  758. /* DI1 pad off */
  759. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  760. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  761. if (viafb_LCD2_ON
  762. && (INTEGRATED_LVDS ==
  763. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  764. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  765. &viaparinfo->chip_info->lvds_chip_info2);
  766. if (INTEGRATED_LVDS ==
  767. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  768. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  769. &viaparinfo->chip_info->lvds_chip_info);
  770. if (VT1636_LVDS == viaparinfo->chip_info->
  771. lvds_chip_info.lvds_chip_name)
  772. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  773. &viaparinfo->chip_info->lvds_chip_info);
  774. } else if (VT1636_LVDS ==
  775. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  776. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  777. &viaparinfo->chip_info->lvds_chip_info);
  778. } else {
  779. /* DFP-HL pad off */
  780. viafb_write_reg_mask(SR2A, VIASR, 0x00, 0x0F);
  781. /* Backlight off */
  782. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  783. /* 24 bit DI data paht off */
  784. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  785. /* Simultaneout disabled */
  786. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  787. }
  788. /* Disable expansion bit */
  789. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  790. /* CRT path set to IGA1 */
  791. viafb_write_reg_mask(SR16, VIASR, 0x00, 0x40);
  792. /* Simultaneout disabled */
  793. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  794. /* IGA2 path disabled */
  795. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  796. }
  797. void viafb_lcd_enable(void)
  798. {
  799. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  800. /* DI1 pad on */
  801. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  802. lcd_powersequence_on();
  803. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  804. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  805. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  806. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  807. &viaparinfo->chip_info->lvds_chip_info2);
  808. if (INTEGRATED_LVDS ==
  809. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  810. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  811. &viaparinfo->chip_info->lvds_chip_info);
  812. if (VT1636_LVDS == viaparinfo->chip_info->
  813. lvds_chip_info.lvds_chip_name)
  814. viafb_enable_lvds_vt1636(viaparinfo->
  815. lvds_setting_info, &viaparinfo->chip_info->
  816. lvds_chip_info);
  817. } else if (VT1636_LVDS ==
  818. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  819. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  820. &viaparinfo->chip_info->lvds_chip_info);
  821. } else {
  822. /* DFP-HL pad on */
  823. viafb_write_reg_mask(SR2A, VIASR, 0x0F, 0x0F);
  824. /* Backlight on */
  825. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  826. /* 24 bit DI data paht on */
  827. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  828. /* Set data source selection bit by iga path */
  829. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  830. /* DFP-H set to IGA1 */
  831. viafb_write_reg_mask(CR97, VIACR, 0x00, 0x10);
  832. /* DFP-L set to IGA1 */
  833. viafb_write_reg_mask(CR99, VIACR, 0x00, 0x10);
  834. } else {
  835. /* DFP-H set to IGA2 */
  836. viafb_write_reg_mask(CR97, VIACR, 0x10, 0x10);
  837. /* DFP-L set to IGA2 */
  838. viafb_write_reg_mask(CR99, VIACR, 0x10, 0x10);
  839. }
  840. /* LCD enabled */
  841. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  842. }
  843. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  844. /* CRT path set to IGA2 */
  845. viafb_write_reg_mask(SR16, VIASR, 0x40, 0x40);
  846. /* IGA2 path disabled */
  847. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  848. /* IGA2 path enabled */
  849. } else { /* IGA2 */
  850. viafb_write_reg_mask(CR6A, VIACR, 0x80, 0x80);
  851. }
  852. }
  853. static void lcd_powersequence_off(void)
  854. {
  855. int i, mask, data;
  856. /* Software control power sequence */
  857. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  858. for (i = 0; i < 3; i++) {
  859. mask = PowerSequenceOff[0][i];
  860. data = PowerSequenceOff[1][i] & mask;
  861. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  862. udelay(PowerSequenceOff[2][i]);
  863. }
  864. /* Disable LCD */
  865. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  866. }
  867. static void lcd_powersequence_on(void)
  868. {
  869. int i, mask, data;
  870. /* Software control power sequence */
  871. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  872. /* Enable LCD */
  873. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  874. for (i = 0; i < 3; i++) {
  875. mask = PowerSequenceOn[0][i];
  876. data = PowerSequenceOn[1][i] & mask;
  877. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  878. udelay(PowerSequenceOn[2][i]);
  879. }
  880. udelay(1);
  881. }
  882. static void fill_lcd_format(void)
  883. {
  884. u8 bdithering = 0, bdual = 0;
  885. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  886. bdual = BIT4;
  887. if (viaparinfo->lvds_setting_info->LCDDithering)
  888. bdithering = BIT0;
  889. /* Dual & Dithering */
  890. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  891. }
  892. static void check_diport_of_integrated_lvds(
  893. struct lvds_chip_information *plvds_chip_info,
  894. struct lvds_setting_information
  895. *plvds_setting_info)
  896. {
  897. /* Determine LCD DI Port by hardware layout. */
  898. switch (viafb_display_hardware_layout) {
  899. case HW_LAYOUT_LCD_ONLY:
  900. {
  901. if (plvds_setting_info->device_lcd_dualedge) {
  902. plvds_chip_info->output_interface =
  903. INTERFACE_LVDS0LVDS1;
  904. } else {
  905. plvds_chip_info->output_interface =
  906. INTERFACE_LVDS0;
  907. }
  908. break;
  909. }
  910. case HW_LAYOUT_DVI_ONLY:
  911. {
  912. plvds_chip_info->output_interface = INTERFACE_NONE;
  913. break;
  914. }
  915. case HW_LAYOUT_LCD1_LCD2:
  916. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  917. {
  918. plvds_chip_info->output_interface =
  919. INTERFACE_LVDS0LVDS1;
  920. break;
  921. }
  922. case HW_LAYOUT_LCD_DVI:
  923. {
  924. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  925. break;
  926. }
  927. default:
  928. {
  929. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  930. break;
  931. }
  932. }
  933. DEBUG_MSG(KERN_INFO
  934. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  935. viafb_display_hardware_layout,
  936. plvds_chip_info->output_interface);
  937. }
  938. void viafb_init_lvds_output_interface(struct lvds_chip_information
  939. *plvds_chip_info,
  940. struct lvds_setting_information
  941. *plvds_setting_info)
  942. {
  943. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  944. /*Do nothing, lcd port is specified by module parameter */
  945. return;
  946. }
  947. switch (plvds_chip_info->lvds_chip_name) {
  948. case VT1636_LVDS:
  949. switch (viaparinfo->chip_info->gfx_chip_name) {
  950. case UNICHROME_CX700:
  951. plvds_chip_info->output_interface = INTERFACE_DVP1;
  952. break;
  953. case UNICHROME_CN700:
  954. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  955. break;
  956. default:
  957. plvds_chip_info->output_interface = INTERFACE_DVP0;
  958. break;
  959. }
  960. break;
  961. case INTEGRATED_LVDS:
  962. check_diport_of_integrated_lvds(plvds_chip_info,
  963. plvds_setting_info);
  964. break;
  965. default:
  966. switch (viaparinfo->chip_info->gfx_chip_name) {
  967. case UNICHROME_K8M890:
  968. case UNICHROME_P4M900:
  969. case UNICHROME_P4M890:
  970. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  971. break;
  972. default:
  973. plvds_chip_info->output_interface = INTERFACE_DFP;
  974. break;
  975. }
  976. break;
  977. }
  978. }
  979. static struct display_timing lcd_centering_timging(struct display_timing
  980. mode_crt_reg,
  981. struct display_timing panel_crt_reg)
  982. {
  983. struct display_timing crt_reg;
  984. crt_reg.hor_total = panel_crt_reg.hor_total;
  985. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  986. crt_reg.hor_blank_start =
  987. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  988. crt_reg.hor_addr;
  989. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  990. crt_reg.hor_sync_start =
  991. (panel_crt_reg.hor_sync_start -
  992. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  993. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  994. crt_reg.ver_total = panel_crt_reg.ver_total;
  995. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  996. crt_reg.ver_blank_start =
  997. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  998. crt_reg.ver_addr;
  999. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  1000. crt_reg.ver_sync_start =
  1001. (panel_crt_reg.ver_sync_start -
  1002. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  1003. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  1004. return crt_reg;
  1005. }
  1006. bool viafb_lcd_get_mobile_state(bool *mobile)
  1007. {
  1008. unsigned char *romptr, *tableptr;
  1009. u8 core_base;
  1010. unsigned char *biosptr;
  1011. /* Rom address */
  1012. u32 romaddr = 0x000C0000;
  1013. u16 start_pattern = 0;
  1014. biosptr = ioremap(romaddr, 0x10000);
  1015. memcpy(&start_pattern, biosptr, 2);
  1016. /* Compare pattern */
  1017. if (start_pattern == 0xAA55) {
  1018. /* Get the start of Table */
  1019. /* 0x1B means BIOS offset position */
  1020. romptr = biosptr + 0x1B;
  1021. tableptr = biosptr + *((u16 *) romptr);
  1022. /* Get the start of biosver structure */
  1023. /* 18 means BIOS version position. */
  1024. romptr = tableptr + 18;
  1025. romptr = biosptr + *((u16 *) romptr);
  1026. /* The offset should be 44, but the
  1027. actual image is less three char. */
  1028. /* pRom += 44; */
  1029. romptr += 41;
  1030. core_base = *romptr++;
  1031. if (core_base & 0x8)
  1032. *mobile = false;
  1033. else
  1034. *mobile = true;
  1035. /* release memory */
  1036. iounmap(biosptr);
  1037. return true;
  1038. } else {
  1039. iounmap(biosptr);
  1040. return false;
  1041. }
  1042. }
  1043. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  1044. int set_vres, int panel_hres, int panel_vres)
  1045. {
  1046. int h_scaling_factor;
  1047. int v_scaling_factor;
  1048. u8 cra2 = 0;
  1049. u8 cr77 = 0;
  1050. u8 cr78 = 0;
  1051. u8 cr79 = 0;
  1052. u8 cr9f = 0;
  1053. /* Check if expansion for horizontal */
  1054. if (set_hres < panel_hres) {
  1055. /* Load Horizontal Scaling Factor */
  1056. /* For VIA_K8M800 or later chipsets. */
  1057. h_scaling_factor =
  1058. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  1059. /* HSCaleFactor[1:0] at CR9F[1:0] */
  1060. cr9f = h_scaling_factor & 0x0003;
  1061. /* HSCaleFactor[9:2] at CR77[7:0] */
  1062. cr77 = (h_scaling_factor & 0x03FC) >> 2;
  1063. /* HSCaleFactor[11:10] at CR79[5:4] */
  1064. cr79 = (h_scaling_factor & 0x0C00) >> 10;
  1065. cr79 <<= 4;
  1066. /* Horizontal scaling enabled */
  1067. cra2 = 0xC0;
  1068. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d\n",
  1069. h_scaling_factor);
  1070. } else {
  1071. /* Horizontal scaling disabled */
  1072. cra2 = 0x00;
  1073. }
  1074. /* Check if expansion for vertical */
  1075. if (set_vres < panel_vres) {
  1076. /* Load Vertical Scaling Factor */
  1077. /* For VIA_K8M800 or later chipsets. */
  1078. v_scaling_factor =
  1079. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  1080. /* Vertical scaling enabled */
  1081. cra2 |= 0x08;
  1082. /* VSCaleFactor[0] at CR79[3] */
  1083. cr79 |= ((v_scaling_factor & 0x0001) << 3);
  1084. /* VSCaleFactor[8:1] at CR78[7:0] */
  1085. cr78 |= (v_scaling_factor & 0x01FE) >> 1;
  1086. /* VSCaleFactor[10:9] at CR79[7:6] */
  1087. cr79 |= ((v_scaling_factor & 0x0600) >> 9) << 6;
  1088. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d\n",
  1089. v_scaling_factor);
  1090. } else {
  1091. /* Vertical scaling disabled */
  1092. cra2 |= 0x00;
  1093. }
  1094. viafb_write_reg_mask(CRA2, VIACR, cra2, BIT3 + BIT6 + BIT7);
  1095. viafb_write_reg_mask(CR77, VIACR, cr77, 0xFF);
  1096. viafb_write_reg_mask(CR78, VIACR, cr78, 0xFF);
  1097. viafb_write_reg_mask(CR79, VIACR, cr79, 0xF8);
  1098. viafb_write_reg_mask(CR9F, VIACR, cr9f, BIT0 + BIT1);
  1099. }