hw.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #ifndef __HW_H__
  19. #define __HW_H__
  20. #include "viamode.h"
  21. #include "global.h"
  22. /***************************************************
  23. * Definition IGA1 Design Method of CRTC Registers *
  24. ****************************************************/
  25. #define IGA1_HOR_TOTAL_FORMULA(x) (((x)/8)-5)
  26. #define IGA1_HOR_ADDR_FORMULA(x) (((x)/8)-1)
  27. #define IGA1_HOR_BLANK_START_FORMULA(x) (((x)/8)-1)
  28. #define IGA1_HOR_BLANK_END_FORMULA(x, y) (((x+y)/8)-1)
  29. #define IGA1_HOR_SYNC_START_FORMULA(x) ((x)/8)
  30. #define IGA1_HOR_SYNC_END_FORMULA(x, y) ((x+y)/8)
  31. #define IGA1_VER_TOTAL_FORMULA(x) ((x)-2)
  32. #define IGA1_VER_ADDR_FORMULA(x) ((x)-1)
  33. #define IGA1_VER_BLANK_START_FORMULA(x) ((x)-1)
  34. #define IGA1_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  35. #define IGA1_VER_SYNC_START_FORMULA(x) ((x)-1)
  36. #define IGA1_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  37. /***************************************************
  38. ** Definition IGA2 Design Method of CRTC Registers *
  39. ****************************************************/
  40. #define IGA2_HOR_TOTAL_FORMULA(x) ((x)-1)
  41. #define IGA2_HOR_ADDR_FORMULA(x) ((x)-1)
  42. #define IGA2_HOR_BLANK_START_FORMULA(x) ((x)-1)
  43. #define IGA2_HOR_BLANK_END_FORMULA(x, y) ((x+y)-1)
  44. #define IGA2_HOR_SYNC_START_FORMULA(x) ((x)-1)
  45. #define IGA2_HOR_SYNC_END_FORMULA(x, y) ((x+y)-1)
  46. #define IGA2_VER_TOTAL_FORMULA(x) ((x)-1)
  47. #define IGA2_VER_ADDR_FORMULA(x) ((x)-1)
  48. #define IGA2_VER_BLANK_START_FORMULA(x) ((x)-1)
  49. #define IGA2_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  50. #define IGA2_VER_SYNC_START_FORMULA(x) ((x)-1)
  51. #define IGA2_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  52. /**********************************************************/
  53. /* Definition IGA2 Design Method of CRTC Shadow Registers */
  54. /**********************************************************/
  55. #define IGA2_HOR_TOTAL_SHADOW_FORMULA(x) ((x/8)-5)
  56. #define IGA2_HOR_BLANK_END_SHADOW_FORMULA(x, y) (((x+y)/8)-1)
  57. #define IGA2_VER_TOTAL_SHADOW_FORMULA(x) ((x)-2)
  58. #define IGA2_VER_ADDR_SHADOW_FORMULA(x) ((x)-1)
  59. #define IGA2_VER_BLANK_START_SHADOW_FORMULA(x) ((x)-1)
  60. #define IGA2_VER_BLANK_END_SHADOW_FORMULA(x, y) ((x+y)-1)
  61. #define IGA2_VER_SYNC_START_SHADOW_FORMULA(x) (x)
  62. #define IGA2_VER_SYNC_END_SHADOW_FORMULA(x, y) (x+y)
  63. /* Define Register Number for IGA1 CRTC Timing */
  64. /* location: {CR00,0,7},{CR36,3,3} */
  65. #define IGA1_HOR_TOTAL_REG_NUM 2
  66. /* location: {CR01,0,7} */
  67. #define IGA1_HOR_ADDR_REG_NUM 1
  68. /* location: {CR02,0,7} */
  69. #define IGA1_HOR_BLANK_START_REG_NUM 1
  70. /* location: {CR03,0,4},{CR05,7,7},{CR33,5,5} */
  71. #define IGA1_HOR_BLANK_END_REG_NUM 3
  72. /* location: {CR04,0,7},{CR33,4,4} */
  73. #define IGA1_HOR_SYNC_START_REG_NUM 2
  74. /* location: {CR05,0,4} */
  75. #define IGA1_HOR_SYNC_END_REG_NUM 1
  76. /* location: {CR06,0,7},{CR07,0,0},{CR07,5,5},{CR35,0,0} */
  77. #define IGA1_VER_TOTAL_REG_NUM 4
  78. /* location: {CR12,0,7},{CR07,1,1},{CR07,6,6},{CR35,2,2} */
  79. #define IGA1_VER_ADDR_REG_NUM 4
  80. /* location: {CR15,0,7},{CR07,3,3},{CR09,5,5},{CR35,3,3} */
  81. #define IGA1_VER_BLANK_START_REG_NUM 4
  82. /* location: {CR16,0,7} */
  83. #define IGA1_VER_BLANK_END_REG_NUM 1
  84. /* location: {CR10,0,7},{CR07,2,2},{CR07,7,7},{CR35,1,1} */
  85. #define IGA1_VER_SYNC_START_REG_NUM 4
  86. /* location: {CR11,0,3} */
  87. #define IGA1_VER_SYNC_END_REG_NUM 1
  88. /* Define Register Number for IGA2 Shadow CRTC Timing */
  89. /* location: {CR6D,0,7},{CR71,3,3} */
  90. #define IGA2_SHADOW_HOR_TOTAL_REG_NUM 2
  91. /* location: {CR6E,0,7} */
  92. #define IGA2_SHADOW_HOR_BLANK_END_REG_NUM 1
  93. /* location: {CR6F,0,7},{CR71,0,2} */
  94. #define IGA2_SHADOW_VER_TOTAL_REG_NUM 2
  95. /* location: {CR70,0,7},{CR71,4,6} */
  96. #define IGA2_SHADOW_VER_ADDR_REG_NUM 2
  97. /* location: {CR72,0,7},{CR74,4,6} */
  98. #define IGA2_SHADOW_VER_BLANK_START_REG_NUM 2
  99. /* location: {CR73,0,7},{CR74,0,2} */
  100. #define IGA2_SHADOW_VER_BLANK_END_REG_NUM 2
  101. /* location: {CR75,0,7},{CR76,4,6} */
  102. #define IGA2_SHADOW_VER_SYNC_START_REG_NUM 2
  103. /* location: {CR76,0,3} */
  104. #define IGA2_SHADOW_VER_SYNC_END_REG_NUM 1
  105. /* Define Register Number for IGA2 CRTC Timing */
  106. /* location: {CR50,0,7},{CR55,0,3} */
  107. #define IGA2_HOR_TOTAL_REG_NUM 2
  108. /* location: {CR51,0,7},{CR55,4,6} */
  109. #define IGA2_HOR_ADDR_REG_NUM 2
  110. /* location: {CR52,0,7},{CR54,0,2} */
  111. #define IGA2_HOR_BLANK_START_REG_NUM 2
  112. /* location: CLE266: {CR53,0,7},{CR54,3,5} => CLE266's CR5D[6]
  113. is reserved, so it may have problem to set 1600x1200 on IGA2. */
  114. /* Others: {CR53,0,7},{CR54,3,5},{CR5D,6,6} */
  115. #define IGA2_HOR_BLANK_END_REG_NUM 3
  116. /* location: {CR56,0,7},{CR54,6,7},{CR5C,7,7} */
  117. /* VT3314 and Later: {CR56,0,7},{CR54,6,7},{CR5C,7,7}, {CR5D,7,7} */
  118. #define IGA2_HOR_SYNC_START_REG_NUM 4
  119. /* location: {CR57,0,7},{CR5C,6,6} */
  120. #define IGA2_HOR_SYNC_END_REG_NUM 2
  121. /* location: {CR58,0,7},{CR5D,0,2} */
  122. #define IGA2_VER_TOTAL_REG_NUM 2
  123. /* location: {CR59,0,7},{CR5D,3,5} */
  124. #define IGA2_VER_ADDR_REG_NUM 2
  125. /* location: {CR5A,0,7},{CR5C,0,2} */
  126. #define IGA2_VER_BLANK_START_REG_NUM 2
  127. /* location: {CR5E,0,7},{CR5C,3,5} */
  128. #define IGA2_VER_BLANK_END_REG_NUM 2
  129. /* location: {CR5E,0,7},{CR5F,5,7} */
  130. #define IGA2_VER_SYNC_START_REG_NUM 2
  131. /* location: {CR5F,0,4} */
  132. #define IGA2_VER_SYNC_END_REG_NUM 1
  133. /* Define Fetch Count Register*/
  134. /* location: {SR1C,0,7},{SR1D,0,1} */
  135. #define IGA1_FETCH_COUNT_REG_NUM 2
  136. /* 16 bytes alignment. */
  137. #define IGA1_FETCH_COUNT_ALIGN_BYTE 16
  138. /* x: H resolution, y: color depth */
  139. #define IGA1_FETCH_COUNT_PATCH_VALUE 4
  140. #define IGA1_FETCH_COUNT_FORMULA(x, y) \
  141. (((x*y)/IGA1_FETCH_COUNT_ALIGN_BYTE) + IGA1_FETCH_COUNT_PATCH_VALUE)
  142. /* location: {CR65,0,7},{CR67,2,3} */
  143. #define IGA2_FETCH_COUNT_REG_NUM 2
  144. #define IGA2_FETCH_COUNT_ALIGN_BYTE 16
  145. #define IGA2_FETCH_COUNT_PATCH_VALUE 0
  146. #define IGA2_FETCH_COUNT_FORMULA(x, y) \
  147. (((x*y)/IGA2_FETCH_COUNT_ALIGN_BYTE) + IGA2_FETCH_COUNT_PATCH_VALUE)
  148. /* Staring Address*/
  149. /* location: {CR0C,0,7},{CR0D,0,7},{CR34,0,7},{CR48,0,1} */
  150. #define IGA1_STARTING_ADDR_REG_NUM 4
  151. /* location: {CR62,1,7},{CR63,0,7},{CR64,0,7} */
  152. #define IGA2_STARTING_ADDR_REG_NUM 3
  153. /* Define Display OFFSET*/
  154. /* These value are by HW suggested value*/
  155. /* location: {SR17,0,7} */
  156. #define K800_IGA1_FIFO_MAX_DEPTH 384
  157. /* location: {SR16,0,5},{SR16,7,7} */
  158. #define K800_IGA1_FIFO_THRESHOLD 328
  159. /* location: {SR18,0,5},{SR18,7,7} */
  160. #define K800_IGA1_FIFO_HIGH_THRESHOLD 296
  161. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  162. /* because HW only 5 bits */
  163. #define K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  164. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  165. #define K800_IGA2_FIFO_MAX_DEPTH 384
  166. /* location: {CR68,0,3},{CR95,4,6} */
  167. #define K800_IGA2_FIFO_THRESHOLD 328
  168. /* location: {CR92,0,3},{CR95,0,2} */
  169. #define K800_IGA2_FIFO_HIGH_THRESHOLD 296
  170. /* location: {CR94,0,6} */
  171. #define K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  172. /* location: {SR17,0,7} */
  173. #define P880_IGA1_FIFO_MAX_DEPTH 192
  174. /* location: {SR16,0,5},{SR16,7,7} */
  175. #define P880_IGA1_FIFO_THRESHOLD 128
  176. /* location: {SR18,0,5},{SR18,7,7} */
  177. #define P880_IGA1_FIFO_HIGH_THRESHOLD 64
  178. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  179. /* because HW only 5 bits */
  180. #define P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  181. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  182. #define P880_IGA2_FIFO_MAX_DEPTH 96
  183. /* location: {CR68,0,3},{CR95,4,6} */
  184. #define P880_IGA2_FIFO_THRESHOLD 64
  185. /* location: {CR92,0,3},{CR95,0,2} */
  186. #define P880_IGA2_FIFO_HIGH_THRESHOLD 32
  187. /* location: {CR94,0,6} */
  188. #define P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  189. /* VT3314 chipset*/
  190. /* location: {SR17,0,7} */
  191. #define CN700_IGA1_FIFO_MAX_DEPTH 96
  192. /* location: {SR16,0,5},{SR16,7,7} */
  193. #define CN700_IGA1_FIFO_THRESHOLD 80
  194. /* location: {SR18,0,5},{SR18,7,7} */
  195. #define CN700_IGA1_FIFO_HIGH_THRESHOLD 64
  196. /* location: {SR22,0,4}. (128/4) =64, P800 must be set zero,
  197. because HW only 5 bits */
  198. #define CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  199. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  200. #define CN700_IGA2_FIFO_MAX_DEPTH 96
  201. /* location: {CR68,0,3},{CR95,4,6} */
  202. #define CN700_IGA2_FIFO_THRESHOLD 80
  203. /* location: {CR92,0,3},{CR95,0,2} */
  204. #define CN700_IGA2_FIFO_HIGH_THRESHOLD 32
  205. /* location: {CR94,0,6} */
  206. #define CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  207. /* For VT3324, these values are suggested by HW */
  208. /* location: {SR17,0,7} */
  209. #define CX700_IGA1_FIFO_MAX_DEPTH 192
  210. /* location: {SR16,0,5},{SR16,7,7} */
  211. #define CX700_IGA1_FIFO_THRESHOLD 128
  212. /* location: {SR18,0,5},{SR18,7,7} */
  213. #define CX700_IGA1_FIFO_HIGH_THRESHOLD 128
  214. /* location: {SR22,0,4} */
  215. #define CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  216. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  217. #define CX700_IGA2_FIFO_MAX_DEPTH 96
  218. /* location: {CR68,0,3},{CR95,4,6} */
  219. #define CX700_IGA2_FIFO_THRESHOLD 64
  220. /* location: {CR92,0,3},{CR95,0,2} */
  221. #define CX700_IGA2_FIFO_HIGH_THRESHOLD 32
  222. /* location: {CR94,0,6} */
  223. #define CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  224. /* VT3336 chipset*/
  225. /* location: {SR17,0,7} */
  226. #define K8M890_IGA1_FIFO_MAX_DEPTH 360
  227. /* location: {SR16,0,5},{SR16,7,7} */
  228. #define K8M890_IGA1_FIFO_THRESHOLD 328
  229. /* location: {SR18,0,5},{SR18,7,7} */
  230. #define K8M890_IGA1_FIFO_HIGH_THRESHOLD 296
  231. /* location: {SR22,0,4}. */
  232. #define K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  233. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  234. #define K8M890_IGA2_FIFO_MAX_DEPTH 360
  235. /* location: {CR68,0,3},{CR95,4,6} */
  236. #define K8M890_IGA2_FIFO_THRESHOLD 328
  237. /* location: {CR92,0,3},{CR95,0,2} */
  238. #define K8M890_IGA2_FIFO_HIGH_THRESHOLD 296
  239. /* location: {CR94,0,6} */
  240. #define K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 124
  241. /* VT3327 chipset*/
  242. /* location: {SR17,0,7} */
  243. #define P4M890_IGA1_FIFO_MAX_DEPTH 96
  244. /* location: {SR16,0,5},{SR16,7,7} */
  245. #define P4M890_IGA1_FIFO_THRESHOLD 76
  246. /* location: {SR18,0,5},{SR18,7,7} */
  247. #define P4M890_IGA1_FIFO_HIGH_THRESHOLD 64
  248. /* location: {SR22,0,4}. (32/4) =8 */
  249. #define P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  250. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  251. #define P4M890_IGA2_FIFO_MAX_DEPTH 96
  252. /* location: {CR68,0,3},{CR95,4,6} */
  253. #define P4M890_IGA2_FIFO_THRESHOLD 76
  254. /* location: {CR92,0,3},{CR95,0,2} */
  255. #define P4M890_IGA2_FIFO_HIGH_THRESHOLD 64
  256. /* location: {CR94,0,6} */
  257. #define P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  258. /* VT3364 chipset*/
  259. /* location: {SR17,0,7} */
  260. #define P4M900_IGA1_FIFO_MAX_DEPTH 96
  261. /* location: {SR16,0,5},{SR16,7,7} */
  262. #define P4M900_IGA1_FIFO_THRESHOLD 76
  263. /* location: {SR18,0,5},{SR18,7,7} */
  264. #define P4M900_IGA1_FIFO_HIGH_THRESHOLD 76
  265. /* location: {SR22,0,4}. */
  266. #define P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  267. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  268. #define P4M900_IGA2_FIFO_MAX_DEPTH 96
  269. /* location: {CR68,0,3},{CR95,4,6} */
  270. #define P4M900_IGA2_FIFO_THRESHOLD 76
  271. /* location: {CR92,0,3},{CR95,0,2} */
  272. #define P4M900_IGA2_FIFO_HIGH_THRESHOLD 76
  273. /* location: {CR94,0,6} */
  274. #define P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  275. /* For VT3353, these values are suggested by HW */
  276. /* location: {SR17,0,7} */
  277. #define VX800_IGA1_FIFO_MAX_DEPTH 192
  278. /* location: {SR16,0,5},{SR16,7,7} */
  279. #define VX800_IGA1_FIFO_THRESHOLD 152
  280. /* location: {SR18,0,5},{SR18,7,7} */
  281. #define VX800_IGA1_FIFO_HIGH_THRESHOLD 152
  282. /* location: {SR22,0,4} */
  283. #define VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 64
  284. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  285. #define VX800_IGA2_FIFO_MAX_DEPTH 96
  286. /* location: {CR68,0,3},{CR95,4,6} */
  287. #define VX800_IGA2_FIFO_THRESHOLD 64
  288. /* location: {CR92,0,3},{CR95,0,2} */
  289. #define VX800_IGA2_FIFO_HIGH_THRESHOLD 32
  290. /* location: {CR94,0,6} */
  291. #define VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  292. /* For VT3409 */
  293. #define VX855_IGA1_FIFO_MAX_DEPTH 400
  294. #define VX855_IGA1_FIFO_THRESHOLD 320
  295. #define VX855_IGA1_FIFO_HIGH_THRESHOLD 320
  296. #define VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 160
  297. #define VX855_IGA2_FIFO_MAX_DEPTH 200
  298. #define VX855_IGA2_FIFO_THRESHOLD 160
  299. #define VX855_IGA2_FIFO_HIGH_THRESHOLD 160
  300. #define VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 320
  301. #define IGA1_FIFO_DEPTH_SELECT_REG_NUM 1
  302. #define IGA1_FIFO_THRESHOLD_REG_NUM 2
  303. #define IGA1_FIFO_HIGH_THRESHOLD_REG_NUM 2
  304. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  305. #define IGA2_FIFO_DEPTH_SELECT_REG_NUM 3
  306. #define IGA2_FIFO_THRESHOLD_REG_NUM 2
  307. #define IGA2_FIFO_HIGH_THRESHOLD_REG_NUM 2
  308. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  309. #define IGA1_FIFO_DEPTH_SELECT_FORMULA(x) ((x/2)-1)
  310. #define IGA1_FIFO_THRESHOLD_FORMULA(x) (x/4)
  311. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  312. #define IGA1_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  313. #define IGA2_FIFO_DEPTH_SELECT_FORMULA(x) (((x/2)/4)-1)
  314. #define IGA2_FIFO_THRESHOLD_FORMULA(x) (x/4)
  315. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  316. #define IGA2_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  317. /************************************************************************/
  318. /* LCD Timing */
  319. /************************************************************************/
  320. /* 500 ms = 500000 us */
  321. #define LCD_POWER_SEQ_TD0 500000
  322. /* 50 ms = 50000 us */
  323. #define LCD_POWER_SEQ_TD1 50000
  324. /* 0 us */
  325. #define LCD_POWER_SEQ_TD2 0
  326. /* 210 ms = 210000 us */
  327. #define LCD_POWER_SEQ_TD3 210000
  328. /* 2^10 * (1/14.31818M) = 71.475 us (K400.revA) */
  329. #define CLE266_POWER_SEQ_UNIT 71
  330. /* 2^11 * (1/14.31818M) = 142.95 us (K400.revB) */
  331. #define K800_POWER_SEQ_UNIT 142
  332. /* 2^13 * (1/14.31818M) = 572.1 us */
  333. #define P880_POWER_SEQ_UNIT 572
  334. #define CLE266_POWER_SEQ_FORMULA(x) ((x)/CLE266_POWER_SEQ_UNIT)
  335. #define K800_POWER_SEQ_FORMULA(x) ((x)/K800_POWER_SEQ_UNIT)
  336. #define P880_POWER_SEQ_FORMULA(x) ((x)/P880_POWER_SEQ_UNIT)
  337. /* location: {CR8B,0,7},{CR8F,0,3} */
  338. #define LCD_POWER_SEQ_TD0_REG_NUM 2
  339. /* location: {CR8C,0,7},{CR8F,4,7} */
  340. #define LCD_POWER_SEQ_TD1_REG_NUM 2
  341. /* location: {CR8D,0,7},{CR90,0,3} */
  342. #define LCD_POWER_SEQ_TD2_REG_NUM 2
  343. /* location: {CR8E,0,7},{CR90,4,7} */
  344. #define LCD_POWER_SEQ_TD3_REG_NUM 2
  345. /* LCD Scaling factor*/
  346. /* x: indicate setting horizontal size*/
  347. /* y: indicate panel horizontal size*/
  348. /* Horizontal scaling factor 10 bits (2^10) */
  349. #define CLE266_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  350. /* Vertical scaling factor 10 bits (2^10) */
  351. #define CLE266_LCD_VER_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  352. /* Horizontal scaling factor 10 bits (2^12) */
  353. #define K800_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*4096)/(y-1))
  354. /* Vertical scaling factor 10 bits (2^11) */
  355. #define K800_LCD_VER_SCF_FORMULA(x, y) (((x-1)*2048)/(y-1))
  356. /* location: {CR9F,0,1},{CR77,0,7},{CR79,4,5} */
  357. #define LCD_HOR_SCALING_FACTOR_REG_NUM 3
  358. /* location: {CR79,3,3},{CR78,0,7},{CR79,6,7} */
  359. #define LCD_VER_SCALING_FACTOR_REG_NUM 3
  360. /* location: {CR77,0,7},{CR79,4,5} */
  361. #define LCD_HOR_SCALING_FACTOR_REG_NUM_CLE 2
  362. /* location: {CR78,0,7},{CR79,6,7} */
  363. #define LCD_VER_SCALING_FACTOR_REG_NUM_CLE 2
  364. /************************************************
  365. ***** Define IGA1 Display Timing *****
  366. ************************************************/
  367. struct io_register {
  368. u8 io_addr;
  369. u8 start_bit;
  370. u8 end_bit;
  371. };
  372. /* IGA1 Horizontal Total */
  373. struct iga1_hor_total {
  374. int reg_num;
  375. struct io_register reg[IGA1_HOR_TOTAL_REG_NUM];
  376. };
  377. /* IGA1 Horizontal Addressable Video */
  378. struct iga1_hor_addr {
  379. int reg_num;
  380. struct io_register reg[IGA1_HOR_ADDR_REG_NUM];
  381. };
  382. /* IGA1 Horizontal Blank Start */
  383. struct iga1_hor_blank_start {
  384. int reg_num;
  385. struct io_register reg[IGA1_HOR_BLANK_START_REG_NUM];
  386. };
  387. /* IGA1 Horizontal Blank End */
  388. struct iga1_hor_blank_end {
  389. int reg_num;
  390. struct io_register reg[IGA1_HOR_BLANK_END_REG_NUM];
  391. };
  392. /* IGA1 Horizontal Sync Start */
  393. struct iga1_hor_sync_start {
  394. int reg_num;
  395. struct io_register reg[IGA1_HOR_SYNC_START_REG_NUM];
  396. };
  397. /* IGA1 Horizontal Sync End */
  398. struct iga1_hor_sync_end {
  399. int reg_num;
  400. struct io_register reg[IGA1_HOR_SYNC_END_REG_NUM];
  401. };
  402. /* IGA1 Vertical Total */
  403. struct iga1_ver_total {
  404. int reg_num;
  405. struct io_register reg[IGA1_VER_TOTAL_REG_NUM];
  406. };
  407. /* IGA1 Vertical Addressable Video */
  408. struct iga1_ver_addr {
  409. int reg_num;
  410. struct io_register reg[IGA1_VER_ADDR_REG_NUM];
  411. };
  412. /* IGA1 Vertical Blank Start */
  413. struct iga1_ver_blank_start {
  414. int reg_num;
  415. struct io_register reg[IGA1_VER_BLANK_START_REG_NUM];
  416. };
  417. /* IGA1 Vertical Blank End */
  418. struct iga1_ver_blank_end {
  419. int reg_num;
  420. struct io_register reg[IGA1_VER_BLANK_END_REG_NUM];
  421. };
  422. /* IGA1 Vertical Sync Start */
  423. struct iga1_ver_sync_start {
  424. int reg_num;
  425. struct io_register reg[IGA1_VER_SYNC_START_REG_NUM];
  426. };
  427. /* IGA1 Vertical Sync End */
  428. struct iga1_ver_sync_end {
  429. int reg_num;
  430. struct io_register reg[IGA1_VER_SYNC_END_REG_NUM];
  431. };
  432. /*****************************************************
  433. ** Define IGA2 Shadow Display Timing ****
  434. *****************************************************/
  435. /* IGA2 Shadow Horizontal Total */
  436. struct iga2_shadow_hor_total {
  437. int reg_num;
  438. struct io_register reg[IGA2_SHADOW_HOR_TOTAL_REG_NUM];
  439. };
  440. /* IGA2 Shadow Horizontal Blank End */
  441. struct iga2_shadow_hor_blank_end {
  442. int reg_num;
  443. struct io_register reg[IGA2_SHADOW_HOR_BLANK_END_REG_NUM];
  444. };
  445. /* IGA2 Shadow Vertical Total */
  446. struct iga2_shadow_ver_total {
  447. int reg_num;
  448. struct io_register reg[IGA2_SHADOW_VER_TOTAL_REG_NUM];
  449. };
  450. /* IGA2 Shadow Vertical Addressable Video */
  451. struct iga2_shadow_ver_addr {
  452. int reg_num;
  453. struct io_register reg[IGA2_SHADOW_VER_ADDR_REG_NUM];
  454. };
  455. /* IGA2 Shadow Vertical Blank Start */
  456. struct iga2_shadow_ver_blank_start {
  457. int reg_num;
  458. struct io_register reg[IGA2_SHADOW_VER_BLANK_START_REG_NUM];
  459. };
  460. /* IGA2 Shadow Vertical Blank End */
  461. struct iga2_shadow_ver_blank_end {
  462. int reg_num;
  463. struct io_register reg[IGA2_SHADOW_VER_BLANK_END_REG_NUM];
  464. };
  465. /* IGA2 Shadow Vertical Sync Start */
  466. struct iga2_shadow_ver_sync_start {
  467. int reg_num;
  468. struct io_register reg[IGA2_SHADOW_VER_SYNC_START_REG_NUM];
  469. };
  470. /* IGA2 Shadow Vertical Sync End */
  471. struct iga2_shadow_ver_sync_end {
  472. int reg_num;
  473. struct io_register reg[IGA2_SHADOW_VER_SYNC_END_REG_NUM];
  474. };
  475. /*****************************************************
  476. ** Define IGA2 Display Timing ****
  477. ******************************************************/
  478. /* IGA2 Horizontal Total */
  479. struct iga2_hor_total {
  480. int reg_num;
  481. struct io_register reg[IGA2_HOR_TOTAL_REG_NUM];
  482. };
  483. /* IGA2 Horizontal Addressable Video */
  484. struct iga2_hor_addr {
  485. int reg_num;
  486. struct io_register reg[IGA2_HOR_ADDR_REG_NUM];
  487. };
  488. /* IGA2 Horizontal Blank Start */
  489. struct iga2_hor_blank_start {
  490. int reg_num;
  491. struct io_register reg[IGA2_HOR_BLANK_START_REG_NUM];
  492. };
  493. /* IGA2 Horizontal Blank End */
  494. struct iga2_hor_blank_end {
  495. int reg_num;
  496. struct io_register reg[IGA2_HOR_BLANK_END_REG_NUM];
  497. };
  498. /* IGA2 Horizontal Sync Start */
  499. struct iga2_hor_sync_start {
  500. int reg_num;
  501. struct io_register reg[IGA2_HOR_SYNC_START_REG_NUM];
  502. };
  503. /* IGA2 Horizontal Sync End */
  504. struct iga2_hor_sync_end {
  505. int reg_num;
  506. struct io_register reg[IGA2_HOR_SYNC_END_REG_NUM];
  507. };
  508. /* IGA2 Vertical Total */
  509. struct iga2_ver_total {
  510. int reg_num;
  511. struct io_register reg[IGA2_VER_TOTAL_REG_NUM];
  512. };
  513. /* IGA2 Vertical Addressable Video */
  514. struct iga2_ver_addr {
  515. int reg_num;
  516. struct io_register reg[IGA2_VER_ADDR_REG_NUM];
  517. };
  518. /* IGA2 Vertical Blank Start */
  519. struct iga2_ver_blank_start {
  520. int reg_num;
  521. struct io_register reg[IGA2_VER_BLANK_START_REG_NUM];
  522. };
  523. /* IGA2 Vertical Blank End */
  524. struct iga2_ver_blank_end {
  525. int reg_num;
  526. struct io_register reg[IGA2_VER_BLANK_END_REG_NUM];
  527. };
  528. /* IGA2 Vertical Sync Start */
  529. struct iga2_ver_sync_start {
  530. int reg_num;
  531. struct io_register reg[IGA2_VER_SYNC_START_REG_NUM];
  532. };
  533. /* IGA2 Vertical Sync End */
  534. struct iga2_ver_sync_end {
  535. int reg_num;
  536. struct io_register reg[IGA2_VER_SYNC_END_REG_NUM];
  537. };
  538. /* IGA1 Fetch Count Register */
  539. struct iga1_fetch_count {
  540. int reg_num;
  541. struct io_register reg[IGA1_FETCH_COUNT_REG_NUM];
  542. };
  543. /* IGA2 Fetch Count Register */
  544. struct iga2_fetch_count {
  545. int reg_num;
  546. struct io_register reg[IGA2_FETCH_COUNT_REG_NUM];
  547. };
  548. struct fetch_count {
  549. struct iga1_fetch_count iga1_fetch_count_reg;
  550. struct iga2_fetch_count iga2_fetch_count_reg;
  551. };
  552. /* Starting Address Register */
  553. struct iga1_starting_addr {
  554. int reg_num;
  555. struct io_register reg[IGA1_STARTING_ADDR_REG_NUM];
  556. };
  557. struct iga2_starting_addr {
  558. int reg_num;
  559. struct io_register reg[IGA2_STARTING_ADDR_REG_NUM];
  560. };
  561. struct starting_addr {
  562. struct iga1_starting_addr iga1_starting_addr_reg;
  563. struct iga2_starting_addr iga2_starting_addr_reg;
  564. };
  565. /* LCD Power Sequence Timer */
  566. struct lcd_pwd_seq_td0 {
  567. int reg_num;
  568. struct io_register reg[LCD_POWER_SEQ_TD0_REG_NUM];
  569. };
  570. struct lcd_pwd_seq_td1 {
  571. int reg_num;
  572. struct io_register reg[LCD_POWER_SEQ_TD1_REG_NUM];
  573. };
  574. struct lcd_pwd_seq_td2 {
  575. int reg_num;
  576. struct io_register reg[LCD_POWER_SEQ_TD2_REG_NUM];
  577. };
  578. struct lcd_pwd_seq_td3 {
  579. int reg_num;
  580. struct io_register reg[LCD_POWER_SEQ_TD3_REG_NUM];
  581. };
  582. struct _lcd_pwd_seq_timer {
  583. struct lcd_pwd_seq_td0 td0;
  584. struct lcd_pwd_seq_td1 td1;
  585. struct lcd_pwd_seq_td2 td2;
  586. struct lcd_pwd_seq_td3 td3;
  587. };
  588. /* LCD Scaling Factor */
  589. struct _lcd_hor_scaling_factor {
  590. int reg_num;
  591. struct io_register reg[LCD_HOR_SCALING_FACTOR_REG_NUM];
  592. };
  593. struct _lcd_ver_scaling_factor {
  594. int reg_num;
  595. struct io_register reg[LCD_VER_SCALING_FACTOR_REG_NUM];
  596. };
  597. struct _lcd_scaling_factor {
  598. struct _lcd_hor_scaling_factor lcd_hor_scaling_factor;
  599. struct _lcd_ver_scaling_factor lcd_ver_scaling_factor;
  600. };
  601. struct pll_map {
  602. u32 clk;
  603. u32 cle266_pll;
  604. u32 k800_pll;
  605. u32 cx700_pll;
  606. u32 vx855_pll;
  607. };
  608. struct rgbLUT {
  609. u8 red;
  610. u8 green;
  611. u8 blue;
  612. };
  613. struct lcd_pwd_seq_timer {
  614. u16 td0;
  615. u16 td1;
  616. u16 td2;
  617. u16 td3;
  618. };
  619. /* Display FIFO Relation Registers*/
  620. struct iga1_fifo_depth_select {
  621. int reg_num;
  622. struct io_register reg[IGA1_FIFO_DEPTH_SELECT_REG_NUM];
  623. };
  624. struct iga1_fifo_threshold_select {
  625. int reg_num;
  626. struct io_register reg[IGA1_FIFO_THRESHOLD_REG_NUM];
  627. };
  628. struct iga1_fifo_high_threshold_select {
  629. int reg_num;
  630. struct io_register reg[IGA1_FIFO_HIGH_THRESHOLD_REG_NUM];
  631. };
  632. struct iga1_display_queue_expire_num {
  633. int reg_num;
  634. struct io_register reg[IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  635. };
  636. struct iga2_fifo_depth_select {
  637. int reg_num;
  638. struct io_register reg[IGA2_FIFO_DEPTH_SELECT_REG_NUM];
  639. };
  640. struct iga2_fifo_threshold_select {
  641. int reg_num;
  642. struct io_register reg[IGA2_FIFO_THRESHOLD_REG_NUM];
  643. };
  644. struct iga2_fifo_high_threshold_select {
  645. int reg_num;
  646. struct io_register reg[IGA2_FIFO_HIGH_THRESHOLD_REG_NUM];
  647. };
  648. struct iga2_display_queue_expire_num {
  649. int reg_num;
  650. struct io_register reg[IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  651. };
  652. struct fifo_depth_select {
  653. struct iga1_fifo_depth_select iga1_fifo_depth_select_reg;
  654. struct iga2_fifo_depth_select iga2_fifo_depth_select_reg;
  655. };
  656. struct fifo_threshold_select {
  657. struct iga1_fifo_threshold_select iga1_fifo_threshold_select_reg;
  658. struct iga2_fifo_threshold_select iga2_fifo_threshold_select_reg;
  659. };
  660. struct fifo_high_threshold_select {
  661. struct iga1_fifo_high_threshold_select
  662. iga1_fifo_high_threshold_select_reg;
  663. struct iga2_fifo_high_threshold_select
  664. iga2_fifo_high_threshold_select_reg;
  665. };
  666. struct display_queue_expire_num {
  667. struct iga1_display_queue_expire_num
  668. iga1_display_queue_expire_num_reg;
  669. struct iga2_display_queue_expire_num
  670. iga2_display_queue_expire_num_reg;
  671. };
  672. struct iga1_crtc_timing {
  673. struct iga1_hor_total hor_total;
  674. struct iga1_hor_addr hor_addr;
  675. struct iga1_hor_blank_start hor_blank_start;
  676. struct iga1_hor_blank_end hor_blank_end;
  677. struct iga1_hor_sync_start hor_sync_start;
  678. struct iga1_hor_sync_end hor_sync_end;
  679. struct iga1_ver_total ver_total;
  680. struct iga1_ver_addr ver_addr;
  681. struct iga1_ver_blank_start ver_blank_start;
  682. struct iga1_ver_blank_end ver_blank_end;
  683. struct iga1_ver_sync_start ver_sync_start;
  684. struct iga1_ver_sync_end ver_sync_end;
  685. };
  686. struct iga2_shadow_crtc_timing {
  687. struct iga2_shadow_hor_total hor_total_shadow;
  688. struct iga2_shadow_hor_blank_end hor_blank_end_shadow;
  689. struct iga2_shadow_ver_total ver_total_shadow;
  690. struct iga2_shadow_ver_addr ver_addr_shadow;
  691. struct iga2_shadow_ver_blank_start ver_blank_start_shadow;
  692. struct iga2_shadow_ver_blank_end ver_blank_end_shadow;
  693. struct iga2_shadow_ver_sync_start ver_sync_start_shadow;
  694. struct iga2_shadow_ver_sync_end ver_sync_end_shadow;
  695. };
  696. struct iga2_crtc_timing {
  697. struct iga2_hor_total hor_total;
  698. struct iga2_hor_addr hor_addr;
  699. struct iga2_hor_blank_start hor_blank_start;
  700. struct iga2_hor_blank_end hor_blank_end;
  701. struct iga2_hor_sync_start hor_sync_start;
  702. struct iga2_hor_sync_end hor_sync_end;
  703. struct iga2_ver_total ver_total;
  704. struct iga2_ver_addr ver_addr;
  705. struct iga2_ver_blank_start ver_blank_start;
  706. struct iga2_ver_blank_end ver_blank_end;
  707. struct iga2_ver_sync_start ver_sync_start;
  708. struct iga2_ver_sync_end ver_sync_end;
  709. };
  710. /* device ID */
  711. #define CLE266_FUNCTION3 0x3123
  712. #define KM400_FUNCTION3 0x3205
  713. #define CN400_FUNCTION2 0x2259
  714. #define CN400_FUNCTION3 0x3259
  715. /* support VT3314 chipset */
  716. #define CN700_FUNCTION2 0x2314
  717. #define CN700_FUNCTION3 0x3208
  718. /* VT3324 chipset */
  719. #define CX700_FUNCTION2 0x2324
  720. #define CX700_FUNCTION3 0x3324
  721. /* VT3204 chipset*/
  722. #define KM800_FUNCTION3 0x3204
  723. /* VT3336 chipset*/
  724. #define KM890_FUNCTION3 0x3336
  725. /* VT3327 chipset*/
  726. #define P4M890_FUNCTION3 0x3327
  727. /* VT3293 chipset*/
  728. #define CN750_FUNCTION3 0x3208
  729. /* VT3364 chipset*/
  730. #define P4M900_FUNCTION3 0x3364
  731. /* VT3353 chipset*/
  732. #define VX800_FUNCTION3 0x3353
  733. /* VT3409 chipset*/
  734. #define VX855_FUNCTION3 0x3409
  735. #define NUM_TOTAL_PLL_TABLE ARRAY_SIZE(pll_value)
  736. struct IODATA {
  737. u8 Index;
  738. u8 Mask;
  739. u8 Data;
  740. };
  741. struct pci_device_id_info {
  742. u32 vendor;
  743. u32 device;
  744. u32 chip_index;
  745. };
  746. extern unsigned int viafb_second_virtual_xres;
  747. extern int viafb_SAMM_ON;
  748. extern int viafb_dual_fb;
  749. extern int viafb_LCD2_ON;
  750. extern int viafb_LCD_ON;
  751. extern int viafb_DVI_ON;
  752. extern int viafb_hotplug;
  753. void viafb_write_reg_mask(u8 index, int io_port, u8 data, u8 mask);
  754. void viafb_set_output_path(int device, int set_iga,
  755. int output_interface);
  756. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  757. struct VideoModeTable *video_mode, int bpp_byte, int set_iga);
  758. void viafb_set_vclock(u32 CLK, int set_iga);
  759. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  760. struct io_register *reg,
  761. int io_type);
  762. void viafb_crt_disable(void);
  763. void viafb_crt_enable(void);
  764. void init_ad9389(void);
  765. /* Access I/O Function */
  766. void viafb_write_reg(u8 index, u16 io_port, u8 data);
  767. u8 viafb_read_reg(int io_port, u8 index);
  768. void viafb_lock_crt(void);
  769. void viafb_unlock_crt(void);
  770. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga);
  771. void viafb_write_regx(struct io_reg RegTable[], int ItemNum);
  772. u32 viafb_get_clk_value(int clk);
  773. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active);
  774. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  775. *p_gfx_dpa_setting);
  776. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  777. struct VideoModeTable *vmode_tbl1, int video_bpp1);
  778. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  779. struct VideoModeTable *vmode_tbl);
  780. void viafb_init_chip_info(int chip_type);
  781. void viafb_init_dac(int set_iga);
  782. int viafb_get_pixclock(int hres, int vres, int vmode_refresh);
  783. int viafb_get_refresh(int hres, int vres, u32 float_refresh);
  784. void viafb_update_device_setting(int hres, int vres, int bpp,
  785. int vmode_refresh, int flag);
  786. void viafb_set_iga_path(void);
  787. void viafb_set_primary_address(u32 addr);
  788. void viafb_set_secondary_address(u32 addr);
  789. void viafb_set_primary_pitch(u32 pitch);
  790. void viafb_set_secondary_pitch(u32 pitch);
  791. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue);
  792. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue);
  793. void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len);
  794. #endif /* __HW_H__ */