Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_IDLE_POLL_SETUP
  19. select GENERIC_STRNCPY_FROM_USER
  20. select GENERIC_STRNLEN_USER
  21. select HARDIRQS_SW_RESEND
  22. select HAVE_AOUT
  23. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  24. select HAVE_ARCH_KGDB
  25. select HAVE_ARCH_SECCOMP_FILTER
  26. select HAVE_ARCH_TRACEHOOK
  27. select HAVE_BPF_JIT
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_DEBUG_KMEMLEAK
  30. select HAVE_DMA_API_DEBUG
  31. select HAVE_DMA_ATTRS
  32. select HAVE_DMA_CONTIGUOUS if MMU
  33. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  34. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  35. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  36. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  37. select HAVE_GENERIC_DMA_COHERENT
  38. select HAVE_GENERIC_HARDIRQS
  39. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  40. select HAVE_IDE if PCI || ISA || PCMCIA
  41. select HAVE_IRQ_TIME_ACCOUNTING
  42. select HAVE_KERNEL_GZIP
  43. select HAVE_KERNEL_LZMA
  44. select HAVE_KERNEL_LZO
  45. select HAVE_KERNEL_XZ
  46. select HAVE_KPROBES if !XIP_KERNEL
  47. select HAVE_KRETPROBES if (HAVE_KPROBES)
  48. select HAVE_MEMBLOCK
  49. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  50. select HAVE_PERF_EVENTS
  51. select HAVE_REGS_AND_STACK_ACCESS_API
  52. select HAVE_SYSCALL_TRACEPOINTS
  53. select HAVE_UID16
  54. select KTIME_SCALAR
  55. select PERF_USE_VMALLOC
  56. select RTC_LIB
  57. select SYS_SUPPORTS_APM_EMULATION
  58. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  59. select MODULES_USE_ELF_REL
  60. select CLONE_BACKWARDS
  61. select OLD_SIGSUSPEND3
  62. select OLD_SIGACTION
  63. select HAVE_CONTEXT_TRACKING
  64. help
  65. The ARM series is a line of low-power-consumption RISC chip designs
  66. licensed by ARM Ltd and targeted at embedded applications and
  67. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  68. manufactured, but legacy ARM-based PC hardware remains popular in
  69. Europe. There is an ARM Linux project with a web page at
  70. <http://www.arm.linux.org.uk/>.
  71. config ARM_HAS_SG_CHAIN
  72. bool
  73. config NEED_SG_DMA_LENGTH
  74. bool
  75. config ARM_DMA_USE_IOMMU
  76. bool
  77. select ARM_HAS_SG_CHAIN
  78. select NEED_SG_DMA_LENGTH
  79. if ARM_DMA_USE_IOMMU
  80. config ARM_DMA_IOMMU_ALIGNMENT
  81. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  82. range 4 9
  83. default 8
  84. help
  85. DMA mapping framework by default aligns all buffers to the smallest
  86. PAGE_SIZE order which is greater than or equal to the requested buffer
  87. size. This works well for buffers up to a few hundreds kilobytes, but
  88. for larger buffers it just a waste of address space. Drivers which has
  89. relatively small addressing window (like 64Mib) might run out of
  90. virtual space with just a few allocations.
  91. With this parameter you can specify the maximum PAGE_SIZE order for
  92. DMA IOMMU buffers. Larger buffers will be aligned only to this
  93. specified order. The order is expressed as a power of two multiplied
  94. by the PAGE_SIZE.
  95. endif
  96. config HAVE_PWM
  97. bool
  98. config MIGHT_HAVE_PCI
  99. bool
  100. config SYS_SUPPORTS_APM_EMULATION
  101. bool
  102. config HAVE_TCM
  103. bool
  104. select GENERIC_ALLOCATOR
  105. config HAVE_PROC_CPU
  106. bool
  107. config NO_IOPORT
  108. bool
  109. config EISA
  110. bool
  111. ---help---
  112. The Extended Industry Standard Architecture (EISA) bus was
  113. developed as an open alternative to the IBM MicroChannel bus.
  114. The EISA bus provided some of the features of the IBM MicroChannel
  115. bus while maintaining backward compatibility with cards made for
  116. the older ISA bus. The EISA bus saw limited use between 1988 and
  117. 1995 when it was made obsolete by the PCI bus.
  118. Say Y here if you are building a kernel for an EISA-based machine.
  119. Otherwise, say N.
  120. config SBUS
  121. bool
  122. config STACKTRACE_SUPPORT
  123. bool
  124. default y
  125. config HAVE_LATENCYTOP_SUPPORT
  126. bool
  127. depends on !SMP
  128. default y
  129. config LOCKDEP_SUPPORT
  130. bool
  131. default y
  132. config TRACE_IRQFLAGS_SUPPORT
  133. bool
  134. default y
  135. config RWSEM_GENERIC_SPINLOCK
  136. bool
  137. default y
  138. config RWSEM_XCHGADD_ALGORITHM
  139. bool
  140. config ARCH_HAS_ILOG2_U32
  141. bool
  142. config ARCH_HAS_ILOG2_U64
  143. bool
  144. config ARCH_HAS_CPUFREQ
  145. bool
  146. help
  147. Internal node to signify that the ARCH has CPUFREQ support
  148. and that the relevant menu configurations are displayed for
  149. it.
  150. config GENERIC_HWEIGHT
  151. bool
  152. default y
  153. config GENERIC_CALIBRATE_DELAY
  154. bool
  155. default y
  156. config ARCH_MAY_HAVE_PC_FDC
  157. bool
  158. config ZONE_DMA
  159. bool
  160. config NEED_DMA_MAP_STATE
  161. def_bool y
  162. config ARCH_HAS_DMA_SET_COHERENT_MASK
  163. bool
  164. config GENERIC_ISA_DMA
  165. bool
  166. config FIQ
  167. bool
  168. config NEED_RET_TO_USER
  169. bool
  170. config ARCH_MTD_XIP
  171. bool
  172. config VECTORS_BASE
  173. hex
  174. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  175. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  176. default 0x00000000
  177. help
  178. The base address of exception vectors.
  179. config ARM_PATCH_PHYS_VIRT
  180. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  181. default y
  182. depends on !XIP_KERNEL && MMU
  183. depends on !ARCH_REALVIEW || !SPARSEMEM
  184. help
  185. Patch phys-to-virt and virt-to-phys translation functions at
  186. boot and module load time according to the position of the
  187. kernel in system memory.
  188. This can only be used with non-XIP MMU kernels where the base
  189. of physical memory is at a 16MB boundary.
  190. Only disable this option if you know that you do not require
  191. this feature (eg, building a kernel for a single machine) and
  192. you need to shrink the kernel to the minimal size.
  193. config NEED_MACH_GPIO_H
  194. bool
  195. help
  196. Select this when mach/gpio.h is required to provide special
  197. definitions for this platform. The need for mach/gpio.h should
  198. be avoided when possible.
  199. config NEED_MACH_IO_H
  200. bool
  201. help
  202. Select this when mach/io.h is required to provide special
  203. definitions for this platform. The need for mach/io.h should
  204. be avoided when possible.
  205. config NEED_MACH_MEMORY_H
  206. bool
  207. help
  208. Select this when mach/memory.h is required to provide special
  209. definitions for this platform. The need for mach/memory.h should
  210. be avoided when possible.
  211. config PHYS_OFFSET
  212. hex "Physical address of main memory" if MMU
  213. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  214. default DRAM_BASE if !MMU
  215. help
  216. Please provide the physical address corresponding to the
  217. location of main memory in your system.
  218. config GENERIC_BUG
  219. def_bool y
  220. depends on BUG
  221. source "init/Kconfig"
  222. source "kernel/Kconfig.freezer"
  223. menu "System Type"
  224. config MMU
  225. bool "MMU-based Paged Memory Management Support"
  226. default y
  227. help
  228. Select if you want MMU-based virtualised addressing space
  229. support by paged memory management. If unsure, say 'Y'.
  230. #
  231. # The "ARM system type" choice list is ordered alphabetically by option
  232. # text. Please add new entries in the option alphabetic order.
  233. #
  234. choice
  235. prompt "ARM system type"
  236. default ARCH_VERSATILE if !MMU
  237. default ARCH_MULTIPLATFORM if MMU
  238. config ARCH_MULTIPLATFORM
  239. bool "Allow multiple platforms to be selected"
  240. depends on MMU
  241. select ARM_PATCH_PHYS_VIRT
  242. select AUTO_ZRELADDR
  243. select COMMON_CLK
  244. select MULTI_IRQ_HANDLER
  245. select SPARSE_IRQ
  246. select USE_OF
  247. config ARCH_INTEGRATOR
  248. bool "ARM Ltd. Integrator family"
  249. select ARCH_HAS_CPUFREQ
  250. select ARM_AMBA
  251. select COMMON_CLK
  252. select COMMON_CLK_VERSATILE
  253. select GENERIC_CLOCKEVENTS
  254. select HAVE_TCM
  255. select ICST
  256. select MULTI_IRQ_HANDLER
  257. select NEED_MACH_MEMORY_H
  258. select PLAT_VERSATILE
  259. select SPARSE_IRQ
  260. select VERSATILE_FPGA_IRQ
  261. help
  262. Support for ARM's Integrator platform.
  263. config ARCH_REALVIEW
  264. bool "ARM Ltd. RealView family"
  265. select ARCH_WANT_OPTIONAL_GPIOLIB
  266. select ARM_AMBA
  267. select ARM_TIMER_SP804
  268. select COMMON_CLK
  269. select COMMON_CLK_VERSATILE
  270. select GENERIC_CLOCKEVENTS
  271. select GPIO_PL061 if GPIOLIB
  272. select ICST
  273. select NEED_MACH_MEMORY_H
  274. select PLAT_VERSATILE
  275. select PLAT_VERSATILE_CLCD
  276. help
  277. This enables support for ARM Ltd RealView boards.
  278. config ARCH_VERSATILE
  279. bool "ARM Ltd. Versatile family"
  280. select ARCH_WANT_OPTIONAL_GPIOLIB
  281. select ARM_AMBA
  282. select ARM_TIMER_SP804
  283. select ARM_VIC
  284. select CLKDEV_LOOKUP
  285. select GENERIC_CLOCKEVENTS
  286. select HAVE_MACH_CLKDEV
  287. select ICST
  288. select PLAT_VERSATILE
  289. select PLAT_VERSATILE_CLCD
  290. select PLAT_VERSATILE_CLOCK
  291. select VERSATILE_FPGA_IRQ
  292. help
  293. This enables support for ARM Ltd Versatile board.
  294. config ARCH_AT91
  295. bool "Atmel AT91"
  296. select ARCH_REQUIRE_GPIOLIB
  297. select CLKDEV_LOOKUP
  298. select HAVE_CLK
  299. select IRQ_DOMAIN
  300. select NEED_MACH_GPIO_H
  301. select NEED_MACH_IO_H if PCCARD
  302. select PINCTRL
  303. select PINCTRL_AT91 if USE_OF
  304. help
  305. This enables support for systems based on Atmel
  306. AT91RM9200 and AT91SAM9* processors.
  307. config ARCH_CLPS711X
  308. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  309. select ARCH_REQUIRE_GPIOLIB
  310. select AUTO_ZRELADDR
  311. select CLKDEV_LOOKUP
  312. select COMMON_CLK
  313. select CPU_ARM720T
  314. select GENERIC_CLOCKEVENTS
  315. select MULTI_IRQ_HANDLER
  316. select NEED_MACH_MEMORY_H
  317. select SPARSE_IRQ
  318. help
  319. Support for Cirrus Logic 711x/721x/731x based boards.
  320. config ARCH_GEMINI
  321. bool "Cortina Systems Gemini"
  322. select ARCH_REQUIRE_GPIOLIB
  323. select ARCH_USES_GETTIMEOFFSET
  324. select NEED_MACH_GPIO_H
  325. select CPU_FA526
  326. help
  327. Support for the Cortina Systems Gemini family SoCs
  328. config ARCH_EBSA110
  329. bool "EBSA-110"
  330. select ARCH_USES_GETTIMEOFFSET
  331. select CPU_SA110
  332. select ISA
  333. select NEED_MACH_IO_H
  334. select NEED_MACH_MEMORY_H
  335. select NO_IOPORT
  336. help
  337. This is an evaluation board for the StrongARM processor available
  338. from Digital. It has limited hardware on-board, including an
  339. Ethernet interface, two PCMCIA sockets, two serial ports and a
  340. parallel port.
  341. config ARCH_EP93XX
  342. bool "EP93xx-based"
  343. select ARCH_HAS_HOLES_MEMORYMODEL
  344. select ARCH_REQUIRE_GPIOLIB
  345. select ARCH_USES_GETTIMEOFFSET
  346. select ARM_AMBA
  347. select ARM_VIC
  348. select CLKDEV_LOOKUP
  349. select CPU_ARM920T
  350. select NEED_MACH_MEMORY_H
  351. help
  352. This enables support for the Cirrus EP93xx series of CPUs.
  353. config ARCH_FOOTBRIDGE
  354. bool "FootBridge"
  355. select CPU_SA110
  356. select FOOTBRIDGE
  357. select GENERIC_CLOCKEVENTS
  358. select HAVE_IDE
  359. select NEED_MACH_IO_H if !MMU
  360. select NEED_MACH_MEMORY_H
  361. help
  362. Support for systems based on the DC21285 companion chip
  363. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  364. config ARCH_NETX
  365. bool "Hilscher NetX based"
  366. select ARM_VIC
  367. select CLKSRC_MMIO
  368. select CPU_ARM926T
  369. select GENERIC_CLOCKEVENTS
  370. help
  371. This enables support for systems based on the Hilscher NetX Soc
  372. config ARCH_IOP13XX
  373. bool "IOP13xx-based"
  374. depends on MMU
  375. select ARCH_SUPPORTS_MSI
  376. select CPU_XSC3
  377. select NEED_MACH_MEMORY_H
  378. select NEED_RET_TO_USER
  379. select PCI
  380. select PLAT_IOP
  381. select VMSPLIT_1G
  382. help
  383. Support for Intel's IOP13XX (XScale) family of processors.
  384. config ARCH_IOP32X
  385. bool "IOP32x-based"
  386. depends on MMU
  387. select ARCH_REQUIRE_GPIOLIB
  388. select CPU_XSCALE
  389. select NEED_MACH_GPIO_H
  390. select NEED_RET_TO_USER
  391. select PCI
  392. select PLAT_IOP
  393. help
  394. Support for Intel's 80219 and IOP32X (XScale) family of
  395. processors.
  396. config ARCH_IOP33X
  397. bool "IOP33x-based"
  398. depends on MMU
  399. select ARCH_REQUIRE_GPIOLIB
  400. select CPU_XSCALE
  401. select NEED_MACH_GPIO_H
  402. select NEED_RET_TO_USER
  403. select PCI
  404. select PLAT_IOP
  405. help
  406. Support for Intel's IOP33X (XScale) family of processors.
  407. config ARCH_IXP4XX
  408. bool "IXP4xx-based"
  409. depends on MMU
  410. select ARCH_HAS_DMA_SET_COHERENT_MASK
  411. select ARCH_REQUIRE_GPIOLIB
  412. select CLKSRC_MMIO
  413. select CPU_XSCALE
  414. select DMABOUNCE if PCI
  415. select GENERIC_CLOCKEVENTS
  416. select MIGHT_HAVE_PCI
  417. select NEED_MACH_IO_H
  418. select USB_EHCI_BIG_ENDIAN_MMIO
  419. select USB_EHCI_BIG_ENDIAN_DESC
  420. help
  421. Support for Intel's IXP4XX (XScale) family of processors.
  422. config ARCH_DOVE
  423. bool "Marvell Dove"
  424. select ARCH_REQUIRE_GPIOLIB
  425. select CPU_PJ4
  426. select GENERIC_CLOCKEVENTS
  427. select MIGHT_HAVE_PCI
  428. select PINCTRL
  429. select PINCTRL_DOVE
  430. select PLAT_ORION_LEGACY
  431. select USB_ARCH_HAS_EHCI
  432. select MVEBU_MBUS
  433. help
  434. Support for the Marvell Dove SoC 88AP510
  435. config ARCH_KIRKWOOD
  436. bool "Marvell Kirkwood"
  437. select ARCH_REQUIRE_GPIOLIB
  438. select CPU_FEROCEON
  439. select GENERIC_CLOCKEVENTS
  440. select PCI
  441. select PCI_QUIRKS
  442. select PINCTRL
  443. select PINCTRL_KIRKWOOD
  444. select PLAT_ORION_LEGACY
  445. select MVEBU_MBUS
  446. help
  447. Support for the following Marvell Kirkwood series SoCs:
  448. 88F6180, 88F6192 and 88F6281.
  449. config ARCH_MV78XX0
  450. bool "Marvell MV78xx0"
  451. select ARCH_REQUIRE_GPIOLIB
  452. select CPU_FEROCEON
  453. select GENERIC_CLOCKEVENTS
  454. select PCI
  455. select PLAT_ORION_LEGACY
  456. select MVEBU_MBUS
  457. help
  458. Support for the following Marvell MV78xx0 series SoCs:
  459. MV781x0, MV782x0.
  460. config ARCH_ORION5X
  461. bool "Marvell Orion"
  462. depends on MMU
  463. select ARCH_REQUIRE_GPIOLIB
  464. select CPU_FEROCEON
  465. select GENERIC_CLOCKEVENTS
  466. select PCI
  467. select PLAT_ORION_LEGACY
  468. select MVEBU_MBUS
  469. help
  470. Support for the following Marvell Orion 5x series SoCs:
  471. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  472. Orion-2 (5281), Orion-1-90 (6183).
  473. config ARCH_MMP
  474. bool "Marvell PXA168/910/MMP2"
  475. depends on MMU
  476. select ARCH_REQUIRE_GPIOLIB
  477. select CLKDEV_LOOKUP
  478. select GENERIC_ALLOCATOR
  479. select GENERIC_CLOCKEVENTS
  480. select GPIO_PXA
  481. select IRQ_DOMAIN
  482. select NEED_MACH_GPIO_H
  483. select PINCTRL
  484. select PLAT_PXA
  485. select SPARSE_IRQ
  486. help
  487. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  488. config ARCH_KS8695
  489. bool "Micrel/Kendin KS8695"
  490. select ARCH_REQUIRE_GPIOLIB
  491. select CLKSRC_MMIO
  492. select CPU_ARM922T
  493. select GENERIC_CLOCKEVENTS
  494. select NEED_MACH_MEMORY_H
  495. help
  496. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  497. System-on-Chip devices.
  498. config ARCH_W90X900
  499. bool "Nuvoton W90X900 CPU"
  500. select ARCH_REQUIRE_GPIOLIB
  501. select CLKDEV_LOOKUP
  502. select CLKSRC_MMIO
  503. select CPU_ARM926T
  504. select GENERIC_CLOCKEVENTS
  505. help
  506. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  507. At present, the w90x900 has been renamed nuc900, regarding
  508. the ARM series product line, you can login the following
  509. link address to know more.
  510. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  511. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  512. config ARCH_LPC32XX
  513. bool "NXP LPC32XX"
  514. select ARCH_REQUIRE_GPIOLIB
  515. select ARM_AMBA
  516. select CLKDEV_LOOKUP
  517. select CLKSRC_MMIO
  518. select CPU_ARM926T
  519. select GENERIC_CLOCKEVENTS
  520. select HAVE_IDE
  521. select HAVE_PWM
  522. select USB_ARCH_HAS_OHCI
  523. select USE_OF
  524. help
  525. Support for the NXP LPC32XX family of processors
  526. config ARCH_PXA
  527. bool "PXA2xx/PXA3xx-based"
  528. depends on MMU
  529. select ARCH_HAS_CPUFREQ
  530. select ARCH_MTD_XIP
  531. select ARCH_REQUIRE_GPIOLIB
  532. select ARM_CPU_SUSPEND if PM
  533. select AUTO_ZRELADDR
  534. select CLKDEV_LOOKUP
  535. select CLKSRC_MMIO
  536. select GENERIC_CLOCKEVENTS
  537. select GPIO_PXA
  538. select HAVE_IDE
  539. select MULTI_IRQ_HANDLER
  540. select NEED_MACH_GPIO_H
  541. select PLAT_PXA
  542. select SPARSE_IRQ
  543. help
  544. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  545. config ARCH_MSM
  546. bool "Qualcomm MSM"
  547. select ARCH_REQUIRE_GPIOLIB
  548. select CLKDEV_LOOKUP
  549. select GENERIC_CLOCKEVENTS
  550. select HAVE_CLK
  551. help
  552. Support for Qualcomm MSM/QSD based systems. This runs on the
  553. apps processor of the MSM/QSD and depends on a shared memory
  554. interface to the modem processor which runs the baseband
  555. stack and controls some vital subsystems
  556. (clock and power control, etc).
  557. config ARCH_SHMOBILE
  558. bool "Renesas SH-Mobile / R-Mobile"
  559. select CLKDEV_LOOKUP
  560. select GENERIC_CLOCKEVENTS
  561. select HAVE_ARM_SCU if SMP
  562. select HAVE_ARM_TWD if LOCAL_TIMERS
  563. select HAVE_CLK
  564. select HAVE_MACH_CLKDEV
  565. select HAVE_SMP
  566. select MIGHT_HAVE_CACHE_L2X0
  567. select MULTI_IRQ_HANDLER
  568. select NEED_MACH_MEMORY_H
  569. select NO_IOPORT
  570. select PINCTRL if ARCH_WANT_OPTIONAL_GPIOLIB
  571. select PM_GENERIC_DOMAINS if PM
  572. select SPARSE_IRQ
  573. help
  574. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  575. config ARCH_RPC
  576. bool "RiscPC"
  577. select ARCH_ACORN
  578. select ARCH_MAY_HAVE_PC_FDC
  579. select ARCH_SPARSEMEM_ENABLE
  580. select ARCH_USES_GETTIMEOFFSET
  581. select FIQ
  582. select HAVE_IDE
  583. select HAVE_PATA_PLATFORM
  584. select ISA_DMA_API
  585. select NEED_MACH_IO_H
  586. select NEED_MACH_MEMORY_H
  587. select NO_IOPORT
  588. select VIRT_TO_BUS
  589. help
  590. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  591. CD-ROM interface, serial and parallel port, and the floppy drive.
  592. config ARCH_SA1100
  593. bool "SA1100-based"
  594. select ARCH_HAS_CPUFREQ
  595. select ARCH_MTD_XIP
  596. select ARCH_REQUIRE_GPIOLIB
  597. select ARCH_SPARSEMEM_ENABLE
  598. select CLKDEV_LOOKUP
  599. select CLKSRC_MMIO
  600. select CPU_FREQ
  601. select CPU_SA1100
  602. select GENERIC_CLOCKEVENTS
  603. select HAVE_IDE
  604. select ISA
  605. select NEED_MACH_GPIO_H
  606. select NEED_MACH_MEMORY_H
  607. select SPARSE_IRQ
  608. help
  609. Support for StrongARM 11x0 based boards.
  610. config ARCH_S3C24XX
  611. bool "Samsung S3C24XX SoCs"
  612. select ARCH_HAS_CPUFREQ
  613. select ARCH_REQUIRE_GPIOLIB
  614. select CLKDEV_LOOKUP
  615. select CLKSRC_MMIO
  616. select GENERIC_CLOCKEVENTS
  617. select HAVE_CLK
  618. select HAVE_S3C2410_I2C if I2C
  619. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  620. select HAVE_S3C_RTC if RTC_CLASS
  621. select MULTI_IRQ_HANDLER
  622. select NEED_MACH_GPIO_H
  623. select NEED_MACH_IO_H
  624. help
  625. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  626. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  627. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  628. Samsung SMDK2410 development board (and derivatives).
  629. config ARCH_S3C64XX
  630. bool "Samsung S3C64XX"
  631. select ARCH_HAS_CPUFREQ
  632. select ARCH_REQUIRE_GPIOLIB
  633. select ARM_VIC
  634. select CLKDEV_LOOKUP
  635. select CLKSRC_MMIO
  636. select CPU_V6
  637. select GENERIC_CLOCKEVENTS
  638. select HAVE_CLK
  639. select HAVE_S3C2410_I2C if I2C
  640. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  641. select HAVE_TCM
  642. select NEED_MACH_GPIO_H
  643. select NO_IOPORT
  644. select PLAT_SAMSUNG
  645. select S3C_DEV_NAND
  646. select S3C_GPIO_TRACK
  647. select SAMSUNG_CLKSRC
  648. select SAMSUNG_GPIOLIB_4BIT
  649. select SAMSUNG_IRQ_VIC_TIMER
  650. select USB_ARCH_HAS_OHCI
  651. help
  652. Samsung S3C64XX series based systems
  653. config ARCH_S5P64X0
  654. bool "Samsung S5P6440 S5P6450"
  655. select CLKDEV_LOOKUP
  656. select CLKSRC_MMIO
  657. select CPU_V6
  658. select GENERIC_CLOCKEVENTS
  659. select HAVE_CLK
  660. select HAVE_S3C2410_I2C if I2C
  661. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  662. select HAVE_S3C_RTC if RTC_CLASS
  663. select NEED_MACH_GPIO_H
  664. help
  665. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  666. SMDK6450.
  667. config ARCH_S5PC100
  668. bool "Samsung S5PC100"
  669. select ARCH_REQUIRE_GPIOLIB
  670. select CLKDEV_LOOKUP
  671. select CLKSRC_MMIO
  672. select CPU_V7
  673. select GENERIC_CLOCKEVENTS
  674. select HAVE_CLK
  675. select HAVE_S3C2410_I2C if I2C
  676. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  677. select HAVE_S3C_RTC if RTC_CLASS
  678. select NEED_MACH_GPIO_H
  679. help
  680. Samsung S5PC100 series based systems
  681. config ARCH_S5PV210
  682. bool "Samsung S5PV210/S5PC110"
  683. select ARCH_HAS_CPUFREQ
  684. select ARCH_HAS_HOLES_MEMORYMODEL
  685. select ARCH_SPARSEMEM_ENABLE
  686. select CLKDEV_LOOKUP
  687. select CLKSRC_MMIO
  688. select CPU_V7
  689. select GENERIC_CLOCKEVENTS
  690. select HAVE_CLK
  691. select HAVE_S3C2410_I2C if I2C
  692. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  693. select HAVE_S3C_RTC if RTC_CLASS
  694. select NEED_MACH_GPIO_H
  695. select NEED_MACH_MEMORY_H
  696. help
  697. Samsung S5PV210/S5PC110 series based systems
  698. config ARCH_EXYNOS
  699. bool "Samsung EXYNOS"
  700. select ARCH_HAS_CPUFREQ
  701. select ARCH_HAS_HOLES_MEMORYMODEL
  702. select ARCH_SPARSEMEM_ENABLE
  703. select CLKDEV_LOOKUP
  704. select COMMON_CLK
  705. select CPU_V7
  706. select GENERIC_CLOCKEVENTS
  707. select HAVE_CLK
  708. select HAVE_S3C2410_I2C if I2C
  709. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  710. select HAVE_S3C_RTC if RTC_CLASS
  711. select NEED_MACH_GPIO_H
  712. select NEED_MACH_MEMORY_H
  713. help
  714. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  715. config ARCH_SHARK
  716. bool "Shark"
  717. select ARCH_USES_GETTIMEOFFSET
  718. select CPU_SA110
  719. select ISA
  720. select ISA_DMA
  721. select NEED_MACH_MEMORY_H
  722. select PCI
  723. select VIRT_TO_BUS
  724. select ZONE_DMA
  725. help
  726. Support for the StrongARM based Digital DNARD machine, also known
  727. as "Shark" (<http://www.shark-linux.de/shark.html>).
  728. config ARCH_U300
  729. bool "ST-Ericsson U300 Series"
  730. depends on MMU
  731. select ARCH_REQUIRE_GPIOLIB
  732. select ARM_AMBA
  733. select ARM_PATCH_PHYS_VIRT
  734. select ARM_VIC
  735. select CLKDEV_LOOKUP
  736. select CLKSRC_MMIO
  737. select COMMON_CLK
  738. select CPU_ARM926T
  739. select GENERIC_CLOCKEVENTS
  740. select HAVE_TCM
  741. select SPARSE_IRQ
  742. help
  743. Support for ST-Ericsson U300 series mobile platforms.
  744. config ARCH_DAVINCI
  745. bool "TI DaVinci"
  746. select ARCH_HAS_HOLES_MEMORYMODEL
  747. select ARCH_REQUIRE_GPIOLIB
  748. select CLKDEV_LOOKUP
  749. select GENERIC_ALLOCATOR
  750. select GENERIC_CLOCKEVENTS
  751. select GENERIC_IRQ_CHIP
  752. select HAVE_IDE
  753. select NEED_MACH_GPIO_H
  754. select USE_OF
  755. select ZONE_DMA
  756. help
  757. Support for TI's DaVinci platform.
  758. config ARCH_OMAP1
  759. bool "TI OMAP1"
  760. depends on MMU
  761. select ARCH_HAS_CPUFREQ
  762. select ARCH_HAS_HOLES_MEMORYMODEL
  763. select ARCH_OMAP
  764. select ARCH_REQUIRE_GPIOLIB
  765. select CLKDEV_LOOKUP
  766. select CLKSRC_MMIO
  767. select GENERIC_CLOCKEVENTS
  768. select GENERIC_IRQ_CHIP
  769. select HAVE_CLK
  770. select HAVE_IDE
  771. select IRQ_DOMAIN
  772. select NEED_MACH_IO_H if PCCARD
  773. select NEED_MACH_MEMORY_H
  774. help
  775. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  776. endchoice
  777. menu "Multiple platform selection"
  778. depends on ARCH_MULTIPLATFORM
  779. comment "CPU Core family selection"
  780. config ARCH_MULTI_V4
  781. bool "ARMv4 based platforms (FA526, StrongARM)"
  782. depends on !ARCH_MULTI_V6_V7
  783. select ARCH_MULTI_V4_V5
  784. config ARCH_MULTI_V4T
  785. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  786. depends on !ARCH_MULTI_V6_V7
  787. select ARCH_MULTI_V4_V5
  788. config ARCH_MULTI_V5
  789. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  790. depends on !ARCH_MULTI_V6_V7
  791. select ARCH_MULTI_V4_V5
  792. config ARCH_MULTI_V4_V5
  793. bool
  794. config ARCH_MULTI_V6
  795. bool "ARMv6 based platforms (ARM11)"
  796. select ARCH_MULTI_V6_V7
  797. select CPU_V6
  798. config ARCH_MULTI_V7
  799. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  800. default y
  801. select ARCH_MULTI_V6_V7
  802. select CPU_V7
  803. config ARCH_MULTI_V6_V7
  804. bool
  805. config ARCH_MULTI_CPU_AUTO
  806. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  807. select ARCH_MULTI_V5
  808. endmenu
  809. #
  810. # This is sorted alphabetically by mach-* pathname. However, plat-*
  811. # Kconfigs may be included either alphabetically (according to the
  812. # plat- suffix) or along side the corresponding mach-* source.
  813. #
  814. source "arch/arm/mach-mvebu/Kconfig"
  815. source "arch/arm/mach-at91/Kconfig"
  816. source "arch/arm/mach-bcm/Kconfig"
  817. source "arch/arm/mach-bcm2835/Kconfig"
  818. source "arch/arm/mach-clps711x/Kconfig"
  819. source "arch/arm/mach-cns3xxx/Kconfig"
  820. source "arch/arm/mach-davinci/Kconfig"
  821. source "arch/arm/mach-dove/Kconfig"
  822. source "arch/arm/mach-ep93xx/Kconfig"
  823. source "arch/arm/mach-footbridge/Kconfig"
  824. source "arch/arm/mach-gemini/Kconfig"
  825. source "arch/arm/mach-highbank/Kconfig"
  826. source "arch/arm/mach-integrator/Kconfig"
  827. source "arch/arm/mach-iop32x/Kconfig"
  828. source "arch/arm/mach-iop33x/Kconfig"
  829. source "arch/arm/mach-iop13xx/Kconfig"
  830. source "arch/arm/mach-ixp4xx/Kconfig"
  831. source "arch/arm/mach-kirkwood/Kconfig"
  832. source "arch/arm/mach-ks8695/Kconfig"
  833. source "arch/arm/mach-msm/Kconfig"
  834. source "arch/arm/mach-mv78xx0/Kconfig"
  835. source "arch/arm/mach-imx/Kconfig"
  836. source "arch/arm/mach-mxs/Kconfig"
  837. source "arch/arm/mach-netx/Kconfig"
  838. source "arch/arm/mach-nomadik/Kconfig"
  839. source "arch/arm/plat-omap/Kconfig"
  840. source "arch/arm/mach-omap1/Kconfig"
  841. source "arch/arm/mach-omap2/Kconfig"
  842. source "arch/arm/mach-orion5x/Kconfig"
  843. source "arch/arm/mach-picoxcell/Kconfig"
  844. source "arch/arm/mach-pxa/Kconfig"
  845. source "arch/arm/plat-pxa/Kconfig"
  846. source "arch/arm/mach-mmp/Kconfig"
  847. source "arch/arm/mach-realview/Kconfig"
  848. source "arch/arm/mach-sa1100/Kconfig"
  849. source "arch/arm/plat-samsung/Kconfig"
  850. source "arch/arm/mach-socfpga/Kconfig"
  851. source "arch/arm/mach-spear/Kconfig"
  852. source "arch/arm/mach-s3c24xx/Kconfig"
  853. if ARCH_S3C64XX
  854. source "arch/arm/mach-s3c64xx/Kconfig"
  855. endif
  856. source "arch/arm/mach-s5p64x0/Kconfig"
  857. source "arch/arm/mach-s5pc100/Kconfig"
  858. source "arch/arm/mach-s5pv210/Kconfig"
  859. source "arch/arm/mach-exynos/Kconfig"
  860. source "arch/arm/mach-shmobile/Kconfig"
  861. source "arch/arm/mach-sunxi/Kconfig"
  862. source "arch/arm/mach-prima2/Kconfig"
  863. source "arch/arm/mach-tegra/Kconfig"
  864. source "arch/arm/mach-u300/Kconfig"
  865. source "arch/arm/mach-ux500/Kconfig"
  866. source "arch/arm/mach-versatile/Kconfig"
  867. source "arch/arm/mach-vexpress/Kconfig"
  868. source "arch/arm/plat-versatile/Kconfig"
  869. source "arch/arm/mach-virt/Kconfig"
  870. source "arch/arm/mach-vt8500/Kconfig"
  871. source "arch/arm/mach-w90x900/Kconfig"
  872. source "arch/arm/mach-zynq/Kconfig"
  873. # Definitions to make life easier
  874. config ARCH_ACORN
  875. bool
  876. config PLAT_IOP
  877. bool
  878. select GENERIC_CLOCKEVENTS
  879. config PLAT_ORION
  880. bool
  881. select CLKSRC_MMIO
  882. select COMMON_CLK
  883. select GENERIC_IRQ_CHIP
  884. select IRQ_DOMAIN
  885. config PLAT_ORION_LEGACY
  886. bool
  887. select PLAT_ORION
  888. config PLAT_PXA
  889. bool
  890. config PLAT_VERSATILE
  891. bool
  892. config ARM_TIMER_SP804
  893. bool
  894. select CLKSRC_MMIO
  895. select CLKSRC_OF if OF
  896. source arch/arm/mm/Kconfig
  897. config ARM_NR_BANKS
  898. int
  899. default 16 if ARCH_EP93XX
  900. default 8
  901. config IWMMXT
  902. bool "Enable iWMMXt support" if !CPU_PJ4
  903. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  904. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  905. help
  906. Enable support for iWMMXt context switching at run time if
  907. running on a CPU that supports it.
  908. config XSCALE_PMU
  909. bool
  910. depends on CPU_XSCALE
  911. default y
  912. config MULTI_IRQ_HANDLER
  913. bool
  914. help
  915. Allow each machine to specify it's own IRQ handler at run time.
  916. if !MMU
  917. source "arch/arm/Kconfig-nommu"
  918. endif
  919. config PJ4B_ERRATA_4742
  920. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  921. depends on CPU_PJ4B && MACH_ARMADA_370
  922. default y
  923. help
  924. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  925. Event (WFE) IDLE states, a specific timing sensitivity exists between
  926. the retiring WFI/WFE instructions and the newly issued subsequent
  927. instructions. This sensitivity can result in a CPU hang scenario.
  928. Workaround:
  929. The software must insert either a Data Synchronization Barrier (DSB)
  930. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  931. instruction
  932. config ARM_ERRATA_326103
  933. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  934. depends on CPU_V6
  935. help
  936. Executing a SWP instruction to read-only memory does not set bit 11
  937. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  938. treat the access as a read, preventing a COW from occurring and
  939. causing the faulting task to livelock.
  940. config ARM_ERRATA_411920
  941. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  942. depends on CPU_V6 || CPU_V6K
  943. help
  944. Invalidation of the Instruction Cache operation can
  945. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  946. It does not affect the MPCore. This option enables the ARM Ltd.
  947. recommended workaround.
  948. config ARM_ERRATA_430973
  949. bool "ARM errata: Stale prediction on replaced interworking branch"
  950. depends on CPU_V7
  951. help
  952. This option enables the workaround for the 430973 Cortex-A8
  953. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  954. interworking branch is replaced with another code sequence at the
  955. same virtual address, whether due to self-modifying code or virtual
  956. to physical address re-mapping, Cortex-A8 does not recover from the
  957. stale interworking branch prediction. This results in Cortex-A8
  958. executing the new code sequence in the incorrect ARM or Thumb state.
  959. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  960. and also flushes the branch target cache at every context switch.
  961. Note that setting specific bits in the ACTLR register may not be
  962. available in non-secure mode.
  963. config ARM_ERRATA_458693
  964. bool "ARM errata: Processor deadlock when a false hazard is created"
  965. depends on CPU_V7
  966. depends on !ARCH_MULTIPLATFORM
  967. help
  968. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  969. erratum. For very specific sequences of memory operations, it is
  970. possible for a hazard condition intended for a cache line to instead
  971. be incorrectly associated with a different cache line. This false
  972. hazard might then cause a processor deadlock. The workaround enables
  973. the L1 caching of the NEON accesses and disables the PLD instruction
  974. in the ACTLR register. Note that setting specific bits in the ACTLR
  975. register may not be available in non-secure mode.
  976. config ARM_ERRATA_460075
  977. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  978. depends on CPU_V7
  979. depends on !ARCH_MULTIPLATFORM
  980. help
  981. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  982. erratum. Any asynchronous access to the L2 cache may encounter a
  983. situation in which recent store transactions to the L2 cache are lost
  984. and overwritten with stale memory contents from external memory. The
  985. workaround disables the write-allocate mode for the L2 cache via the
  986. ACTLR register. Note that setting specific bits in the ACTLR register
  987. may not be available in non-secure mode.
  988. config ARM_ERRATA_742230
  989. bool "ARM errata: DMB operation may be faulty"
  990. depends on CPU_V7 && SMP
  991. depends on !ARCH_MULTIPLATFORM
  992. help
  993. This option enables the workaround for the 742230 Cortex-A9
  994. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  995. between two write operations may not ensure the correct visibility
  996. ordering of the two writes. This workaround sets a specific bit in
  997. the diagnostic register of the Cortex-A9 which causes the DMB
  998. instruction to behave as a DSB, ensuring the correct behaviour of
  999. the two writes.
  1000. config ARM_ERRATA_742231
  1001. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1002. depends on CPU_V7 && SMP
  1003. depends on !ARCH_MULTIPLATFORM
  1004. help
  1005. This option enables the workaround for the 742231 Cortex-A9
  1006. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1007. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1008. accessing some data located in the same cache line, may get corrupted
  1009. data due to bad handling of the address hazard when the line gets
  1010. replaced from one of the CPUs at the same time as another CPU is
  1011. accessing it. This workaround sets specific bits in the diagnostic
  1012. register of the Cortex-A9 which reduces the linefill issuing
  1013. capabilities of the processor.
  1014. config PL310_ERRATA_588369
  1015. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1016. depends on CACHE_L2X0
  1017. help
  1018. The PL310 L2 cache controller implements three types of Clean &
  1019. Invalidate maintenance operations: by Physical Address
  1020. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1021. They are architecturally defined to behave as the execution of a
  1022. clean operation followed immediately by an invalidate operation,
  1023. both performing to the same memory location. This functionality
  1024. is not correctly implemented in PL310 as clean lines are not
  1025. invalidated as a result of these operations.
  1026. config ARM_ERRATA_643719
  1027. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1028. depends on CPU_V7 && SMP
  1029. help
  1030. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1031. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1032. register returns zero when it should return one. The workaround
  1033. corrects this value, ensuring cache maintenance operations which use
  1034. it behave as intended and avoiding data corruption.
  1035. config ARM_ERRATA_720789
  1036. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1037. depends on CPU_V7
  1038. help
  1039. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1040. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1041. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1042. As a consequence of this erratum, some TLB entries which should be
  1043. invalidated are not, resulting in an incoherency in the system page
  1044. tables. The workaround changes the TLB flushing routines to invalidate
  1045. entries regardless of the ASID.
  1046. config PL310_ERRATA_727915
  1047. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1048. depends on CACHE_L2X0
  1049. help
  1050. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1051. operation (offset 0x7FC). This operation runs in background so that
  1052. PL310 can handle normal accesses while it is in progress. Under very
  1053. rare circumstances, due to this erratum, write data can be lost when
  1054. PL310 treats a cacheable write transaction during a Clean &
  1055. Invalidate by Way operation.
  1056. config ARM_ERRATA_743622
  1057. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1058. depends on CPU_V7
  1059. depends on !ARCH_MULTIPLATFORM
  1060. help
  1061. This option enables the workaround for the 743622 Cortex-A9
  1062. (r2p*) erratum. Under very rare conditions, a faulty
  1063. optimisation in the Cortex-A9 Store Buffer may lead to data
  1064. corruption. This workaround sets a specific bit in the diagnostic
  1065. register of the Cortex-A9 which disables the Store Buffer
  1066. optimisation, preventing the defect from occurring. This has no
  1067. visible impact on the overall performance or power consumption of the
  1068. processor.
  1069. config ARM_ERRATA_751472
  1070. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1071. depends on CPU_V7
  1072. depends on !ARCH_MULTIPLATFORM
  1073. help
  1074. This option enables the workaround for the 751472 Cortex-A9 (prior
  1075. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1076. completion of a following broadcasted operation if the second
  1077. operation is received by a CPU before the ICIALLUIS has completed,
  1078. potentially leading to corrupted entries in the cache or TLB.
  1079. config PL310_ERRATA_753970
  1080. bool "PL310 errata: cache sync operation may be faulty"
  1081. depends on CACHE_PL310
  1082. help
  1083. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1084. Under some condition the effect of cache sync operation on
  1085. the store buffer still remains when the operation completes.
  1086. This means that the store buffer is always asked to drain and
  1087. this prevents it from merging any further writes. The workaround
  1088. is to replace the normal offset of cache sync operation (0x730)
  1089. by another offset targeting an unmapped PL310 register 0x740.
  1090. This has the same effect as the cache sync operation: store buffer
  1091. drain and waiting for all buffers empty.
  1092. config ARM_ERRATA_754322
  1093. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1094. depends on CPU_V7
  1095. help
  1096. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1097. r3p*) erratum. A speculative memory access may cause a page table walk
  1098. which starts prior to an ASID switch but completes afterwards. This
  1099. can populate the micro-TLB with a stale entry which may be hit with
  1100. the new ASID. This workaround places two dsb instructions in the mm
  1101. switching code so that no page table walks can cross the ASID switch.
  1102. config ARM_ERRATA_754327
  1103. bool "ARM errata: no automatic Store Buffer drain"
  1104. depends on CPU_V7 && SMP
  1105. help
  1106. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1107. r2p0) erratum. The Store Buffer does not have any automatic draining
  1108. mechanism and therefore a livelock may occur if an external agent
  1109. continuously polls a memory location waiting to observe an update.
  1110. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1111. written polling loops from denying visibility of updates to memory.
  1112. config ARM_ERRATA_364296
  1113. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1114. depends on CPU_V6 && !SMP
  1115. help
  1116. This options enables the workaround for the 364296 ARM1136
  1117. r0p2 erratum (possible cache data corruption with
  1118. hit-under-miss enabled). It sets the undocumented bit 31 in
  1119. the auxiliary control register and the FI bit in the control
  1120. register, thus disabling hit-under-miss without putting the
  1121. processor into full low interrupt latency mode. ARM11MPCore
  1122. is not affected.
  1123. config ARM_ERRATA_764369
  1124. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1125. depends on CPU_V7 && SMP
  1126. help
  1127. This option enables the workaround for erratum 764369
  1128. affecting Cortex-A9 MPCore with two or more processors (all
  1129. current revisions). Under certain timing circumstances, a data
  1130. cache line maintenance operation by MVA targeting an Inner
  1131. Shareable memory region may fail to proceed up to either the
  1132. Point of Coherency or to the Point of Unification of the
  1133. system. This workaround adds a DSB instruction before the
  1134. relevant cache maintenance functions and sets a specific bit
  1135. in the diagnostic control register of the SCU.
  1136. config PL310_ERRATA_769419
  1137. bool "PL310 errata: no automatic Store Buffer drain"
  1138. depends on CACHE_L2X0
  1139. help
  1140. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1141. not automatically drain. This can cause normal, non-cacheable
  1142. writes to be retained when the memory system is idle, leading
  1143. to suboptimal I/O performance for drivers using coherent DMA.
  1144. This option adds a write barrier to the cpu_idle loop so that,
  1145. on systems with an outer cache, the store buffer is drained
  1146. explicitly.
  1147. config ARM_ERRATA_775420
  1148. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1149. depends on CPU_V7
  1150. help
  1151. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1152. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1153. operation aborts with MMU exception, it might cause the processor
  1154. to deadlock. This workaround puts DSB before executing ISB if
  1155. an abort may occur on cache maintenance.
  1156. config ARM_ERRATA_798181
  1157. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1158. depends on CPU_V7 && SMP
  1159. help
  1160. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1161. adequately shooting down all use of the old entries. This
  1162. option enables the Linux kernel workaround for this erratum
  1163. which sends an IPI to the CPUs that are running the same ASID
  1164. as the one being invalidated.
  1165. endmenu
  1166. source "arch/arm/common/Kconfig"
  1167. menu "Bus support"
  1168. config ARM_AMBA
  1169. bool
  1170. config ISA
  1171. bool
  1172. help
  1173. Find out whether you have ISA slots on your motherboard. ISA is the
  1174. name of a bus system, i.e. the way the CPU talks to the other stuff
  1175. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1176. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1177. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1178. # Select ISA DMA controller support
  1179. config ISA_DMA
  1180. bool
  1181. select ISA_DMA_API
  1182. # Select ISA DMA interface
  1183. config ISA_DMA_API
  1184. bool
  1185. config PCI
  1186. bool "PCI support" if MIGHT_HAVE_PCI
  1187. help
  1188. Find out whether you have a PCI motherboard. PCI is the name of a
  1189. bus system, i.e. the way the CPU talks to the other stuff inside
  1190. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1191. VESA. If you have PCI, say Y, otherwise N.
  1192. config PCI_DOMAINS
  1193. bool
  1194. depends on PCI
  1195. config PCI_NANOENGINE
  1196. bool "BSE nanoEngine PCI support"
  1197. depends on SA1100_NANOENGINE
  1198. help
  1199. Enable PCI on the BSE nanoEngine board.
  1200. config PCI_SYSCALL
  1201. def_bool PCI
  1202. # Select the host bridge type
  1203. config PCI_HOST_VIA82C505
  1204. bool
  1205. depends on PCI && ARCH_SHARK
  1206. default y
  1207. config PCI_HOST_ITE8152
  1208. bool
  1209. depends on PCI && MACH_ARMCORE
  1210. default y
  1211. select DMABOUNCE
  1212. source "drivers/pci/Kconfig"
  1213. source "drivers/pcmcia/Kconfig"
  1214. endmenu
  1215. menu "Kernel Features"
  1216. config HAVE_SMP
  1217. bool
  1218. help
  1219. This option should be selected by machines which have an SMP-
  1220. capable CPU.
  1221. The only effect of this option is to make the SMP-related
  1222. options available to the user for configuration.
  1223. config SMP
  1224. bool "Symmetric Multi-Processing"
  1225. depends on CPU_V6K || CPU_V7
  1226. depends on GENERIC_CLOCKEVENTS
  1227. depends on HAVE_SMP
  1228. depends on MMU
  1229. select USE_GENERIC_SMP_HELPERS
  1230. help
  1231. This enables support for systems with more than one CPU. If you have
  1232. a system with only one CPU, like most personal computers, say N. If
  1233. you have a system with more than one CPU, say Y.
  1234. If you say N here, the kernel will run on single and multiprocessor
  1235. machines, but will use only one CPU of a multiprocessor machine. If
  1236. you say Y here, the kernel will run on many, but not all, single
  1237. processor machines. On a single processor machine, the kernel will
  1238. run faster if you say N here.
  1239. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1240. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1241. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1242. If you don't know what to do here, say N.
  1243. config SMP_ON_UP
  1244. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1245. depends on SMP && !XIP_KERNEL
  1246. default y
  1247. help
  1248. SMP kernels contain instructions which fail on non-SMP processors.
  1249. Enabling this option allows the kernel to modify itself to make
  1250. these instructions safe. Disabling it allows about 1K of space
  1251. savings.
  1252. If you don't know what to do here, say Y.
  1253. config ARM_CPU_TOPOLOGY
  1254. bool "Support cpu topology definition"
  1255. depends on SMP && CPU_V7
  1256. default y
  1257. help
  1258. Support ARM cpu topology definition. The MPIDR register defines
  1259. affinity between processors which is then used to describe the cpu
  1260. topology of an ARM System.
  1261. config SCHED_MC
  1262. bool "Multi-core scheduler support"
  1263. depends on ARM_CPU_TOPOLOGY
  1264. help
  1265. Multi-core scheduler support improves the CPU scheduler's decision
  1266. making when dealing with multi-core CPU chips at a cost of slightly
  1267. increased overhead in some places. If unsure say N here.
  1268. config SCHED_SMT
  1269. bool "SMT scheduler support"
  1270. depends on ARM_CPU_TOPOLOGY
  1271. help
  1272. Improves the CPU scheduler's decision making when dealing with
  1273. MultiThreading at a cost of slightly increased overhead in some
  1274. places. If unsure say N here.
  1275. config HAVE_ARM_SCU
  1276. bool
  1277. help
  1278. This option enables support for the ARM system coherency unit
  1279. config HAVE_ARM_ARCH_TIMER
  1280. bool "Architected timer support"
  1281. depends on CPU_V7
  1282. select ARM_ARCH_TIMER
  1283. help
  1284. This option enables support for the ARM architected timer
  1285. config HAVE_ARM_TWD
  1286. bool
  1287. depends on SMP
  1288. select CLKSRC_OF if OF
  1289. help
  1290. This options enables support for the ARM timer and watchdog unit
  1291. config MCPM
  1292. bool "Multi-Cluster Power Management"
  1293. depends on CPU_V7 && SMP
  1294. help
  1295. This option provides the common power management infrastructure
  1296. for (multi-)cluster based systems, such as big.LITTLE based
  1297. systems.
  1298. choice
  1299. prompt "Memory split"
  1300. default VMSPLIT_3G
  1301. help
  1302. Select the desired split between kernel and user memory.
  1303. If you are not absolutely sure what you are doing, leave this
  1304. option alone!
  1305. config VMSPLIT_3G
  1306. bool "3G/1G user/kernel split"
  1307. config VMSPLIT_2G
  1308. bool "2G/2G user/kernel split"
  1309. config VMSPLIT_1G
  1310. bool "1G/3G user/kernel split"
  1311. endchoice
  1312. config PAGE_OFFSET
  1313. hex
  1314. default 0x40000000 if VMSPLIT_1G
  1315. default 0x80000000 if VMSPLIT_2G
  1316. default 0xC0000000
  1317. config NR_CPUS
  1318. int "Maximum number of CPUs (2-32)"
  1319. range 2 32
  1320. depends on SMP
  1321. default "4"
  1322. config HOTPLUG_CPU
  1323. bool "Support for hot-pluggable CPUs"
  1324. depends on SMP && HOTPLUG
  1325. help
  1326. Say Y here to experiment with turning CPUs off and on. CPUs
  1327. can be controlled through /sys/devices/system/cpu.
  1328. config ARM_PSCI
  1329. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1330. depends on CPU_V7
  1331. help
  1332. Say Y here if you want Linux to communicate with system firmware
  1333. implementing the PSCI specification for CPU-centric power
  1334. management operations described in ARM document number ARM DEN
  1335. 0022A ("Power State Coordination Interface System Software on
  1336. ARM processors").
  1337. config LOCAL_TIMERS
  1338. bool "Use local timer interrupts"
  1339. depends on SMP
  1340. default y
  1341. help
  1342. Enable support for local timers on SMP platforms, rather then the
  1343. legacy IPI broadcast method. Local timers allows the system
  1344. accounting to be spread across the timer interval, preventing a
  1345. "thundering herd" at every timer tick.
  1346. # The GPIO number here must be sorted by descending number. In case of
  1347. # a multiplatform kernel, we just want the highest value required by the
  1348. # selected platforms.
  1349. config ARCH_NR_GPIO
  1350. int
  1351. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1352. default 512 if SOC_OMAP5
  1353. default 392 if ARCH_U8500
  1354. default 352 if ARCH_VT8500
  1355. default 288 if ARCH_SUNXI
  1356. default 264 if MACH_H4700
  1357. default 0
  1358. help
  1359. Maximum number of GPIOs in the system.
  1360. If unsure, leave the default value.
  1361. source kernel/Kconfig.preempt
  1362. config HZ
  1363. int
  1364. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1365. ARCH_S5PV210 || ARCH_EXYNOS4
  1366. default AT91_TIMER_HZ if ARCH_AT91
  1367. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1368. default 100
  1369. config SCHED_HRTICK
  1370. def_bool HIGH_RES_TIMERS
  1371. config THUMB2_KERNEL
  1372. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1373. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1374. default y if CPU_THUMBONLY
  1375. select AEABI
  1376. select ARM_ASM_UNIFIED
  1377. select ARM_UNWIND
  1378. help
  1379. By enabling this option, the kernel will be compiled in
  1380. Thumb-2 mode. A compiler/assembler that understand the unified
  1381. ARM-Thumb syntax is needed.
  1382. If unsure, say N.
  1383. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1384. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1385. depends on THUMB2_KERNEL && MODULES
  1386. default y
  1387. help
  1388. Various binutils versions can resolve Thumb-2 branches to
  1389. locally-defined, preemptible global symbols as short-range "b.n"
  1390. branch instructions.
  1391. This is a problem, because there's no guarantee the final
  1392. destination of the symbol, or any candidate locations for a
  1393. trampoline, are within range of the branch. For this reason, the
  1394. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1395. relocation in modules at all, and it makes little sense to add
  1396. support.
  1397. The symptom is that the kernel fails with an "unsupported
  1398. relocation" error when loading some modules.
  1399. Until fixed tools are available, passing
  1400. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1401. code which hits this problem, at the cost of a bit of extra runtime
  1402. stack usage in some cases.
  1403. The problem is described in more detail at:
  1404. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1405. Only Thumb-2 kernels are affected.
  1406. Unless you are sure your tools don't have this problem, say Y.
  1407. config ARM_ASM_UNIFIED
  1408. bool
  1409. config AEABI
  1410. bool "Use the ARM EABI to compile the kernel"
  1411. help
  1412. This option allows for the kernel to be compiled using the latest
  1413. ARM ABI (aka EABI). This is only useful if you are using a user
  1414. space environment that is also compiled with EABI.
  1415. Since there are major incompatibilities between the legacy ABI and
  1416. EABI, especially with regard to structure member alignment, this
  1417. option also changes the kernel syscall calling convention to
  1418. disambiguate both ABIs and allow for backward compatibility support
  1419. (selected with CONFIG_OABI_COMPAT).
  1420. To use this you need GCC version 4.0.0 or later.
  1421. config OABI_COMPAT
  1422. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1423. depends on AEABI && !THUMB2_KERNEL
  1424. default y
  1425. help
  1426. This option preserves the old syscall interface along with the
  1427. new (ARM EABI) one. It also provides a compatibility layer to
  1428. intercept syscalls that have structure arguments which layout
  1429. in memory differs between the legacy ABI and the new ARM EABI
  1430. (only for non "thumb" binaries). This option adds a tiny
  1431. overhead to all syscalls and produces a slightly larger kernel.
  1432. If you know you'll be using only pure EABI user space then you
  1433. can say N here. If this option is not selected and you attempt
  1434. to execute a legacy ABI binary then the result will be
  1435. UNPREDICTABLE (in fact it can be predicted that it won't work
  1436. at all). If in doubt say Y.
  1437. config ARCH_HAS_HOLES_MEMORYMODEL
  1438. bool
  1439. config ARCH_SPARSEMEM_ENABLE
  1440. bool
  1441. config ARCH_SPARSEMEM_DEFAULT
  1442. def_bool ARCH_SPARSEMEM_ENABLE
  1443. config ARCH_SELECT_MEMORY_MODEL
  1444. def_bool ARCH_SPARSEMEM_ENABLE
  1445. config HAVE_ARCH_PFN_VALID
  1446. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1447. config HIGHMEM
  1448. bool "High Memory Support"
  1449. depends on MMU
  1450. help
  1451. The address space of ARM processors is only 4 Gigabytes large
  1452. and it has to accommodate user address space, kernel address
  1453. space as well as some memory mapped IO. That means that, if you
  1454. have a large amount of physical memory and/or IO, not all of the
  1455. memory can be "permanently mapped" by the kernel. The physical
  1456. memory that is not permanently mapped is called "high memory".
  1457. Depending on the selected kernel/user memory split, minimum
  1458. vmalloc space and actual amount of RAM, you may not need this
  1459. option which should result in a slightly faster kernel.
  1460. If unsure, say n.
  1461. config HIGHPTE
  1462. bool "Allocate 2nd-level pagetables from highmem"
  1463. depends on HIGHMEM
  1464. config HW_PERF_EVENTS
  1465. bool "Enable hardware performance counter support for perf events"
  1466. depends on PERF_EVENTS
  1467. default y
  1468. help
  1469. Enable hardware performance counter support for perf events. If
  1470. disabled, perf events will use software events only.
  1471. source "mm/Kconfig"
  1472. config FORCE_MAX_ZONEORDER
  1473. int "Maximum zone order" if ARCH_SHMOBILE
  1474. range 11 64 if ARCH_SHMOBILE
  1475. default "12" if SOC_AM33XX
  1476. default "9" if SA1111
  1477. default "11"
  1478. help
  1479. The kernel memory allocator divides physically contiguous memory
  1480. blocks into "zones", where each zone is a power of two number of
  1481. pages. This option selects the largest power of two that the kernel
  1482. keeps in the memory allocator. If you need to allocate very large
  1483. blocks of physically contiguous memory, then you may need to
  1484. increase this value.
  1485. This config option is actually maximum order plus one. For example,
  1486. a value of 11 means that the largest free memory block is 2^10 pages.
  1487. config ALIGNMENT_TRAP
  1488. bool
  1489. depends on CPU_CP15_MMU
  1490. default y if !ARCH_EBSA110
  1491. select HAVE_PROC_CPU if PROC_FS
  1492. help
  1493. ARM processors cannot fetch/store information which is not
  1494. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1495. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1496. fetch/store instructions will be emulated in software if you say
  1497. here, which has a severe performance impact. This is necessary for
  1498. correct operation of some network protocols. With an IP-only
  1499. configuration it is safe to say N, otherwise say Y.
  1500. config UACCESS_WITH_MEMCPY
  1501. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1502. depends on MMU
  1503. default y if CPU_FEROCEON
  1504. help
  1505. Implement faster copy_to_user and clear_user methods for CPU
  1506. cores where a 8-word STM instruction give significantly higher
  1507. memory write throughput than a sequence of individual 32bit stores.
  1508. A possible side effect is a slight increase in scheduling latency
  1509. between threads sharing the same address space if they invoke
  1510. such copy operations with large buffers.
  1511. However, if the CPU data cache is using a write-allocate mode,
  1512. this option is unlikely to provide any performance gain.
  1513. config SECCOMP
  1514. bool
  1515. prompt "Enable seccomp to safely compute untrusted bytecode"
  1516. ---help---
  1517. This kernel feature is useful for number crunching applications
  1518. that may need to compute untrusted bytecode during their
  1519. execution. By using pipes or other transports made available to
  1520. the process as file descriptors supporting the read/write
  1521. syscalls, it's possible to isolate those applications in
  1522. their own address space using seccomp. Once seccomp is
  1523. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1524. and the task is only allowed to execute a few safe syscalls
  1525. defined by each seccomp mode.
  1526. config CC_STACKPROTECTOR
  1527. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1528. help
  1529. This option turns on the -fstack-protector GCC feature. This
  1530. feature puts, at the beginning of functions, a canary value on
  1531. the stack just before the return address, and validates
  1532. the value just before actually returning. Stack based buffer
  1533. overflows (that need to overwrite this return address) now also
  1534. overwrite the canary, which gets detected and the attack is then
  1535. neutralized via a kernel panic.
  1536. This feature requires gcc version 4.2 or above.
  1537. config XEN_DOM0
  1538. def_bool y
  1539. depends on XEN
  1540. config XEN
  1541. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1542. depends on ARM && AEABI && OF
  1543. depends on CPU_V7 && !CPU_V6
  1544. depends on !GENERIC_ATOMIC64
  1545. select ARM_PSCI
  1546. help
  1547. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1548. endmenu
  1549. menu "Boot options"
  1550. config USE_OF
  1551. bool "Flattened Device Tree support"
  1552. select IRQ_DOMAIN
  1553. select OF
  1554. select OF_EARLY_FLATTREE
  1555. help
  1556. Include support for flattened device tree machine descriptions.
  1557. config ATAGS
  1558. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1559. default y
  1560. help
  1561. This is the traditional way of passing data to the kernel at boot
  1562. time. If you are solely relying on the flattened device tree (or
  1563. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1564. to remove ATAGS support from your kernel binary. If unsure,
  1565. leave this to y.
  1566. config DEPRECATED_PARAM_STRUCT
  1567. bool "Provide old way to pass kernel parameters"
  1568. depends on ATAGS
  1569. help
  1570. This was deprecated in 2001 and announced to live on for 5 years.
  1571. Some old boot loaders still use this way.
  1572. # Compressed boot loader in ROM. Yes, we really want to ask about
  1573. # TEXT and BSS so we preserve their values in the config files.
  1574. config ZBOOT_ROM_TEXT
  1575. hex "Compressed ROM boot loader base address"
  1576. default "0"
  1577. help
  1578. The physical address at which the ROM-able zImage is to be
  1579. placed in the target. Platforms which normally make use of
  1580. ROM-able zImage formats normally set this to a suitable
  1581. value in their defconfig file.
  1582. If ZBOOT_ROM is not enabled, this has no effect.
  1583. config ZBOOT_ROM_BSS
  1584. hex "Compressed ROM boot loader BSS address"
  1585. default "0"
  1586. help
  1587. The base address of an area of read/write memory in the target
  1588. for the ROM-able zImage which must be available while the
  1589. decompressor is running. It must be large enough to hold the
  1590. entire decompressed kernel plus an additional 128 KiB.
  1591. Platforms which normally make use of ROM-able zImage formats
  1592. normally set this to a suitable value in their defconfig file.
  1593. If ZBOOT_ROM is not enabled, this has no effect.
  1594. config ZBOOT_ROM
  1595. bool "Compressed boot loader in ROM/flash"
  1596. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1597. help
  1598. Say Y here if you intend to execute your compressed kernel image
  1599. (zImage) directly from ROM or flash. If unsure, say N.
  1600. choice
  1601. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1602. depends on ZBOOT_ROM && ARCH_SH7372
  1603. default ZBOOT_ROM_NONE
  1604. help
  1605. Include experimental SD/MMC loading code in the ROM-able zImage.
  1606. With this enabled it is possible to write the ROM-able zImage
  1607. kernel image to an MMC or SD card and boot the kernel straight
  1608. from the reset vector. At reset the processor Mask ROM will load
  1609. the first part of the ROM-able zImage which in turn loads the
  1610. rest the kernel image to RAM.
  1611. config ZBOOT_ROM_NONE
  1612. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1613. help
  1614. Do not load image from SD or MMC
  1615. config ZBOOT_ROM_MMCIF
  1616. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1617. help
  1618. Load image from MMCIF hardware block.
  1619. config ZBOOT_ROM_SH_MOBILE_SDHI
  1620. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1621. help
  1622. Load image from SDHI hardware block
  1623. endchoice
  1624. config ARM_APPENDED_DTB
  1625. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1626. depends on OF && !ZBOOT_ROM
  1627. help
  1628. With this option, the boot code will look for a device tree binary
  1629. (DTB) appended to zImage
  1630. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1631. This is meant as a backward compatibility convenience for those
  1632. systems with a bootloader that can't be upgraded to accommodate
  1633. the documented boot protocol using a device tree.
  1634. Beware that there is very little in terms of protection against
  1635. this option being confused by leftover garbage in memory that might
  1636. look like a DTB header after a reboot if no actual DTB is appended
  1637. to zImage. Do not leave this option active in a production kernel
  1638. if you don't intend to always append a DTB. Proper passing of the
  1639. location into r2 of a bootloader provided DTB is always preferable
  1640. to this option.
  1641. config ARM_ATAG_DTB_COMPAT
  1642. bool "Supplement the appended DTB with traditional ATAG information"
  1643. depends on ARM_APPENDED_DTB
  1644. help
  1645. Some old bootloaders can't be updated to a DTB capable one, yet
  1646. they provide ATAGs with memory configuration, the ramdisk address,
  1647. the kernel cmdline string, etc. Such information is dynamically
  1648. provided by the bootloader and can't always be stored in a static
  1649. DTB. To allow a device tree enabled kernel to be used with such
  1650. bootloaders, this option allows zImage to extract the information
  1651. from the ATAG list and store it at run time into the appended DTB.
  1652. choice
  1653. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1654. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1655. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1656. bool "Use bootloader kernel arguments if available"
  1657. help
  1658. Uses the command-line options passed by the boot loader instead of
  1659. the device tree bootargs property. If the boot loader doesn't provide
  1660. any, the device tree bootargs property will be used.
  1661. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1662. bool "Extend with bootloader kernel arguments"
  1663. help
  1664. The command-line arguments provided by the boot loader will be
  1665. appended to the the device tree bootargs property.
  1666. endchoice
  1667. config CMDLINE
  1668. string "Default kernel command string"
  1669. default ""
  1670. help
  1671. On some architectures (EBSA110 and CATS), there is currently no way
  1672. for the boot loader to pass arguments to the kernel. For these
  1673. architectures, you should supply some command-line options at build
  1674. time by entering them here. As a minimum, you should specify the
  1675. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1676. choice
  1677. prompt "Kernel command line type" if CMDLINE != ""
  1678. default CMDLINE_FROM_BOOTLOADER
  1679. depends on ATAGS
  1680. config CMDLINE_FROM_BOOTLOADER
  1681. bool "Use bootloader kernel arguments if available"
  1682. help
  1683. Uses the command-line options passed by the boot loader. If
  1684. the boot loader doesn't provide any, the default kernel command
  1685. string provided in CMDLINE will be used.
  1686. config CMDLINE_EXTEND
  1687. bool "Extend bootloader kernel arguments"
  1688. help
  1689. The command-line arguments provided by the boot loader will be
  1690. appended to the default kernel command string.
  1691. config CMDLINE_FORCE
  1692. bool "Always use the default kernel command string"
  1693. help
  1694. Always use the default kernel command string, even if the boot
  1695. loader passes other arguments to the kernel.
  1696. This is useful if you cannot or don't want to change the
  1697. command-line options your boot loader passes to the kernel.
  1698. endchoice
  1699. config XIP_KERNEL
  1700. bool "Kernel Execute-In-Place from ROM"
  1701. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1702. help
  1703. Execute-In-Place allows the kernel to run from non-volatile storage
  1704. directly addressable by the CPU, such as NOR flash. This saves RAM
  1705. space since the text section of the kernel is not loaded from flash
  1706. to RAM. Read-write sections, such as the data section and stack,
  1707. are still copied to RAM. The XIP kernel is not compressed since
  1708. it has to run directly from flash, so it will take more space to
  1709. store it. The flash address used to link the kernel object files,
  1710. and for storing it, is configuration dependent. Therefore, if you
  1711. say Y here, you must know the proper physical address where to
  1712. store the kernel image depending on your own flash memory usage.
  1713. Also note that the make target becomes "make xipImage" rather than
  1714. "make zImage" or "make Image". The final kernel binary to put in
  1715. ROM memory will be arch/arm/boot/xipImage.
  1716. If unsure, say N.
  1717. config XIP_PHYS_ADDR
  1718. hex "XIP Kernel Physical Location"
  1719. depends on XIP_KERNEL
  1720. default "0x00080000"
  1721. help
  1722. This is the physical address in your flash memory the kernel will
  1723. be linked for and stored to. This address is dependent on your
  1724. own flash usage.
  1725. config KEXEC
  1726. bool "Kexec system call (EXPERIMENTAL)"
  1727. depends on (!SMP || PM_SLEEP_SMP)
  1728. help
  1729. kexec is a system call that implements the ability to shutdown your
  1730. current kernel, and to start another kernel. It is like a reboot
  1731. but it is independent of the system firmware. And like a reboot
  1732. you can start any kernel with it, not just Linux.
  1733. It is an ongoing process to be certain the hardware in a machine
  1734. is properly shutdown, so do not be surprised if this code does not
  1735. initially work for you. It may help to enable device hotplugging
  1736. support.
  1737. config ATAGS_PROC
  1738. bool "Export atags in procfs"
  1739. depends on ATAGS && KEXEC
  1740. default y
  1741. help
  1742. Should the atags used to boot the kernel be exported in an "atags"
  1743. file in procfs. Useful with kexec.
  1744. config CRASH_DUMP
  1745. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1746. help
  1747. Generate crash dump after being started by kexec. This should
  1748. be normally only set in special crash dump kernels which are
  1749. loaded in the main kernel with kexec-tools into a specially
  1750. reserved region and then later executed after a crash by
  1751. kdump/kexec. The crash dump kernel must be compiled to a
  1752. memory address not used by the main kernel
  1753. For more details see Documentation/kdump/kdump.txt
  1754. config AUTO_ZRELADDR
  1755. bool "Auto calculation of the decompressed kernel image address"
  1756. depends on !ZBOOT_ROM && !ARCH_U300
  1757. help
  1758. ZRELADDR is the physical address where the decompressed kernel
  1759. image will be placed. If AUTO_ZRELADDR is selected, the address
  1760. will be determined at run-time by masking the current IP with
  1761. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1762. from start of memory.
  1763. endmenu
  1764. menu "CPU Power Management"
  1765. if ARCH_HAS_CPUFREQ
  1766. source "drivers/cpufreq/Kconfig"
  1767. config CPU_FREQ_S3C
  1768. bool
  1769. help
  1770. Internal configuration node for common cpufreq on Samsung SoC
  1771. config CPU_FREQ_S3C24XX
  1772. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1773. depends on ARCH_S3C24XX && CPU_FREQ
  1774. select CPU_FREQ_S3C
  1775. help
  1776. This enables the CPUfreq driver for the Samsung S3C24XX family
  1777. of CPUs.
  1778. For details, take a look at <file:Documentation/cpu-freq>.
  1779. If in doubt, say N.
  1780. config CPU_FREQ_S3C24XX_PLL
  1781. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1782. depends on CPU_FREQ_S3C24XX
  1783. help
  1784. Compile in support for changing the PLL frequency from the
  1785. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1786. after a frequency change, so by default it is not enabled.
  1787. This also means that the PLL tables for the selected CPU(s) will
  1788. be built which may increase the size of the kernel image.
  1789. config CPU_FREQ_S3C24XX_DEBUG
  1790. bool "Debug CPUfreq Samsung driver core"
  1791. depends on CPU_FREQ_S3C24XX
  1792. help
  1793. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1794. config CPU_FREQ_S3C24XX_IODEBUG
  1795. bool "Debug CPUfreq Samsung driver IO timing"
  1796. depends on CPU_FREQ_S3C24XX
  1797. help
  1798. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1799. config CPU_FREQ_S3C24XX_DEBUGFS
  1800. bool "Export debugfs for CPUFreq"
  1801. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1802. help
  1803. Export status information via debugfs.
  1804. endif
  1805. source "drivers/cpuidle/Kconfig"
  1806. endmenu
  1807. menu "Floating point emulation"
  1808. comment "At least one emulation must be selected"
  1809. config FPE_NWFPE
  1810. bool "NWFPE math emulation"
  1811. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1812. ---help---
  1813. Say Y to include the NWFPE floating point emulator in the kernel.
  1814. This is necessary to run most binaries. Linux does not currently
  1815. support floating point hardware so you need to say Y here even if
  1816. your machine has an FPA or floating point co-processor podule.
  1817. You may say N here if you are going to load the Acorn FPEmulator
  1818. early in the bootup.
  1819. config FPE_NWFPE_XP
  1820. bool "Support extended precision"
  1821. depends on FPE_NWFPE
  1822. help
  1823. Say Y to include 80-bit support in the kernel floating-point
  1824. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1825. Note that gcc does not generate 80-bit operations by default,
  1826. so in most cases this option only enlarges the size of the
  1827. floating point emulator without any good reason.
  1828. You almost surely want to say N here.
  1829. config FPE_FASTFPE
  1830. bool "FastFPE math emulation (EXPERIMENTAL)"
  1831. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1832. ---help---
  1833. Say Y here to include the FAST floating point emulator in the kernel.
  1834. This is an experimental much faster emulator which now also has full
  1835. precision for the mantissa. It does not support any exceptions.
  1836. It is very simple, and approximately 3-6 times faster than NWFPE.
  1837. It should be sufficient for most programs. It may be not suitable
  1838. for scientific calculations, but you have to check this for yourself.
  1839. If you do not feel you need a faster FP emulation you should better
  1840. choose NWFPE.
  1841. config VFP
  1842. bool "VFP-format floating point maths"
  1843. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1844. help
  1845. Say Y to include VFP support code in the kernel. This is needed
  1846. if your hardware includes a VFP unit.
  1847. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1848. release notes and additional status information.
  1849. Say N if your target does not have VFP hardware.
  1850. config VFPv3
  1851. bool
  1852. depends on VFP
  1853. default y if CPU_V7
  1854. config NEON
  1855. bool "Advanced SIMD (NEON) Extension support"
  1856. depends on VFPv3 && CPU_V7
  1857. help
  1858. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1859. Extension.
  1860. endmenu
  1861. menu "Userspace binary formats"
  1862. source "fs/Kconfig.binfmt"
  1863. config ARTHUR
  1864. tristate "RISC OS personality"
  1865. depends on !AEABI
  1866. help
  1867. Say Y here to include the kernel code necessary if you want to run
  1868. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1869. experimental; if this sounds frightening, say N and sleep in peace.
  1870. You can also say M here to compile this support as a module (which
  1871. will be called arthur).
  1872. endmenu
  1873. menu "Power management options"
  1874. source "kernel/power/Kconfig"
  1875. config ARCH_SUSPEND_POSSIBLE
  1876. depends on !ARCH_S5PC100
  1877. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1878. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1879. def_bool y
  1880. config ARM_CPU_SUSPEND
  1881. def_bool PM_SLEEP
  1882. endmenu
  1883. source "net/Kconfig"
  1884. source "drivers/Kconfig"
  1885. source "fs/Kconfig"
  1886. source "arch/arm/Kconfig.debug"
  1887. source "security/Kconfig"
  1888. source "crypto/Kconfig"
  1889. source "lib/Kconfig"
  1890. source "arch/arm/kvm/Kconfig"