intel-gtt.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. static const struct aper_size_info_fixed intel_i810_sizes[] =
  40. {
  41. {64, 16384, 4},
  42. /* The 32M mode still requires a 64k gatt */
  43. {32, 8192, 4}
  44. };
  45. #define AGP_DCACHE_MEMORY 1
  46. #define AGP_PHYS_MEMORY 2
  47. #define INTEL_AGP_CACHED_MEMORY 3
  48. static struct gatt_mask intel_i810_masks[] =
  49. {
  50. {.mask = I810_PTE_VALID, .type = 0},
  51. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  52. {.mask = I810_PTE_VALID, .type = 0},
  53. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  54. .type = INTEL_AGP_CACHED_MEMORY}
  55. };
  56. struct intel_gtt_driver {
  57. unsigned int gen : 8;
  58. unsigned int is_g33 : 1;
  59. unsigned int is_pineview : 1;
  60. unsigned int is_ironlake : 1;
  61. unsigned int has_pgtbl_enable : 1;
  62. unsigned int dma_mask_size : 8;
  63. /* Chipset specific GTT setup */
  64. int (*setup)(void);
  65. /* This should undo anything done in ->setup() save the unmapping
  66. * of the mmio register file, that's done in the generic code. */
  67. void (*cleanup)(void);
  68. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  69. /* Flags is a more or less chipset specific opaque value.
  70. * For chipsets that need to support old ums (non-gem) code, this
  71. * needs to be identical to the various supported agp memory types! */
  72. bool (*check_flags)(unsigned int flags);
  73. void (*chipset_flush)(void);
  74. };
  75. static struct _intel_private {
  76. struct intel_gtt base;
  77. const struct intel_gtt_driver *driver;
  78. struct pci_dev *pcidev; /* device one */
  79. struct pci_dev *bridge_dev;
  80. u8 __iomem *registers;
  81. phys_addr_t gtt_bus_addr;
  82. phys_addr_t gma_bus_addr;
  83. u32 PGETBL_save;
  84. u32 __iomem *gtt; /* I915G */
  85. int num_dcache_entries;
  86. union {
  87. void __iomem *i9xx_flush_page;
  88. void *i8xx_flush_page;
  89. };
  90. struct page *i8xx_page;
  91. struct resource ifp_resource;
  92. int resource_valid;
  93. struct page *scratch_page;
  94. dma_addr_t scratch_page_dma;
  95. } intel_private;
  96. #define INTEL_GTT_GEN intel_private.driver->gen
  97. #define IS_G33 intel_private.driver->is_g33
  98. #define IS_PINEVIEW intel_private.driver->is_pineview
  99. #define IS_IRONLAKE intel_private.driver->is_ironlake
  100. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  101. static void intel_agp_free_sglist(struct agp_memory *mem)
  102. {
  103. struct sg_table st;
  104. st.sgl = mem->sg_list;
  105. st.orig_nents = st.nents = mem->page_count;
  106. sg_free_table(&st);
  107. mem->sg_list = NULL;
  108. mem->num_sg = 0;
  109. }
  110. static int intel_agp_map_memory(struct agp_memory *mem)
  111. {
  112. struct sg_table st;
  113. struct scatterlist *sg;
  114. int i;
  115. if (mem->sg_list)
  116. return 0; /* already mapped (for e.g. resume */
  117. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  118. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  119. goto err;
  120. mem->sg_list = sg = st.sgl;
  121. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  122. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  123. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  124. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  125. if (unlikely(!mem->num_sg))
  126. goto err;
  127. return 0;
  128. err:
  129. sg_free_table(&st);
  130. return -ENOMEM;
  131. }
  132. static void intel_agp_unmap_memory(struct agp_memory *mem)
  133. {
  134. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  135. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  136. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  137. intel_agp_free_sglist(mem);
  138. }
  139. static int intel_i810_fetch_size(void)
  140. {
  141. u32 smram_miscc;
  142. struct aper_size_info_fixed *values;
  143. pci_read_config_dword(intel_private.bridge_dev,
  144. I810_SMRAM_MISCC, &smram_miscc);
  145. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  146. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  147. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  148. return 0;
  149. }
  150. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  151. agp_bridge->current_size = (void *) (values + 1);
  152. agp_bridge->aperture_size_idx = 1;
  153. return values[1].size;
  154. } else {
  155. agp_bridge->current_size = (void *) (values);
  156. agp_bridge->aperture_size_idx = 0;
  157. return values[0].size;
  158. }
  159. return 0;
  160. }
  161. static int intel_i810_configure(void)
  162. {
  163. struct aper_size_info_fixed *current_size;
  164. u32 temp;
  165. int i;
  166. current_size = A_SIZE_FIX(agp_bridge->current_size);
  167. if (!intel_private.registers) {
  168. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  169. temp &= 0xfff80000;
  170. intel_private.registers = ioremap(temp, 128 * 4096);
  171. if (!intel_private.registers) {
  172. dev_err(&intel_private.pcidev->dev,
  173. "can't remap memory\n");
  174. return -ENOMEM;
  175. }
  176. }
  177. if ((readl(intel_private.registers+I810_DRAM_CTL)
  178. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  179. /* This will need to be dynamically assigned */
  180. dev_info(&intel_private.pcidev->dev,
  181. "detected 4MB dedicated video ram\n");
  182. intel_private.num_dcache_entries = 1024;
  183. }
  184. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  185. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  186. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  187. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  188. if (agp_bridge->driver->needs_scratch_page) {
  189. for (i = 0; i < current_size->num_entries; i++) {
  190. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  191. }
  192. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  193. }
  194. global_cache_flush();
  195. return 0;
  196. }
  197. static void intel_i810_cleanup(void)
  198. {
  199. writel(0, intel_private.registers+I810_PGETBL_CTL);
  200. readl(intel_private.registers); /* PCI Posting. */
  201. iounmap(intel_private.registers);
  202. }
  203. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  204. {
  205. return;
  206. }
  207. /* Exists to support ARGB cursors */
  208. static struct page *i8xx_alloc_pages(void)
  209. {
  210. struct page *page;
  211. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  212. if (page == NULL)
  213. return NULL;
  214. if (set_pages_uc(page, 4) < 0) {
  215. set_pages_wb(page, 4);
  216. __free_pages(page, 2);
  217. return NULL;
  218. }
  219. get_page(page);
  220. atomic_inc(&agp_bridge->current_memory_agp);
  221. return page;
  222. }
  223. static void i8xx_destroy_pages(struct page *page)
  224. {
  225. if (page == NULL)
  226. return;
  227. set_pages_wb(page, 4);
  228. put_page(page);
  229. __free_pages(page, 2);
  230. atomic_dec(&agp_bridge->current_memory_agp);
  231. }
  232. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  233. int type)
  234. {
  235. int i, j, num_entries;
  236. void *temp;
  237. int ret = -EINVAL;
  238. int mask_type;
  239. if (mem->page_count == 0)
  240. goto out;
  241. temp = agp_bridge->current_size;
  242. num_entries = A_SIZE_FIX(temp)->num_entries;
  243. if ((pg_start + mem->page_count) > num_entries)
  244. goto out_err;
  245. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  246. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  247. ret = -EBUSY;
  248. goto out_err;
  249. }
  250. }
  251. if (type != mem->type)
  252. goto out_err;
  253. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  254. switch (mask_type) {
  255. case AGP_DCACHE_MEMORY:
  256. if (!mem->is_flushed)
  257. global_cache_flush();
  258. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  259. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  260. intel_private.registers+I810_PTE_BASE+(i*4));
  261. }
  262. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  263. break;
  264. case AGP_PHYS_MEMORY:
  265. case AGP_NORMAL_MEMORY:
  266. if (!mem->is_flushed)
  267. global_cache_flush();
  268. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  269. writel(agp_bridge->driver->mask_memory(agp_bridge,
  270. page_to_phys(mem->pages[i]), mask_type),
  271. intel_private.registers+I810_PTE_BASE+(j*4));
  272. }
  273. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  274. break;
  275. default:
  276. goto out_err;
  277. }
  278. out:
  279. ret = 0;
  280. out_err:
  281. mem->is_flushed = true;
  282. return ret;
  283. }
  284. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  285. int type)
  286. {
  287. int i;
  288. if (mem->page_count == 0)
  289. return 0;
  290. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  291. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  292. }
  293. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  294. return 0;
  295. }
  296. /*
  297. * The i810/i830 requires a physical address to program its mouse
  298. * pointer into hardware.
  299. * However the Xserver still writes to it through the agp aperture.
  300. */
  301. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  302. {
  303. struct agp_memory *new;
  304. struct page *page;
  305. switch (pg_count) {
  306. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  307. break;
  308. case 4:
  309. /* kludge to get 4 physical pages for ARGB cursor */
  310. page = i8xx_alloc_pages();
  311. break;
  312. default:
  313. return NULL;
  314. }
  315. if (page == NULL)
  316. return NULL;
  317. new = agp_create_memory(pg_count);
  318. if (new == NULL)
  319. return NULL;
  320. new->pages[0] = page;
  321. if (pg_count == 4) {
  322. /* kludge to get 4 physical pages for ARGB cursor */
  323. new->pages[1] = new->pages[0] + 1;
  324. new->pages[2] = new->pages[1] + 1;
  325. new->pages[3] = new->pages[2] + 1;
  326. }
  327. new->page_count = pg_count;
  328. new->num_scratch_pages = pg_count;
  329. new->type = AGP_PHYS_MEMORY;
  330. new->physical = page_to_phys(new->pages[0]);
  331. return new;
  332. }
  333. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  334. {
  335. struct agp_memory *new;
  336. if (type == AGP_DCACHE_MEMORY) {
  337. if (pg_count != intel_private.num_dcache_entries)
  338. return NULL;
  339. new = agp_create_memory(1);
  340. if (new == NULL)
  341. return NULL;
  342. new->type = AGP_DCACHE_MEMORY;
  343. new->page_count = pg_count;
  344. new->num_scratch_pages = 0;
  345. agp_free_page_array(new);
  346. return new;
  347. }
  348. if (type == AGP_PHYS_MEMORY)
  349. return alloc_agpphysmem_i8xx(pg_count, type);
  350. return NULL;
  351. }
  352. static void intel_i810_free_by_type(struct agp_memory *curr)
  353. {
  354. agp_free_key(curr->key);
  355. if (curr->type == AGP_PHYS_MEMORY) {
  356. if (curr->page_count == 4)
  357. i8xx_destroy_pages(curr->pages[0]);
  358. else {
  359. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  360. AGP_PAGE_DESTROY_UNMAP);
  361. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  362. AGP_PAGE_DESTROY_FREE);
  363. }
  364. agp_free_page_array(curr);
  365. }
  366. kfree(curr);
  367. }
  368. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  369. dma_addr_t addr, int type)
  370. {
  371. /* Type checking must be done elsewhere */
  372. return addr | bridge->driver->masks[type].mask;
  373. }
  374. static int intel_gtt_setup_scratch_page(void)
  375. {
  376. struct page *page;
  377. dma_addr_t dma_addr;
  378. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  379. if (page == NULL)
  380. return -ENOMEM;
  381. get_page(page);
  382. set_pages_uc(page, 1);
  383. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  384. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  385. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  386. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  387. return -EINVAL;
  388. intel_private.scratch_page_dma = dma_addr;
  389. } else
  390. intel_private.scratch_page_dma = page_to_phys(page);
  391. intel_private.scratch_page = page;
  392. return 0;
  393. }
  394. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  395. {128, 32768, 5},
  396. /* The 64M mode still requires a 128k gatt */
  397. {64, 16384, 5},
  398. {256, 65536, 6},
  399. {512, 131072, 7},
  400. };
  401. static unsigned int intel_gtt_stolen_size(void)
  402. {
  403. u16 gmch_ctrl;
  404. u8 rdct;
  405. int local = 0;
  406. static const int ddt[4] = { 0, 16, 32, 64 };
  407. unsigned int stolen_size = 0;
  408. pci_read_config_word(intel_private.bridge_dev,
  409. I830_GMCH_CTRL, &gmch_ctrl);
  410. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  411. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  412. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  413. case I830_GMCH_GMS_STOLEN_512:
  414. stolen_size = KB(512);
  415. break;
  416. case I830_GMCH_GMS_STOLEN_1024:
  417. stolen_size = MB(1);
  418. break;
  419. case I830_GMCH_GMS_STOLEN_8192:
  420. stolen_size = MB(8);
  421. break;
  422. case I830_GMCH_GMS_LOCAL:
  423. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  424. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  425. MB(ddt[I830_RDRAM_DDT(rdct)]);
  426. local = 1;
  427. break;
  428. default:
  429. stolen_size = 0;
  430. break;
  431. }
  432. } else if (INTEL_GTT_GEN == 6) {
  433. /*
  434. * SandyBridge has new memory control reg at 0x50.w
  435. */
  436. u16 snb_gmch_ctl;
  437. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  438. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  439. case SNB_GMCH_GMS_STOLEN_32M:
  440. stolen_size = MB(32);
  441. break;
  442. case SNB_GMCH_GMS_STOLEN_64M:
  443. stolen_size = MB(64);
  444. break;
  445. case SNB_GMCH_GMS_STOLEN_96M:
  446. stolen_size = MB(96);
  447. break;
  448. case SNB_GMCH_GMS_STOLEN_128M:
  449. stolen_size = MB(128);
  450. break;
  451. case SNB_GMCH_GMS_STOLEN_160M:
  452. stolen_size = MB(160);
  453. break;
  454. case SNB_GMCH_GMS_STOLEN_192M:
  455. stolen_size = MB(192);
  456. break;
  457. case SNB_GMCH_GMS_STOLEN_224M:
  458. stolen_size = MB(224);
  459. break;
  460. case SNB_GMCH_GMS_STOLEN_256M:
  461. stolen_size = MB(256);
  462. break;
  463. case SNB_GMCH_GMS_STOLEN_288M:
  464. stolen_size = MB(288);
  465. break;
  466. case SNB_GMCH_GMS_STOLEN_320M:
  467. stolen_size = MB(320);
  468. break;
  469. case SNB_GMCH_GMS_STOLEN_352M:
  470. stolen_size = MB(352);
  471. break;
  472. case SNB_GMCH_GMS_STOLEN_384M:
  473. stolen_size = MB(384);
  474. break;
  475. case SNB_GMCH_GMS_STOLEN_416M:
  476. stolen_size = MB(416);
  477. break;
  478. case SNB_GMCH_GMS_STOLEN_448M:
  479. stolen_size = MB(448);
  480. break;
  481. case SNB_GMCH_GMS_STOLEN_480M:
  482. stolen_size = MB(480);
  483. break;
  484. case SNB_GMCH_GMS_STOLEN_512M:
  485. stolen_size = MB(512);
  486. break;
  487. }
  488. } else {
  489. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  490. case I855_GMCH_GMS_STOLEN_1M:
  491. stolen_size = MB(1);
  492. break;
  493. case I855_GMCH_GMS_STOLEN_4M:
  494. stolen_size = MB(4);
  495. break;
  496. case I855_GMCH_GMS_STOLEN_8M:
  497. stolen_size = MB(8);
  498. break;
  499. case I855_GMCH_GMS_STOLEN_16M:
  500. stolen_size = MB(16);
  501. break;
  502. case I855_GMCH_GMS_STOLEN_32M:
  503. stolen_size = MB(32);
  504. break;
  505. case I915_GMCH_GMS_STOLEN_48M:
  506. stolen_size = MB(48);
  507. break;
  508. case I915_GMCH_GMS_STOLEN_64M:
  509. stolen_size = MB(64);
  510. break;
  511. case G33_GMCH_GMS_STOLEN_128M:
  512. stolen_size = MB(128);
  513. break;
  514. case G33_GMCH_GMS_STOLEN_256M:
  515. stolen_size = MB(256);
  516. break;
  517. case INTEL_GMCH_GMS_STOLEN_96M:
  518. stolen_size = MB(96);
  519. break;
  520. case INTEL_GMCH_GMS_STOLEN_160M:
  521. stolen_size = MB(160);
  522. break;
  523. case INTEL_GMCH_GMS_STOLEN_224M:
  524. stolen_size = MB(224);
  525. break;
  526. case INTEL_GMCH_GMS_STOLEN_352M:
  527. stolen_size = MB(352);
  528. break;
  529. default:
  530. stolen_size = 0;
  531. break;
  532. }
  533. }
  534. if (stolen_size > 0) {
  535. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  536. stolen_size / KB(1), local ? "local" : "stolen");
  537. } else {
  538. dev_info(&intel_private.bridge_dev->dev,
  539. "no pre-allocated video memory detected\n");
  540. stolen_size = 0;
  541. }
  542. return stolen_size;
  543. }
  544. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  545. {
  546. u32 pgetbl_ctl, pgetbl_ctl2;
  547. /* ensure that ppgtt is disabled */
  548. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  549. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  550. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  551. /* write the new ggtt size */
  552. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  553. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  554. pgetbl_ctl |= size_flag;
  555. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  556. }
  557. static unsigned int i965_gtt_total_entries(void)
  558. {
  559. int size;
  560. u32 pgetbl_ctl;
  561. u16 gmch_ctl;
  562. pci_read_config_word(intel_private.bridge_dev,
  563. I830_GMCH_CTRL, &gmch_ctl);
  564. if (INTEL_GTT_GEN == 5) {
  565. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  566. case G4x_GMCH_SIZE_1M:
  567. case G4x_GMCH_SIZE_VT_1M:
  568. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  569. break;
  570. case G4x_GMCH_SIZE_VT_1_5M:
  571. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  572. break;
  573. case G4x_GMCH_SIZE_2M:
  574. case G4x_GMCH_SIZE_VT_2M:
  575. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  576. break;
  577. }
  578. }
  579. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  580. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  581. case I965_PGETBL_SIZE_128KB:
  582. size = KB(128);
  583. break;
  584. case I965_PGETBL_SIZE_256KB:
  585. size = KB(256);
  586. break;
  587. case I965_PGETBL_SIZE_512KB:
  588. size = KB(512);
  589. break;
  590. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  591. case I965_PGETBL_SIZE_1MB:
  592. size = KB(1024);
  593. break;
  594. case I965_PGETBL_SIZE_2MB:
  595. size = KB(2048);
  596. break;
  597. case I965_PGETBL_SIZE_1_5MB:
  598. size = KB(1024 + 512);
  599. break;
  600. default:
  601. dev_info(&intel_private.pcidev->dev,
  602. "unknown page table size, assuming 512KB\n");
  603. size = KB(512);
  604. }
  605. return size/4;
  606. }
  607. static unsigned int intel_gtt_total_entries(void)
  608. {
  609. int size;
  610. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  611. return i965_gtt_total_entries();
  612. else if (INTEL_GTT_GEN == 6) {
  613. u16 snb_gmch_ctl;
  614. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  615. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  616. default:
  617. case SNB_GTT_SIZE_0M:
  618. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  619. size = MB(0);
  620. break;
  621. case SNB_GTT_SIZE_1M:
  622. size = MB(1);
  623. break;
  624. case SNB_GTT_SIZE_2M:
  625. size = MB(2);
  626. break;
  627. }
  628. return size/4;
  629. } else {
  630. /* On previous hardware, the GTT size was just what was
  631. * required to map the aperture.
  632. */
  633. return intel_private.base.gtt_mappable_entries;
  634. }
  635. }
  636. static unsigned int intel_gtt_mappable_entries(void)
  637. {
  638. unsigned int aperture_size;
  639. if (INTEL_GTT_GEN == 2) {
  640. u16 gmch_ctrl;
  641. pci_read_config_word(intel_private.bridge_dev,
  642. I830_GMCH_CTRL, &gmch_ctrl);
  643. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  644. aperture_size = MB(64);
  645. else
  646. aperture_size = MB(128);
  647. } else {
  648. /* 9xx supports large sizes, just look at the length */
  649. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  650. }
  651. return aperture_size >> PAGE_SHIFT;
  652. }
  653. static void intel_gtt_teardown_scratch_page(void)
  654. {
  655. set_pages_wb(intel_private.scratch_page, 1);
  656. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  657. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  658. put_page(intel_private.scratch_page);
  659. __free_page(intel_private.scratch_page);
  660. }
  661. static void intel_gtt_cleanup(void)
  662. {
  663. intel_private.driver->cleanup();
  664. iounmap(intel_private.gtt);
  665. iounmap(intel_private.registers);
  666. intel_gtt_teardown_scratch_page();
  667. }
  668. static int intel_gtt_init(void)
  669. {
  670. u32 gtt_map_size;
  671. int ret;
  672. ret = intel_private.driver->setup();
  673. if (ret != 0)
  674. return ret;
  675. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  676. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  677. /* save the PGETBL reg for resume */
  678. intel_private.PGETBL_save =
  679. readl(intel_private.registers+I810_PGETBL_CTL)
  680. & ~I810_PGETBL_ENABLED;
  681. /* we only ever restore the register when enabling the PGTBL... */
  682. if (HAS_PGTBL_EN)
  683. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  684. dev_info(&intel_private.bridge_dev->dev,
  685. "detected gtt size: %dK total, %dK mappable\n",
  686. intel_private.base.gtt_total_entries * 4,
  687. intel_private.base.gtt_mappable_entries * 4);
  688. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  689. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  690. gtt_map_size);
  691. if (!intel_private.gtt) {
  692. intel_private.driver->cleanup();
  693. iounmap(intel_private.registers);
  694. return -ENOMEM;
  695. }
  696. global_cache_flush(); /* FIXME: ? */
  697. /* we have to call this as early as possible after the MMIO base address is known */
  698. intel_private.base.stolen_size = intel_gtt_stolen_size();
  699. if (intel_private.base.stolen_size == 0) {
  700. intel_private.driver->cleanup();
  701. iounmap(intel_private.registers);
  702. iounmap(intel_private.gtt);
  703. return -ENOMEM;
  704. }
  705. ret = intel_gtt_setup_scratch_page();
  706. if (ret != 0) {
  707. intel_gtt_cleanup();
  708. return ret;
  709. }
  710. return 0;
  711. }
  712. static int intel_fake_agp_fetch_size(void)
  713. {
  714. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  715. unsigned int aper_size;
  716. int i;
  717. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  718. / MB(1);
  719. for (i = 0; i < num_sizes; i++) {
  720. if (aper_size == intel_fake_agp_sizes[i].size) {
  721. agp_bridge->current_size =
  722. (void *) (intel_fake_agp_sizes + i);
  723. return aper_size;
  724. }
  725. }
  726. return 0;
  727. }
  728. static void i830_cleanup(void)
  729. {
  730. kunmap(intel_private.i8xx_page);
  731. intel_private.i8xx_flush_page = NULL;
  732. __free_page(intel_private.i8xx_page);
  733. intel_private.i8xx_page = NULL;
  734. }
  735. static void intel_i830_setup_flush(void)
  736. {
  737. /* return if we've already set the flush mechanism up */
  738. if (intel_private.i8xx_page)
  739. return;
  740. intel_private.i8xx_page = alloc_page(GFP_KERNEL);
  741. if (!intel_private.i8xx_page)
  742. return;
  743. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  744. if (!intel_private.i8xx_flush_page)
  745. i830_cleanup();
  746. }
  747. /* The chipset_flush interface needs to get data that has already been
  748. * flushed out of the CPU all the way out to main memory, because the GPU
  749. * doesn't snoop those buffers.
  750. *
  751. * The 8xx series doesn't have the same lovely interface for flushing the
  752. * chipset write buffers that the later chips do. According to the 865
  753. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  754. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  755. * that it'll push whatever was in there out. It appears to work.
  756. */
  757. static void i830_chipset_flush(void)
  758. {
  759. unsigned int *pg = intel_private.i8xx_flush_page;
  760. memset(pg, 0, 1024);
  761. if (cpu_has_clflush)
  762. clflush_cache_range(pg, 1024);
  763. else if (wbinvd_on_all_cpus() != 0)
  764. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  765. }
  766. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  767. unsigned int flags)
  768. {
  769. u32 pte_flags = I810_PTE_VALID;
  770. if (flags == AGP_USER_CACHED_MEMORY)
  771. pte_flags |= I830_PTE_SYSTEM_CACHED;
  772. writel(addr | pte_flags, intel_private.gtt + entry);
  773. }
  774. static bool intel_enable_gtt(void)
  775. {
  776. u32 gma_addr;
  777. u8 __iomem *reg;
  778. if (INTEL_GTT_GEN == 2)
  779. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  780. &gma_addr);
  781. else
  782. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  783. &gma_addr);
  784. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  785. if (INTEL_GTT_GEN >= 6)
  786. return true;
  787. if (INTEL_GTT_GEN == 2) {
  788. u16 gmch_ctrl;
  789. pci_read_config_word(intel_private.bridge_dev,
  790. I830_GMCH_CTRL, &gmch_ctrl);
  791. gmch_ctrl |= I830_GMCH_ENABLED;
  792. pci_write_config_word(intel_private.bridge_dev,
  793. I830_GMCH_CTRL, gmch_ctrl);
  794. pci_read_config_word(intel_private.bridge_dev,
  795. I830_GMCH_CTRL, &gmch_ctrl);
  796. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  797. dev_err(&intel_private.pcidev->dev,
  798. "failed to enable the GTT: GMCH_CTRL=%x\n",
  799. gmch_ctrl);
  800. return false;
  801. }
  802. }
  803. reg = intel_private.registers+I810_PGETBL_CTL;
  804. writel(intel_private.PGETBL_save, reg);
  805. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  806. dev_err(&intel_private.pcidev->dev,
  807. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  808. readl(reg), intel_private.PGETBL_save);
  809. return false;
  810. }
  811. return true;
  812. }
  813. static int i830_setup(void)
  814. {
  815. u32 reg_addr;
  816. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  817. reg_addr &= 0xfff80000;
  818. intel_private.registers = ioremap(reg_addr, KB(64));
  819. if (!intel_private.registers)
  820. return -ENOMEM;
  821. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  822. intel_i830_setup_flush();
  823. return 0;
  824. }
  825. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  826. {
  827. agp_bridge->gatt_table_real = NULL;
  828. agp_bridge->gatt_table = NULL;
  829. agp_bridge->gatt_bus_addr = 0;
  830. return 0;
  831. }
  832. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  833. {
  834. return 0;
  835. }
  836. static int intel_fake_agp_configure(void)
  837. {
  838. int i;
  839. if (!intel_enable_gtt())
  840. return -EIO;
  841. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  842. for (i = 0; i < intel_private.base.gtt_total_entries; i++) {
  843. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  844. i, 0);
  845. }
  846. readl(intel_private.gtt+i-1); /* PCI Posting. */
  847. global_cache_flush();
  848. return 0;
  849. }
  850. static bool i830_check_flags(unsigned int flags)
  851. {
  852. switch (flags) {
  853. case 0:
  854. case AGP_PHYS_MEMORY:
  855. case AGP_USER_CACHED_MEMORY:
  856. case AGP_USER_MEMORY:
  857. return true;
  858. }
  859. return false;
  860. }
  861. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  862. unsigned int sg_len,
  863. unsigned int pg_start,
  864. unsigned int flags)
  865. {
  866. struct scatterlist *sg;
  867. unsigned int len, m;
  868. int i, j;
  869. j = pg_start;
  870. /* sg may merge pages, but we have to separate
  871. * per-page addr for GTT */
  872. for_each_sg(sg_list, sg, sg_len, i) {
  873. len = sg_dma_len(sg) >> PAGE_SHIFT;
  874. for (m = 0; m < len; m++) {
  875. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  876. intel_private.driver->write_entry(addr,
  877. j, flags);
  878. j++;
  879. }
  880. }
  881. readl(intel_private.gtt+j-1);
  882. }
  883. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  884. off_t pg_start, int type)
  885. {
  886. int i, j;
  887. int ret = -EINVAL;
  888. if (mem->page_count == 0)
  889. goto out;
  890. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  891. goto out_err;
  892. if (type != mem->type)
  893. goto out_err;
  894. if (!intel_private.driver->check_flags(type))
  895. goto out_err;
  896. if (!mem->is_flushed)
  897. global_cache_flush();
  898. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  899. ret = intel_agp_map_memory(mem);
  900. if (ret != 0)
  901. return ret;
  902. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  903. pg_start, type);
  904. } else {
  905. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  906. dma_addr_t addr = page_to_phys(mem->pages[i]);
  907. intel_private.driver->write_entry(addr,
  908. j, type);
  909. }
  910. readl(intel_private.gtt+j-1);
  911. }
  912. out:
  913. ret = 0;
  914. out_err:
  915. mem->is_flushed = true;
  916. return ret;
  917. }
  918. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  919. off_t pg_start, int type)
  920. {
  921. int i;
  922. if (mem->page_count == 0)
  923. return 0;
  924. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  925. intel_agp_unmap_memory(mem);
  926. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  927. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  928. i, 0);
  929. }
  930. readl(intel_private.gtt+i-1);
  931. return 0;
  932. }
  933. static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
  934. {
  935. intel_private.driver->chipset_flush();
  936. }
  937. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  938. int type)
  939. {
  940. if (type == AGP_PHYS_MEMORY)
  941. return alloc_agpphysmem_i8xx(pg_count, type);
  942. /* always return NULL for other allocation types for now */
  943. return NULL;
  944. }
  945. static int intel_alloc_chipset_flush_resource(void)
  946. {
  947. int ret;
  948. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  949. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  950. pcibios_align_resource, intel_private.bridge_dev);
  951. return ret;
  952. }
  953. static void intel_i915_setup_chipset_flush(void)
  954. {
  955. int ret;
  956. u32 temp;
  957. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  958. if (!(temp & 0x1)) {
  959. intel_alloc_chipset_flush_resource();
  960. intel_private.resource_valid = 1;
  961. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  962. } else {
  963. temp &= ~1;
  964. intel_private.resource_valid = 1;
  965. intel_private.ifp_resource.start = temp;
  966. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  967. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  968. /* some BIOSes reserve this area in a pnp some don't */
  969. if (ret)
  970. intel_private.resource_valid = 0;
  971. }
  972. }
  973. static void intel_i965_g33_setup_chipset_flush(void)
  974. {
  975. u32 temp_hi, temp_lo;
  976. int ret;
  977. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  978. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  979. if (!(temp_lo & 0x1)) {
  980. intel_alloc_chipset_flush_resource();
  981. intel_private.resource_valid = 1;
  982. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  983. upper_32_bits(intel_private.ifp_resource.start));
  984. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  985. } else {
  986. u64 l64;
  987. temp_lo &= ~0x1;
  988. l64 = ((u64)temp_hi << 32) | temp_lo;
  989. intel_private.resource_valid = 1;
  990. intel_private.ifp_resource.start = l64;
  991. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  992. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  993. /* some BIOSes reserve this area in a pnp some don't */
  994. if (ret)
  995. intel_private.resource_valid = 0;
  996. }
  997. }
  998. static void intel_i9xx_setup_flush(void)
  999. {
  1000. /* return if already configured */
  1001. if (intel_private.ifp_resource.start)
  1002. return;
  1003. if (INTEL_GTT_GEN == 6)
  1004. return;
  1005. /* setup a resource for this object */
  1006. intel_private.ifp_resource.name = "Intel Flush Page";
  1007. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1008. /* Setup chipset flush for 915 */
  1009. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  1010. intel_i965_g33_setup_chipset_flush();
  1011. } else {
  1012. intel_i915_setup_chipset_flush();
  1013. }
  1014. if (intel_private.ifp_resource.start)
  1015. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1016. if (!intel_private.i9xx_flush_page)
  1017. dev_err(&intel_private.pcidev->dev,
  1018. "can't ioremap flush page - no chipset flushing\n");
  1019. }
  1020. static void i9xx_cleanup(void)
  1021. {
  1022. if (intel_private.i9xx_flush_page)
  1023. iounmap(intel_private.i9xx_flush_page);
  1024. if (intel_private.resource_valid)
  1025. release_resource(&intel_private.ifp_resource);
  1026. intel_private.ifp_resource.start = 0;
  1027. intel_private.resource_valid = 0;
  1028. }
  1029. static void i9xx_chipset_flush(void)
  1030. {
  1031. if (intel_private.i9xx_flush_page)
  1032. writel(1, intel_private.i9xx_flush_page);
  1033. }
  1034. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  1035. unsigned int flags)
  1036. {
  1037. /* Shift high bits down */
  1038. addr |= (addr >> 28) & 0xf0;
  1039. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  1040. }
  1041. static bool gen6_check_flags(unsigned int flags)
  1042. {
  1043. return true;
  1044. }
  1045. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1046. unsigned int flags)
  1047. {
  1048. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1049. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1050. u32 pte_flags;
  1051. if (type_mask == AGP_USER_MEMORY)
  1052. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  1053. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1054. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  1055. if (gfdt)
  1056. pte_flags |= GEN6_PTE_GFDT;
  1057. } else { /* set 'normal'/'cached' to LLC by default */
  1058. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1059. if (gfdt)
  1060. pte_flags |= GEN6_PTE_GFDT;
  1061. }
  1062. /* gen6 has bit11-4 for physical addr bit39-32 */
  1063. addr |= (addr >> 28) & 0xff0;
  1064. writel(addr | pte_flags, intel_private.gtt + entry);
  1065. }
  1066. static void gen6_cleanup(void)
  1067. {
  1068. }
  1069. static int i9xx_setup(void)
  1070. {
  1071. u32 reg_addr;
  1072. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1073. reg_addr &= 0xfff80000;
  1074. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1075. if (!intel_private.registers)
  1076. return -ENOMEM;
  1077. if (INTEL_GTT_GEN == 3) {
  1078. u32 gtt_addr;
  1079. pci_read_config_dword(intel_private.pcidev,
  1080. I915_PTEADDR, &gtt_addr);
  1081. intel_private.gtt_bus_addr = gtt_addr;
  1082. } else {
  1083. u32 gtt_offset;
  1084. switch (INTEL_GTT_GEN) {
  1085. case 5:
  1086. case 6:
  1087. gtt_offset = MB(2);
  1088. break;
  1089. case 4:
  1090. default:
  1091. gtt_offset = KB(512);
  1092. break;
  1093. }
  1094. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1095. }
  1096. intel_i9xx_setup_flush();
  1097. return 0;
  1098. }
  1099. static const struct agp_bridge_driver intel_810_driver = {
  1100. .owner = THIS_MODULE,
  1101. .aperture_sizes = intel_i810_sizes,
  1102. .size_type = FIXED_APER_SIZE,
  1103. .num_aperture_sizes = 2,
  1104. .needs_scratch_page = true,
  1105. .configure = intel_i810_configure,
  1106. .fetch_size = intel_i810_fetch_size,
  1107. .cleanup = intel_i810_cleanup,
  1108. .mask_memory = intel_i810_mask_memory,
  1109. .masks = intel_i810_masks,
  1110. .agp_enable = intel_fake_agp_enable,
  1111. .cache_flush = global_cache_flush,
  1112. .create_gatt_table = agp_generic_create_gatt_table,
  1113. .free_gatt_table = agp_generic_free_gatt_table,
  1114. .insert_memory = intel_i810_insert_entries,
  1115. .remove_memory = intel_i810_remove_entries,
  1116. .alloc_by_type = intel_i810_alloc_by_type,
  1117. .free_by_type = intel_i810_free_by_type,
  1118. .agp_alloc_page = agp_generic_alloc_page,
  1119. .agp_alloc_pages = agp_generic_alloc_pages,
  1120. .agp_destroy_page = agp_generic_destroy_page,
  1121. .agp_destroy_pages = agp_generic_destroy_pages,
  1122. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1123. };
  1124. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1125. .owner = THIS_MODULE,
  1126. .size_type = FIXED_APER_SIZE,
  1127. .aperture_sizes = intel_fake_agp_sizes,
  1128. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1129. .configure = intel_fake_agp_configure,
  1130. .fetch_size = intel_fake_agp_fetch_size,
  1131. .cleanup = intel_gtt_cleanup,
  1132. .agp_enable = intel_fake_agp_enable,
  1133. .cache_flush = global_cache_flush,
  1134. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1135. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1136. .insert_memory = intel_fake_agp_insert_entries,
  1137. .remove_memory = intel_fake_agp_remove_entries,
  1138. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1139. .free_by_type = intel_i810_free_by_type,
  1140. .agp_alloc_page = agp_generic_alloc_page,
  1141. .agp_alloc_pages = agp_generic_alloc_pages,
  1142. .agp_destroy_page = agp_generic_destroy_page,
  1143. .agp_destroy_pages = agp_generic_destroy_pages,
  1144. .chipset_flush = intel_fake_agp_chipset_flush,
  1145. };
  1146. static const struct intel_gtt_driver i81x_gtt_driver = {
  1147. .gen = 1,
  1148. .dma_mask_size = 32,
  1149. };
  1150. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1151. .gen = 2,
  1152. .has_pgtbl_enable = 1,
  1153. .setup = i830_setup,
  1154. .cleanup = i830_cleanup,
  1155. .write_entry = i830_write_entry,
  1156. .dma_mask_size = 32,
  1157. .check_flags = i830_check_flags,
  1158. .chipset_flush = i830_chipset_flush,
  1159. };
  1160. static const struct intel_gtt_driver i915_gtt_driver = {
  1161. .gen = 3,
  1162. .has_pgtbl_enable = 1,
  1163. .setup = i9xx_setup,
  1164. .cleanup = i9xx_cleanup,
  1165. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1166. .write_entry = i830_write_entry,
  1167. .dma_mask_size = 32,
  1168. .check_flags = i830_check_flags,
  1169. .chipset_flush = i9xx_chipset_flush,
  1170. };
  1171. static const struct intel_gtt_driver g33_gtt_driver = {
  1172. .gen = 3,
  1173. .is_g33 = 1,
  1174. .setup = i9xx_setup,
  1175. .cleanup = i9xx_cleanup,
  1176. .write_entry = i965_write_entry,
  1177. .dma_mask_size = 36,
  1178. .check_flags = i830_check_flags,
  1179. .chipset_flush = i9xx_chipset_flush,
  1180. };
  1181. static const struct intel_gtt_driver pineview_gtt_driver = {
  1182. .gen = 3,
  1183. .is_pineview = 1, .is_g33 = 1,
  1184. .setup = i9xx_setup,
  1185. .cleanup = i9xx_cleanup,
  1186. .write_entry = i965_write_entry,
  1187. .dma_mask_size = 36,
  1188. .check_flags = i830_check_flags,
  1189. .chipset_flush = i9xx_chipset_flush,
  1190. };
  1191. static const struct intel_gtt_driver i965_gtt_driver = {
  1192. .gen = 4,
  1193. .has_pgtbl_enable = 1,
  1194. .setup = i9xx_setup,
  1195. .cleanup = i9xx_cleanup,
  1196. .write_entry = i965_write_entry,
  1197. .dma_mask_size = 36,
  1198. .check_flags = i830_check_flags,
  1199. .chipset_flush = i9xx_chipset_flush,
  1200. };
  1201. static const struct intel_gtt_driver g4x_gtt_driver = {
  1202. .gen = 5,
  1203. .setup = i9xx_setup,
  1204. .cleanup = i9xx_cleanup,
  1205. .write_entry = i965_write_entry,
  1206. .dma_mask_size = 36,
  1207. .check_flags = i830_check_flags,
  1208. .chipset_flush = i9xx_chipset_flush,
  1209. };
  1210. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1211. .gen = 5,
  1212. .is_ironlake = 1,
  1213. .setup = i9xx_setup,
  1214. .cleanup = i9xx_cleanup,
  1215. .write_entry = i965_write_entry,
  1216. .dma_mask_size = 36,
  1217. .check_flags = i830_check_flags,
  1218. .chipset_flush = i9xx_chipset_flush,
  1219. };
  1220. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1221. .gen = 6,
  1222. .setup = i9xx_setup,
  1223. .cleanup = gen6_cleanup,
  1224. .write_entry = gen6_write_entry,
  1225. .dma_mask_size = 40,
  1226. .check_flags = gen6_check_flags,
  1227. .chipset_flush = i9xx_chipset_flush,
  1228. };
  1229. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1230. * driver and gmch_driver must be non-null, and find_gmch will determine
  1231. * which one should be used if a gmch_chip_id is present.
  1232. */
  1233. static const struct intel_gtt_driver_description {
  1234. unsigned int gmch_chip_id;
  1235. char *name;
  1236. const struct agp_bridge_driver *gmch_driver;
  1237. const struct intel_gtt_driver *gtt_driver;
  1238. } intel_gtt_chipsets[] = {
  1239. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
  1240. &i81x_gtt_driver},
  1241. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
  1242. &i81x_gtt_driver},
  1243. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
  1244. &i81x_gtt_driver},
  1245. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
  1246. &i81x_gtt_driver},
  1247. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1248. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1249. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1250. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1251. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1252. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1253. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1254. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1255. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1256. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1257. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1258. &intel_fake_agp_driver, &i915_gtt_driver },
  1259. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1260. &intel_fake_agp_driver, &i915_gtt_driver },
  1261. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1262. &intel_fake_agp_driver, &i915_gtt_driver },
  1263. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1264. &intel_fake_agp_driver, &i915_gtt_driver },
  1265. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1266. &intel_fake_agp_driver, &i915_gtt_driver },
  1267. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1268. &intel_fake_agp_driver, &i915_gtt_driver },
  1269. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1270. &intel_fake_agp_driver, &i965_gtt_driver },
  1271. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1272. &intel_fake_agp_driver, &i965_gtt_driver },
  1273. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1274. &intel_fake_agp_driver, &i965_gtt_driver },
  1275. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1276. &intel_fake_agp_driver, &i965_gtt_driver },
  1277. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1278. &intel_fake_agp_driver, &i965_gtt_driver },
  1279. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1280. &intel_fake_agp_driver, &i965_gtt_driver },
  1281. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1282. &intel_fake_agp_driver, &g33_gtt_driver },
  1283. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1284. &intel_fake_agp_driver, &g33_gtt_driver },
  1285. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1286. &intel_fake_agp_driver, &g33_gtt_driver },
  1287. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1288. &intel_fake_agp_driver, &pineview_gtt_driver },
  1289. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1290. &intel_fake_agp_driver, &pineview_gtt_driver },
  1291. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1292. &intel_fake_agp_driver, &g4x_gtt_driver },
  1293. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1294. &intel_fake_agp_driver, &g4x_gtt_driver },
  1295. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1296. &intel_fake_agp_driver, &g4x_gtt_driver },
  1297. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1298. &intel_fake_agp_driver, &g4x_gtt_driver },
  1299. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1300. &intel_fake_agp_driver, &g4x_gtt_driver },
  1301. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1302. &intel_fake_agp_driver, &g4x_gtt_driver },
  1303. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1304. &intel_fake_agp_driver, &g4x_gtt_driver },
  1305. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1306. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1307. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1308. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1309. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1310. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1311. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1312. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1313. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1314. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1315. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1316. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1317. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1318. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1319. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1320. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1321. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1322. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1323. { 0, NULL, NULL }
  1324. };
  1325. static int find_gmch(u16 device)
  1326. {
  1327. struct pci_dev *gmch_device;
  1328. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1329. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1330. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1331. device, gmch_device);
  1332. }
  1333. if (!gmch_device)
  1334. return 0;
  1335. intel_private.pcidev = gmch_device;
  1336. return 1;
  1337. }
  1338. int intel_gmch_probe(struct pci_dev *pdev,
  1339. struct agp_bridge_data *bridge)
  1340. {
  1341. int i, mask;
  1342. bridge->driver = NULL;
  1343. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1344. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1345. bridge->driver =
  1346. intel_gtt_chipsets[i].gmch_driver;
  1347. intel_private.driver =
  1348. intel_gtt_chipsets[i].gtt_driver;
  1349. break;
  1350. }
  1351. }
  1352. if (!bridge->driver)
  1353. return 0;
  1354. bridge->dev_private_data = &intel_private;
  1355. bridge->dev = pdev;
  1356. intel_private.bridge_dev = pci_dev_get(pdev);
  1357. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1358. mask = intel_private.driver->dma_mask_size;
  1359. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1360. dev_err(&intel_private.pcidev->dev,
  1361. "set gfx device dma mask %d-bit failed!\n", mask);
  1362. else
  1363. pci_set_consistent_dma_mask(intel_private.pcidev,
  1364. DMA_BIT_MASK(mask));
  1365. if (bridge->driver == &intel_810_driver)
  1366. return 1;
  1367. if (intel_gtt_init() != 0)
  1368. return 0;
  1369. return 1;
  1370. }
  1371. EXPORT_SYMBOL(intel_gmch_probe);
  1372. const struct intel_gtt *intel_gtt_get(void)
  1373. {
  1374. return &intel_private.base;
  1375. }
  1376. EXPORT_SYMBOL(intel_gtt_get);
  1377. void intel_gmch_remove(struct pci_dev *pdev)
  1378. {
  1379. if (intel_private.pcidev)
  1380. pci_dev_put(intel_private.pcidev);
  1381. if (intel_private.bridge_dev)
  1382. pci_dev_put(intel_private.bridge_dev);
  1383. }
  1384. EXPORT_SYMBOL(intel_gmch_remove);
  1385. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1386. MODULE_LICENSE("GPL and additional rights");