wm8400.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453
  1. /*
  2. * wm8400.c -- WM8400 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/mfd/wm8400-audio.h>
  22. #include <linux/mfd/wm8400-private.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "wm8400.h"
  31. /* Fake register for internal state */
  32. #define WM8400_INTDRIVBITS (WM8400_REGISTER_COUNT + 1)
  33. #define WM8400_INMIXL_PWR 0
  34. #define WM8400_AINLMUX_PWR 1
  35. #define WM8400_INMIXR_PWR 2
  36. #define WM8400_AINRMUX_PWR 3
  37. static struct regulator_bulk_data power[] = {
  38. {
  39. .supply = "I2S1VDD",
  40. },
  41. {
  42. .supply = "I2S2VDD",
  43. },
  44. {
  45. .supply = "DCVDD",
  46. },
  47. {
  48. .supply = "AVDD",
  49. },
  50. {
  51. .supply = "FLLVDD",
  52. },
  53. {
  54. .supply = "HPVDD",
  55. },
  56. {
  57. .supply = "SPKVDD",
  58. },
  59. };
  60. /* codec private data */
  61. struct wm8400_priv {
  62. struct snd_soc_codec codec;
  63. struct wm8400 *wm8400;
  64. u16 fake_register;
  65. unsigned int sysclk;
  66. unsigned int pcmclk;
  67. struct work_struct work;
  68. };
  69. static inline unsigned int wm8400_read(struct snd_soc_codec *codec,
  70. unsigned int reg)
  71. {
  72. struct wm8400_priv *wm8400 = codec->private_data;
  73. if (reg == WM8400_INTDRIVBITS)
  74. return wm8400->fake_register;
  75. else
  76. return wm8400_reg_read(wm8400->wm8400, reg);
  77. }
  78. /*
  79. * write to the wm8400 register space
  80. */
  81. static int wm8400_write(struct snd_soc_codec *codec, unsigned int reg,
  82. unsigned int value)
  83. {
  84. struct wm8400_priv *wm8400 = codec->private_data;
  85. if (reg == WM8400_INTDRIVBITS) {
  86. wm8400->fake_register = value;
  87. return 0;
  88. } else
  89. return wm8400_set_bits(wm8400->wm8400, reg, 0xffff, value);
  90. }
  91. static void wm8400_codec_reset(struct snd_soc_codec *codec)
  92. {
  93. struct wm8400_priv *wm8400 = codec->private_data;
  94. wm8400_reset_codec_reg_cache(wm8400->wm8400);
  95. }
  96. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  97. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  98. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, -2100, 0);
  99. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  100. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  101. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  102. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  103. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  104. static int wm8400_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  105. struct snd_ctl_elem_value *ucontrol)
  106. {
  107. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  108. struct soc_mixer_control *mc =
  109. (struct soc_mixer_control *)kcontrol->private_value;
  110. int reg = mc->reg;
  111. int ret;
  112. u16 val;
  113. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  114. if (ret < 0)
  115. return ret;
  116. /* now hit the volume update bits (always bit 8) */
  117. val = wm8400_read(codec, reg);
  118. return wm8400_write(codec, reg, val | 0x0100);
  119. }
  120. #define WM8400_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert, tlv_array) \
  121. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  122. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  123. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  124. .tlv.p = (tlv_array), \
  125. .info = snd_soc_info_volsw, \
  126. .get = snd_soc_get_volsw, .put = wm8400_outpga_put_volsw_vu, \
  127. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  128. static const char *wm8400_digital_sidetone[] =
  129. {"None", "Left ADC", "Right ADC", "Reserved"};
  130. static const struct soc_enum wm8400_left_digital_sidetone_enum =
  131. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  132. WM8400_ADC_TO_DACL_SHIFT, 2, wm8400_digital_sidetone);
  133. static const struct soc_enum wm8400_right_digital_sidetone_enum =
  134. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  135. WM8400_ADC_TO_DACR_SHIFT, 2, wm8400_digital_sidetone);
  136. static const char *wm8400_adcmode[] =
  137. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  138. static const struct soc_enum wm8400_right_adcmode_enum =
  139. SOC_ENUM_SINGLE(WM8400_ADC_CTRL, WM8400_ADC_HPF_CUT_SHIFT, 3, wm8400_adcmode);
  140. static const struct snd_kcontrol_new wm8400_snd_controls[] = {
  141. /* INMIXL */
  142. SOC_SINGLE("LIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L12MNBST_SHIFT,
  143. 1, 0),
  144. SOC_SINGLE("LIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L34MNBST_SHIFT,
  145. 1, 0),
  146. /* INMIXR */
  147. SOC_SINGLE("RIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R12MNBST_SHIFT,
  148. 1, 0),
  149. SOC_SINGLE("RIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R34MNBST_SHIFT,
  150. 1, 0),
  151. /* LOMIX */
  152. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER3,
  153. WM8400_LLI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  154. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  155. WM8400_LR12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  156. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  157. WM8400_LL12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  158. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER5,
  159. WM8400_LRI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  160. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  161. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  162. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  163. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  164. /* ROMIX */
  165. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER4,
  166. WM8400_RRI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  167. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  168. WM8400_RL12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  169. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  170. WM8400_RR12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  171. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER6,
  172. WM8400_RLI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  173. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  174. WM8400_RLBROVOL_SHIFT, 7, 0, out_mix_tlv),
  175. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  176. WM8400_RRBROVOL_SHIFT, 7, 0, out_mix_tlv),
  177. /* LOUT */
  178. WM8400_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8400_LEFT_OUTPUT_VOLUME,
  179. WM8400_LOUTVOL_SHIFT, WM8400_LOUTVOL_MASK, 0, out_pga_tlv),
  180. SOC_SINGLE("LOUT ZC", WM8400_LEFT_OUTPUT_VOLUME, WM8400_LOZC_SHIFT, 1, 0),
  181. /* ROUT */
  182. WM8400_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8400_RIGHT_OUTPUT_VOLUME,
  183. WM8400_ROUTVOL_SHIFT, WM8400_ROUTVOL_MASK, 0, out_pga_tlv),
  184. SOC_SINGLE("ROUT ZC", WM8400_RIGHT_OUTPUT_VOLUME, WM8400_ROZC_SHIFT, 1, 0),
  185. /* LOPGA */
  186. WM8400_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8400_LEFT_OPGA_VOLUME,
  187. WM8400_LOPGAVOL_SHIFT, WM8400_LOPGAVOL_MASK, 0, out_pga_tlv),
  188. SOC_SINGLE("LOPGA ZC Switch", WM8400_LEFT_OPGA_VOLUME,
  189. WM8400_LOPGAZC_SHIFT, 1, 0),
  190. /* ROPGA */
  191. WM8400_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8400_RIGHT_OPGA_VOLUME,
  192. WM8400_ROPGAVOL_SHIFT, WM8400_ROPGAVOL_MASK, 0, out_pga_tlv),
  193. SOC_SINGLE("ROPGA ZC Switch", WM8400_RIGHT_OPGA_VOLUME,
  194. WM8400_ROPGAZC_SHIFT, 1, 0),
  195. SOC_SINGLE("LON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  196. WM8400_LONMUTE_SHIFT, 1, 0),
  197. SOC_SINGLE("LOP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  198. WM8400_LOPMUTE_SHIFT, 1, 0),
  199. SOC_SINGLE("LOP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  200. WM8400_LOATTN_SHIFT, 1, 0),
  201. SOC_SINGLE("RON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  202. WM8400_RONMUTE_SHIFT, 1, 0),
  203. SOC_SINGLE("ROP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  204. WM8400_ROPMUTE_SHIFT, 1, 0),
  205. SOC_SINGLE("ROP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  206. WM8400_ROATTN_SHIFT, 1, 0),
  207. SOC_SINGLE("OUT3 Mute Switch", WM8400_OUT3_4_VOLUME,
  208. WM8400_OUT3MUTE_SHIFT, 1, 0),
  209. SOC_SINGLE("OUT3 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  210. WM8400_OUT3ATTN_SHIFT, 1, 0),
  211. SOC_SINGLE("OUT4 Mute Switch", WM8400_OUT3_4_VOLUME,
  212. WM8400_OUT4MUTE_SHIFT, 1, 0),
  213. SOC_SINGLE("OUT4 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  214. WM8400_OUT4ATTN_SHIFT, 1, 0),
  215. SOC_SINGLE("Speaker Mode Switch", WM8400_CLASSD1,
  216. WM8400_CDMODE_SHIFT, 1, 0),
  217. SOC_SINGLE("Speaker Output Attenuation Volume", WM8400_SPEAKER_VOLUME,
  218. WM8400_SPKATTN_SHIFT, WM8400_SPKATTN_MASK, 0),
  219. SOC_SINGLE("Speaker DC Boost Volume", WM8400_CLASSD3,
  220. WM8400_DCGAIN_SHIFT, 6, 0),
  221. SOC_SINGLE("Speaker AC Boost Volume", WM8400_CLASSD3,
  222. WM8400_ACGAIN_SHIFT, 6, 0),
  223. WM8400_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  224. WM8400_LEFT_DAC_DIGITAL_VOLUME, WM8400_DACL_VOL_SHIFT,
  225. 127, 0, out_dac_tlv),
  226. WM8400_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  227. WM8400_RIGHT_DAC_DIGITAL_VOLUME, WM8400_DACR_VOL_SHIFT,
  228. 127, 0, out_dac_tlv),
  229. SOC_ENUM("Left Digital Sidetone", wm8400_left_digital_sidetone_enum),
  230. SOC_ENUM("Right Digital Sidetone", wm8400_right_digital_sidetone_enum),
  231. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  232. WM8400_ADCL_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  233. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  234. WM8400_ADCR_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  235. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8400_ADC_CTRL,
  236. WM8400_ADC_HPF_ENA_SHIFT, 1, 0),
  237. SOC_ENUM("ADC HPF Mode", wm8400_right_adcmode_enum),
  238. WM8400_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  239. WM8400_LEFT_ADC_DIGITAL_VOLUME,
  240. WM8400_ADCL_VOL_SHIFT,
  241. WM8400_ADCL_VOL_MASK,
  242. 0,
  243. in_adc_tlv),
  244. WM8400_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  245. WM8400_RIGHT_ADC_DIGITAL_VOLUME,
  246. WM8400_ADCR_VOL_SHIFT,
  247. WM8400_ADCR_VOL_MASK,
  248. 0,
  249. in_adc_tlv),
  250. WM8400_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  251. WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  252. WM8400_LIN12VOL_SHIFT,
  253. WM8400_LIN12VOL_MASK,
  254. 0,
  255. in_pga_tlv),
  256. SOC_SINGLE("LIN12 ZC Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  257. WM8400_LI12ZC_SHIFT, 1, 0),
  258. SOC_SINGLE("LIN12 Mute Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  259. WM8400_LI12MUTE_SHIFT, 1, 0),
  260. WM8400_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  261. WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  262. WM8400_LIN34VOL_SHIFT,
  263. WM8400_LIN34VOL_MASK,
  264. 0,
  265. in_pga_tlv),
  266. SOC_SINGLE("LIN34 ZC Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  267. WM8400_LI34ZC_SHIFT, 1, 0),
  268. SOC_SINGLE("LIN34 Mute Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  269. WM8400_LI34MUTE_SHIFT, 1, 0),
  270. WM8400_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  271. WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  272. WM8400_RIN12VOL_SHIFT,
  273. WM8400_RIN12VOL_MASK,
  274. 0,
  275. in_pga_tlv),
  276. SOC_SINGLE("RIN12 ZC Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  277. WM8400_RI12ZC_SHIFT, 1, 0),
  278. SOC_SINGLE("RIN12 Mute Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  279. WM8400_RI12MUTE_SHIFT, 1, 0),
  280. WM8400_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  281. WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  282. WM8400_RIN34VOL_SHIFT,
  283. WM8400_RIN34VOL_MASK,
  284. 0,
  285. in_pga_tlv),
  286. SOC_SINGLE("RIN34 ZC Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  287. WM8400_RI34ZC_SHIFT, 1, 0),
  288. SOC_SINGLE("RIN34 Mute Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  289. WM8400_RI34MUTE_SHIFT, 1, 0),
  290. };
  291. /* add non dapm controls */
  292. static int wm8400_add_controls(struct snd_soc_codec *codec)
  293. {
  294. return snd_soc_add_controls(codec, wm8400_snd_controls,
  295. ARRAY_SIZE(wm8400_snd_controls));
  296. }
  297. /*
  298. * _DAPM_ Controls
  299. */
  300. static int inmixer_event (struct snd_soc_dapm_widget *w,
  301. struct snd_kcontrol *kcontrol, int event)
  302. {
  303. u16 reg, fakepower;
  304. reg = wm8400_read(w->codec, WM8400_POWER_MANAGEMENT_2);
  305. fakepower = wm8400_read(w->codec, WM8400_INTDRIVBITS);
  306. if (fakepower & ((1 << WM8400_INMIXL_PWR) |
  307. (1 << WM8400_AINLMUX_PWR))) {
  308. reg |= WM8400_AINL_ENA;
  309. } else {
  310. reg &= ~WM8400_AINL_ENA;
  311. }
  312. if (fakepower & ((1 << WM8400_INMIXR_PWR) |
  313. (1 << WM8400_AINRMUX_PWR))) {
  314. reg |= WM8400_AINR_ENA;
  315. } else {
  316. reg &= ~WM8400_AINL_ENA;
  317. }
  318. wm8400_write(w->codec, WM8400_POWER_MANAGEMENT_2, reg);
  319. return 0;
  320. }
  321. static int outmixer_event (struct snd_soc_dapm_widget *w,
  322. struct snd_kcontrol * kcontrol, int event)
  323. {
  324. struct soc_mixer_control *mc =
  325. (struct soc_mixer_control *)kcontrol->private_value;
  326. u32 reg_shift = mc->shift;
  327. int ret = 0;
  328. u16 reg;
  329. switch (reg_shift) {
  330. case WM8400_SPEAKER_MIXER | (WM8400_LDSPK << 8) :
  331. reg = wm8400_read(w->codec, WM8400_OUTPUT_MIXER1);
  332. if (reg & WM8400_LDLO) {
  333. printk(KERN_WARNING
  334. "Cannot set as Output Mixer 1 LDLO Set\n");
  335. ret = -1;
  336. }
  337. break;
  338. case WM8400_SPEAKER_MIXER | (WM8400_RDSPK << 8):
  339. reg = wm8400_read(w->codec, WM8400_OUTPUT_MIXER2);
  340. if (reg & WM8400_RDRO) {
  341. printk(KERN_WARNING
  342. "Cannot set as Output Mixer 2 RDRO Set\n");
  343. ret = -1;
  344. }
  345. break;
  346. case WM8400_OUTPUT_MIXER1 | (WM8400_LDLO << 8):
  347. reg = wm8400_read(w->codec, WM8400_SPEAKER_MIXER);
  348. if (reg & WM8400_LDSPK) {
  349. printk(KERN_WARNING
  350. "Cannot set as Speaker Mixer LDSPK Set\n");
  351. ret = -1;
  352. }
  353. break;
  354. case WM8400_OUTPUT_MIXER2 | (WM8400_RDRO << 8):
  355. reg = wm8400_read(w->codec, WM8400_SPEAKER_MIXER);
  356. if (reg & WM8400_RDSPK) {
  357. printk(KERN_WARNING
  358. "Cannot set as Speaker Mixer RDSPK Set\n");
  359. ret = -1;
  360. }
  361. break;
  362. }
  363. return ret;
  364. }
  365. /* INMIX dB values */
  366. static const unsigned int in_mix_tlv[] = {
  367. TLV_DB_RANGE_HEAD(1),
  368. 0,7, TLV_DB_LINEAR_ITEM(-1200, 600),
  369. };
  370. /* Left In PGA Connections */
  371. static const struct snd_kcontrol_new wm8400_dapm_lin12_pga_controls[] = {
  372. SOC_DAPM_SINGLE("LIN1 Switch", WM8400_INPUT_MIXER2, WM8400_LMN1_SHIFT, 1, 0),
  373. SOC_DAPM_SINGLE("LIN2 Switch", WM8400_INPUT_MIXER2, WM8400_LMP2_SHIFT, 1, 0),
  374. };
  375. static const struct snd_kcontrol_new wm8400_dapm_lin34_pga_controls[] = {
  376. SOC_DAPM_SINGLE("LIN3 Switch", WM8400_INPUT_MIXER2, WM8400_LMN3_SHIFT, 1, 0),
  377. SOC_DAPM_SINGLE("LIN4 Switch", WM8400_INPUT_MIXER2, WM8400_LMP4_SHIFT, 1, 0),
  378. };
  379. /* Right In PGA Connections */
  380. static const struct snd_kcontrol_new wm8400_dapm_rin12_pga_controls[] = {
  381. SOC_DAPM_SINGLE("RIN1 Switch", WM8400_INPUT_MIXER2, WM8400_RMN1_SHIFT, 1, 0),
  382. SOC_DAPM_SINGLE("RIN2 Switch", WM8400_INPUT_MIXER2, WM8400_RMP2_SHIFT, 1, 0),
  383. };
  384. static const struct snd_kcontrol_new wm8400_dapm_rin34_pga_controls[] = {
  385. SOC_DAPM_SINGLE("RIN3 Switch", WM8400_INPUT_MIXER2, WM8400_RMN3_SHIFT, 1, 0),
  386. SOC_DAPM_SINGLE("RIN4 Switch", WM8400_INPUT_MIXER2, WM8400_RMP4_SHIFT, 1, 0),
  387. };
  388. /* INMIXL */
  389. static const struct snd_kcontrol_new wm8400_dapm_inmixl_controls[] = {
  390. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8400_INPUT_MIXER3,
  391. WM8400_LDBVOL_SHIFT, WM8400_LDBVOL_MASK, 0, in_mix_tlv),
  392. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8400_INPUT_MIXER5, WM8400_LI2BVOL_SHIFT,
  393. 7, 0, in_mix_tlv),
  394. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  395. 1, 0),
  396. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  397. 1, 0),
  398. };
  399. /* INMIXR */
  400. static const struct snd_kcontrol_new wm8400_dapm_inmixr_controls[] = {
  401. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8400_INPUT_MIXER4,
  402. WM8400_RDBVOL_SHIFT, WM8400_RDBVOL_MASK, 0, in_mix_tlv),
  403. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8400_INPUT_MIXER6, WM8400_RI2BVOL_SHIFT,
  404. 7, 0, in_mix_tlv),
  405. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  406. 1, 0),
  407. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  408. 1, 0),
  409. };
  410. /* AINLMUX */
  411. static const char *wm8400_ainlmux[] =
  412. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  413. static const struct soc_enum wm8400_ainlmux_enum =
  414. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINLMODE_SHIFT,
  415. ARRAY_SIZE(wm8400_ainlmux), wm8400_ainlmux);
  416. static const struct snd_kcontrol_new wm8400_dapm_ainlmux_controls =
  417. SOC_DAPM_ENUM("Route", wm8400_ainlmux_enum);
  418. /* DIFFINL */
  419. /* AINRMUX */
  420. static const char *wm8400_ainrmux[] =
  421. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  422. static const struct soc_enum wm8400_ainrmux_enum =
  423. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINRMODE_SHIFT,
  424. ARRAY_SIZE(wm8400_ainrmux), wm8400_ainrmux);
  425. static const struct snd_kcontrol_new wm8400_dapm_ainrmux_controls =
  426. SOC_DAPM_ENUM("Route", wm8400_ainrmux_enum);
  427. /* RXVOICE */
  428. static const struct snd_kcontrol_new wm8400_dapm_rxvoice_controls[] = {
  429. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8400_INPUT_MIXER5, WM8400_LR4BVOL_SHIFT,
  430. WM8400_LR4BVOL_MASK, 0, in_mix_tlv),
  431. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8400_INPUT_MIXER6, WM8400_RL4BVOL_SHIFT,
  432. WM8400_RL4BVOL_MASK, 0, in_mix_tlv),
  433. };
  434. /* LOMIX */
  435. static const struct snd_kcontrol_new wm8400_dapm_lomix_controls[] = {
  436. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  437. WM8400_LRBLO_SHIFT, 1, 0),
  438. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  439. WM8400_LLBLO_SHIFT, 1, 0),
  440. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  441. WM8400_LRI3LO_SHIFT, 1, 0),
  442. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  443. WM8400_LLI3LO_SHIFT, 1, 0),
  444. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  445. WM8400_LR12LO_SHIFT, 1, 0),
  446. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  447. WM8400_LL12LO_SHIFT, 1, 0),
  448. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8400_OUTPUT_MIXER1,
  449. WM8400_LDLO_SHIFT, 1, 0),
  450. };
  451. /* ROMIX */
  452. static const struct snd_kcontrol_new wm8400_dapm_romix_controls[] = {
  453. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  454. WM8400_RLBRO_SHIFT, 1, 0),
  455. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  456. WM8400_RRBRO_SHIFT, 1, 0),
  457. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  458. WM8400_RLI3RO_SHIFT, 1, 0),
  459. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  460. WM8400_RRI3RO_SHIFT, 1, 0),
  461. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  462. WM8400_RL12RO_SHIFT, 1, 0),
  463. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  464. WM8400_RR12RO_SHIFT, 1, 0),
  465. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8400_OUTPUT_MIXER2,
  466. WM8400_RDRO_SHIFT, 1, 0),
  467. };
  468. /* LONMIX */
  469. static const struct snd_kcontrol_new wm8400_dapm_lonmix_controls[] = {
  470. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  471. WM8400_LLOPGALON_SHIFT, 1, 0),
  472. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER1,
  473. WM8400_LROPGALON_SHIFT, 1, 0),
  474. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8400_LINE_MIXER1,
  475. WM8400_LOPLON_SHIFT, 1, 0),
  476. };
  477. /* LOPMIX */
  478. static const struct snd_kcontrol_new wm8400_dapm_lopmix_controls[] = {
  479. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER1,
  480. WM8400_LR12LOP_SHIFT, 1, 0),
  481. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER1,
  482. WM8400_LL12LOP_SHIFT, 1, 0),
  483. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  484. WM8400_LLOPGALOP_SHIFT, 1, 0),
  485. };
  486. /* RONMIX */
  487. static const struct snd_kcontrol_new wm8400_dapm_ronmix_controls[] = {
  488. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  489. WM8400_RROPGARON_SHIFT, 1, 0),
  490. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER2,
  491. WM8400_RLOPGARON_SHIFT, 1, 0),
  492. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8400_LINE_MIXER2,
  493. WM8400_ROPRON_SHIFT, 1, 0),
  494. };
  495. /* ROPMIX */
  496. static const struct snd_kcontrol_new wm8400_dapm_ropmix_controls[] = {
  497. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER2,
  498. WM8400_RL12ROP_SHIFT, 1, 0),
  499. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER2,
  500. WM8400_RR12ROP_SHIFT, 1, 0),
  501. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  502. WM8400_RROPGAROP_SHIFT, 1, 0),
  503. };
  504. /* OUT3MIX */
  505. static const struct snd_kcontrol_new wm8400_dapm_out3mix_controls[] = {
  506. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  507. WM8400_LI4O3_SHIFT, 1, 0),
  508. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8400_OUT3_4_MIXER,
  509. WM8400_LPGAO3_SHIFT, 1, 0),
  510. };
  511. /* OUT4MIX */
  512. static const struct snd_kcontrol_new wm8400_dapm_out4mix_controls[] = {
  513. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8400_OUT3_4_MIXER,
  514. WM8400_RPGAO4_SHIFT, 1, 0),
  515. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  516. WM8400_RI4O4_SHIFT, 1, 0),
  517. };
  518. /* SPKMIX */
  519. static const struct snd_kcontrol_new wm8400_dapm_spkmix_controls[] = {
  520. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  521. WM8400_LI2SPK_SHIFT, 1, 0),
  522. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8400_SPEAKER_MIXER,
  523. WM8400_LB2SPK_SHIFT, 1, 0),
  524. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  525. WM8400_LOPGASPK_SHIFT, 1, 0),
  526. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8400_SPEAKER_MIXER,
  527. WM8400_LDSPK_SHIFT, 1, 0),
  528. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8400_SPEAKER_MIXER,
  529. WM8400_RDSPK_SHIFT, 1, 0),
  530. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  531. WM8400_ROPGASPK_SHIFT, 1, 0),
  532. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8400_SPEAKER_MIXER,
  533. WM8400_RL12ROP_SHIFT, 1, 0),
  534. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  535. WM8400_RI2SPK_SHIFT, 1, 0),
  536. };
  537. static const struct snd_soc_dapm_widget wm8400_dapm_widgets[] = {
  538. /* Input Side */
  539. /* Input Lines */
  540. SND_SOC_DAPM_INPUT("LIN1"),
  541. SND_SOC_DAPM_INPUT("LIN2"),
  542. SND_SOC_DAPM_INPUT("LIN3"),
  543. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  544. SND_SOC_DAPM_INPUT("RIN3"),
  545. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  546. SND_SOC_DAPM_INPUT("RIN1"),
  547. SND_SOC_DAPM_INPUT("RIN2"),
  548. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  549. /* DACs */
  550. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8400_POWER_MANAGEMENT_2,
  551. WM8400_ADCL_ENA_SHIFT, 0),
  552. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8400_POWER_MANAGEMENT_2,
  553. WM8400_ADCR_ENA_SHIFT, 0),
  554. /* Input PGAs */
  555. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  556. WM8400_LIN12_ENA_SHIFT,
  557. 0, &wm8400_dapm_lin12_pga_controls[0],
  558. ARRAY_SIZE(wm8400_dapm_lin12_pga_controls)),
  559. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  560. WM8400_LIN34_ENA_SHIFT,
  561. 0, &wm8400_dapm_lin34_pga_controls[0],
  562. ARRAY_SIZE(wm8400_dapm_lin34_pga_controls)),
  563. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  564. WM8400_RIN12_ENA_SHIFT,
  565. 0, &wm8400_dapm_rin12_pga_controls[0],
  566. ARRAY_SIZE(wm8400_dapm_rin12_pga_controls)),
  567. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  568. WM8400_RIN34_ENA_SHIFT,
  569. 0, &wm8400_dapm_rin34_pga_controls[0],
  570. ARRAY_SIZE(wm8400_dapm_rin34_pga_controls)),
  571. /* INMIXL */
  572. SND_SOC_DAPM_MIXER_E("INMIXL", WM8400_INTDRIVBITS, WM8400_INMIXL_PWR, 0,
  573. &wm8400_dapm_inmixl_controls[0],
  574. ARRAY_SIZE(wm8400_dapm_inmixl_controls),
  575. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  576. /* AINLMUX */
  577. SND_SOC_DAPM_MUX_E("AILNMUX", WM8400_INTDRIVBITS, WM8400_AINLMUX_PWR, 0,
  578. &wm8400_dapm_ainlmux_controls, inmixer_event,
  579. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  580. /* INMIXR */
  581. SND_SOC_DAPM_MIXER_E("INMIXR", WM8400_INTDRIVBITS, WM8400_INMIXR_PWR, 0,
  582. &wm8400_dapm_inmixr_controls[0],
  583. ARRAY_SIZE(wm8400_dapm_inmixr_controls),
  584. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  585. /* AINRMUX */
  586. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8400_INTDRIVBITS, WM8400_AINRMUX_PWR, 0,
  587. &wm8400_dapm_ainrmux_controls, inmixer_event,
  588. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  589. /* Output Side */
  590. /* DACs */
  591. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8400_POWER_MANAGEMENT_3,
  592. WM8400_DACL_ENA_SHIFT, 0),
  593. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8400_POWER_MANAGEMENT_3,
  594. WM8400_DACR_ENA_SHIFT, 0),
  595. /* LOMIX */
  596. SND_SOC_DAPM_MIXER_E("LOMIX", WM8400_POWER_MANAGEMENT_3,
  597. WM8400_LOMIX_ENA_SHIFT,
  598. 0, &wm8400_dapm_lomix_controls[0],
  599. ARRAY_SIZE(wm8400_dapm_lomix_controls),
  600. outmixer_event, SND_SOC_DAPM_PRE_REG),
  601. /* LONMIX */
  602. SND_SOC_DAPM_MIXER("LONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LON_ENA_SHIFT,
  603. 0, &wm8400_dapm_lonmix_controls[0],
  604. ARRAY_SIZE(wm8400_dapm_lonmix_controls)),
  605. /* LOPMIX */
  606. SND_SOC_DAPM_MIXER("LOPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LOP_ENA_SHIFT,
  607. 0, &wm8400_dapm_lopmix_controls[0],
  608. ARRAY_SIZE(wm8400_dapm_lopmix_controls)),
  609. /* OUT3MIX */
  610. SND_SOC_DAPM_MIXER("OUT3MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT3_ENA_SHIFT,
  611. 0, &wm8400_dapm_out3mix_controls[0],
  612. ARRAY_SIZE(wm8400_dapm_out3mix_controls)),
  613. /* SPKMIX */
  614. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8400_POWER_MANAGEMENT_1, WM8400_SPK_ENA_SHIFT,
  615. 0, &wm8400_dapm_spkmix_controls[0],
  616. ARRAY_SIZE(wm8400_dapm_spkmix_controls), outmixer_event,
  617. SND_SOC_DAPM_PRE_REG),
  618. /* OUT4MIX */
  619. SND_SOC_DAPM_MIXER("OUT4MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT4_ENA_SHIFT,
  620. 0, &wm8400_dapm_out4mix_controls[0],
  621. ARRAY_SIZE(wm8400_dapm_out4mix_controls)),
  622. /* ROPMIX */
  623. SND_SOC_DAPM_MIXER("ROPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_ROP_ENA_SHIFT,
  624. 0, &wm8400_dapm_ropmix_controls[0],
  625. ARRAY_SIZE(wm8400_dapm_ropmix_controls)),
  626. /* RONMIX */
  627. SND_SOC_DAPM_MIXER("RONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_RON_ENA_SHIFT,
  628. 0, &wm8400_dapm_ronmix_controls[0],
  629. ARRAY_SIZE(wm8400_dapm_ronmix_controls)),
  630. /* ROMIX */
  631. SND_SOC_DAPM_MIXER_E("ROMIX", WM8400_POWER_MANAGEMENT_3,
  632. WM8400_ROMIX_ENA_SHIFT,
  633. 0, &wm8400_dapm_romix_controls[0],
  634. ARRAY_SIZE(wm8400_dapm_romix_controls),
  635. outmixer_event, SND_SOC_DAPM_PRE_REG),
  636. /* LOUT PGA */
  637. SND_SOC_DAPM_PGA("LOUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_LOUT_ENA_SHIFT,
  638. 0, NULL, 0),
  639. /* ROUT PGA */
  640. SND_SOC_DAPM_PGA("ROUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_ROUT_ENA_SHIFT,
  641. 0, NULL, 0),
  642. /* LOPGA */
  643. SND_SOC_DAPM_PGA("LOPGA", WM8400_POWER_MANAGEMENT_3, WM8400_LOPGA_ENA_SHIFT, 0,
  644. NULL, 0),
  645. /* ROPGA */
  646. SND_SOC_DAPM_PGA("ROPGA", WM8400_POWER_MANAGEMENT_3, WM8400_ROPGA_ENA_SHIFT, 0,
  647. NULL, 0),
  648. /* MICBIAS */
  649. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8400_POWER_MANAGEMENT_1,
  650. WM8400_MIC1BIAS_ENA_SHIFT, 0),
  651. SND_SOC_DAPM_OUTPUT("LON"),
  652. SND_SOC_DAPM_OUTPUT("LOP"),
  653. SND_SOC_DAPM_OUTPUT("OUT3"),
  654. SND_SOC_DAPM_OUTPUT("LOUT"),
  655. SND_SOC_DAPM_OUTPUT("SPKN"),
  656. SND_SOC_DAPM_OUTPUT("SPKP"),
  657. SND_SOC_DAPM_OUTPUT("ROUT"),
  658. SND_SOC_DAPM_OUTPUT("OUT4"),
  659. SND_SOC_DAPM_OUTPUT("ROP"),
  660. SND_SOC_DAPM_OUTPUT("RON"),
  661. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  662. };
  663. static const struct snd_soc_dapm_route audio_map[] = {
  664. /* Make DACs turn on when playing even if not mixed into any outputs */
  665. {"Internal DAC Sink", NULL, "Left DAC"},
  666. {"Internal DAC Sink", NULL, "Right DAC"},
  667. /* Make ADCs turn on when recording
  668. * even if not mixed from any inputs */
  669. {"Left ADC", NULL, "Internal ADC Source"},
  670. {"Right ADC", NULL, "Internal ADC Source"},
  671. /* Input Side */
  672. /* LIN12 PGA */
  673. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  674. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  675. /* LIN34 PGA */
  676. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  677. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  678. /* INMIXL */
  679. {"INMIXL", "Record Left Volume", "LOMIX"},
  680. {"INMIXL", "LIN2 Volume", "LIN2"},
  681. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  682. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  683. /* AILNMUX */
  684. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  685. {"AILNMUX", "DIFFINL Mix", "LIN12 PGA"},
  686. {"AILNMUX", "DIFFINL Mix", "LIN34 PGA"},
  687. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  688. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  689. /* ADC */
  690. {"Left ADC", NULL, "AILNMUX"},
  691. /* RIN12 PGA */
  692. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  693. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  694. /* RIN34 PGA */
  695. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  696. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  697. /* INMIXL */
  698. {"INMIXR", "Record Right Volume", "ROMIX"},
  699. {"INMIXR", "RIN2 Volume", "RIN2"},
  700. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  701. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  702. /* AIRNMUX */
  703. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  704. {"AIRNMUX", "DIFFINR Mix", "RIN12 PGA"},
  705. {"AIRNMUX", "DIFFINR Mix", "RIN34 PGA"},
  706. {"AIRNMUX", "RXVOICE Mix", "LIN4/RXN"},
  707. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  708. /* ADC */
  709. {"Right ADC", NULL, "AIRNMUX"},
  710. /* LOMIX */
  711. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  712. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  713. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  714. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  715. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AIRNMUX"},
  716. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AILNMUX"},
  717. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  718. /* ROMIX */
  719. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  720. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  721. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  722. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  723. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AIRNMUX"},
  724. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AILNMUX"},
  725. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  726. /* SPKMIX */
  727. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  728. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  729. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AILNMUX"},
  730. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AIRNMUX"},
  731. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  732. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  733. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  734. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  735. /* LONMIX */
  736. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  737. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  738. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  739. /* LOPMIX */
  740. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  741. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  742. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  743. /* OUT3MIX */
  744. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  745. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  746. /* OUT4MIX */
  747. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  748. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  749. /* RONMIX */
  750. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  751. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  752. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  753. /* ROPMIX */
  754. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  755. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  756. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  757. /* Out Mixer PGAs */
  758. {"LOPGA", NULL, "LOMIX"},
  759. {"ROPGA", NULL, "ROMIX"},
  760. {"LOUT PGA", NULL, "LOMIX"},
  761. {"ROUT PGA", NULL, "ROMIX"},
  762. /* Output Pins */
  763. {"LON", NULL, "LONMIX"},
  764. {"LOP", NULL, "LOPMIX"},
  765. {"OUT3", NULL, "OUT3MIX"},
  766. {"LOUT", NULL, "LOUT PGA"},
  767. {"SPKN", NULL, "SPKMIX"},
  768. {"ROUT", NULL, "ROUT PGA"},
  769. {"OUT4", NULL, "OUT4MIX"},
  770. {"ROP", NULL, "ROPMIX"},
  771. {"RON", NULL, "RONMIX"},
  772. };
  773. static int wm8400_add_widgets(struct snd_soc_codec *codec)
  774. {
  775. snd_soc_dapm_new_controls(codec, wm8400_dapm_widgets,
  776. ARRAY_SIZE(wm8400_dapm_widgets));
  777. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  778. snd_soc_dapm_new_widgets(codec);
  779. return 0;
  780. }
  781. /*
  782. * Clock after FLL and dividers
  783. */
  784. static int wm8400_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  785. int clk_id, unsigned int freq, int dir)
  786. {
  787. struct snd_soc_codec *codec = codec_dai->codec;
  788. struct wm8400_priv *wm8400 = codec->private_data;
  789. wm8400->sysclk = freq;
  790. return 0;
  791. }
  792. /*
  793. * Sets ADC and Voice DAC format.
  794. */
  795. static int wm8400_set_dai_fmt(struct snd_soc_dai *codec_dai,
  796. unsigned int fmt)
  797. {
  798. struct snd_soc_codec *codec = codec_dai->codec;
  799. u16 audio1, audio3;
  800. audio1 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_1);
  801. audio3 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_3);
  802. /* set master/slave audio interface */
  803. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  804. case SND_SOC_DAIFMT_CBS_CFS:
  805. audio3 &= ~WM8400_AIF_MSTR1;
  806. break;
  807. case SND_SOC_DAIFMT_CBM_CFM:
  808. audio3 |= WM8400_AIF_MSTR1;
  809. break;
  810. default:
  811. return -EINVAL;
  812. }
  813. audio1 &= ~WM8400_AIF_FMT_MASK;
  814. /* interface format */
  815. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  816. case SND_SOC_DAIFMT_I2S:
  817. audio1 |= WM8400_AIF_FMT_I2S;
  818. audio1 &= ~WM8400_AIF_LRCLK_INV;
  819. break;
  820. case SND_SOC_DAIFMT_RIGHT_J:
  821. audio1 |= WM8400_AIF_FMT_RIGHTJ;
  822. audio1 &= ~WM8400_AIF_LRCLK_INV;
  823. break;
  824. case SND_SOC_DAIFMT_LEFT_J:
  825. audio1 |= WM8400_AIF_FMT_LEFTJ;
  826. audio1 &= ~WM8400_AIF_LRCLK_INV;
  827. break;
  828. case SND_SOC_DAIFMT_DSP_A:
  829. audio1 |= WM8400_AIF_FMT_DSP;
  830. audio1 &= ~WM8400_AIF_LRCLK_INV;
  831. break;
  832. case SND_SOC_DAIFMT_DSP_B:
  833. audio1 |= WM8400_AIF_FMT_DSP | WM8400_AIF_LRCLK_INV;
  834. break;
  835. default:
  836. return -EINVAL;
  837. }
  838. wm8400_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  839. wm8400_write(codec, WM8400_AUDIO_INTERFACE_3, audio3);
  840. return 0;
  841. }
  842. static int wm8400_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  843. int div_id, int div)
  844. {
  845. struct snd_soc_codec *codec = codec_dai->codec;
  846. u16 reg;
  847. switch (div_id) {
  848. case WM8400_MCLK_DIV:
  849. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  850. ~WM8400_MCLK_DIV_MASK;
  851. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  852. break;
  853. case WM8400_DACCLK_DIV:
  854. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  855. ~WM8400_DAC_CLKDIV_MASK;
  856. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  857. break;
  858. case WM8400_ADCCLK_DIV:
  859. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  860. ~WM8400_ADC_CLKDIV_MASK;
  861. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  862. break;
  863. case WM8400_BCLK_DIV:
  864. reg = wm8400_read(codec, WM8400_CLOCKING_1) &
  865. ~WM8400_BCLK_DIV_MASK;
  866. wm8400_write(codec, WM8400_CLOCKING_1, reg | div);
  867. break;
  868. default:
  869. return -EINVAL;
  870. }
  871. return 0;
  872. }
  873. /*
  874. * Set PCM DAI bit size and sample rate.
  875. */
  876. static int wm8400_hw_params(struct snd_pcm_substream *substream,
  877. struct snd_pcm_hw_params *params,
  878. struct snd_soc_dai *dai)
  879. {
  880. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  881. struct snd_soc_device *socdev = rtd->socdev;
  882. struct snd_soc_codec *codec = socdev->card->codec;
  883. u16 audio1 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_1);
  884. audio1 &= ~WM8400_AIF_WL_MASK;
  885. /* bit size */
  886. switch (params_format(params)) {
  887. case SNDRV_PCM_FORMAT_S16_LE:
  888. break;
  889. case SNDRV_PCM_FORMAT_S20_3LE:
  890. audio1 |= WM8400_AIF_WL_20BITS;
  891. break;
  892. case SNDRV_PCM_FORMAT_S24_LE:
  893. audio1 |= WM8400_AIF_WL_24BITS;
  894. break;
  895. case SNDRV_PCM_FORMAT_S32_LE:
  896. audio1 |= WM8400_AIF_WL_32BITS;
  897. break;
  898. }
  899. wm8400_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  900. return 0;
  901. }
  902. static int wm8400_mute(struct snd_soc_dai *dai, int mute)
  903. {
  904. struct snd_soc_codec *codec = dai->codec;
  905. u16 val = wm8400_read(codec, WM8400_DAC_CTRL) & ~WM8400_DAC_MUTE;
  906. if (mute)
  907. wm8400_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  908. else
  909. wm8400_write(codec, WM8400_DAC_CTRL, val);
  910. return 0;
  911. }
  912. /* TODO: set bias for best performance at standby */
  913. static int wm8400_set_bias_level(struct snd_soc_codec *codec,
  914. enum snd_soc_bias_level level)
  915. {
  916. struct wm8400_priv *wm8400 = codec->private_data;
  917. u16 val;
  918. int ret;
  919. switch (level) {
  920. case SND_SOC_BIAS_ON:
  921. break;
  922. case SND_SOC_BIAS_PREPARE:
  923. /* VMID=2*50k */
  924. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1) &
  925. ~WM8400_VMID_MODE_MASK;
  926. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x2);
  927. break;
  928. case SND_SOC_BIAS_STANDBY:
  929. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  930. ret = regulator_bulk_enable(ARRAY_SIZE(power),
  931. &power[0]);
  932. if (ret != 0) {
  933. dev_err(wm8400->wm8400->dev,
  934. "Failed to enable regulators: %d\n",
  935. ret);
  936. return ret;
  937. }
  938. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1,
  939. WM8400_CODEC_ENA | WM8400_SYSCLK_ENA);
  940. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  941. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  942. WM8400_BUFDCOPEN | WM8400_POBCTRL);
  943. msleep(50);
  944. /* Enable VREF & VMID at 2x50k */
  945. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  946. val |= 0x2 | WM8400_VREF_ENA;
  947. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  948. /* Enable BUFIOEN */
  949. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  950. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  951. WM8400_BUFIOEN);
  952. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  953. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_BUFIOEN);
  954. }
  955. /* VMID=2*300k */
  956. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1) &
  957. ~WM8400_VMID_MODE_MASK;
  958. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x4);
  959. break;
  960. case SND_SOC_BIAS_OFF:
  961. /* Enable POBCTRL and SOFT_ST */
  962. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  963. WM8400_POBCTRL | WM8400_BUFIOEN);
  964. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  965. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  966. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  967. WM8400_BUFIOEN);
  968. /* mute DAC */
  969. val = wm8400_read(codec, WM8400_DAC_CTRL);
  970. wm8400_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  971. /* Enable any disabled outputs */
  972. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  973. val |= WM8400_SPK_ENA | WM8400_OUT3_ENA |
  974. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  975. WM8400_ROUT_ENA;
  976. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  977. /* Disable VMID */
  978. val &= ~WM8400_VMID_MODE_MASK;
  979. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  980. msleep(300);
  981. /* Enable all output discharge bits */
  982. wm8400_write(codec, WM8400_ANTIPOP1, WM8400_DIS_LLINE |
  983. WM8400_DIS_RLINE | WM8400_DIS_OUT3 |
  984. WM8400_DIS_OUT4 | WM8400_DIS_LOUT |
  985. WM8400_DIS_ROUT);
  986. /* Disable VREF */
  987. val &= ~WM8400_VREF_ENA;
  988. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  989. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  990. wm8400_write(codec, WM8400_ANTIPOP2, 0x0);
  991. ret = regulator_bulk_disable(ARRAY_SIZE(power),
  992. &power[0]);
  993. if (ret != 0)
  994. return ret;
  995. break;
  996. }
  997. codec->bias_level = level;
  998. return 0;
  999. }
  1000. #define WM8400_RATES SNDRV_PCM_RATE_8000_96000
  1001. #define WM8400_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1002. SNDRV_PCM_FMTBIT_S24_LE)
  1003. static struct snd_soc_dai_ops wm8400_dai_ops = {
  1004. .hw_params = wm8400_hw_params,
  1005. .digital_mute = wm8400_mute,
  1006. .set_fmt = wm8400_set_dai_fmt,
  1007. .set_clkdiv = wm8400_set_dai_clkdiv,
  1008. .set_sysclk = wm8400_set_dai_sysclk,
  1009. };
  1010. /*
  1011. * The WM8400 supports 2 different and mutually exclusive DAI
  1012. * configurations.
  1013. *
  1014. * 1. ADC/DAC on Primary Interface
  1015. * 2. ADC on Primary Interface/DAC on secondary
  1016. */
  1017. struct snd_soc_dai wm8400_dai = {
  1018. /* ADC/DAC on primary */
  1019. .name = "WM8400 ADC/DAC Primary",
  1020. .id = 1,
  1021. .playback = {
  1022. .stream_name = "Playback",
  1023. .channels_min = 1,
  1024. .channels_max = 2,
  1025. .rates = WM8400_RATES,
  1026. .formats = WM8400_FORMATS,
  1027. },
  1028. .capture = {
  1029. .stream_name = "Capture",
  1030. .channels_min = 1,
  1031. .channels_max = 2,
  1032. .rates = WM8400_RATES,
  1033. .formats = WM8400_FORMATS,
  1034. },
  1035. .ops = &wm8400_dai_ops,
  1036. };
  1037. EXPORT_SYMBOL_GPL(wm8400_dai);
  1038. static int wm8400_suspend(struct platform_device *pdev, pm_message_t state)
  1039. {
  1040. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1041. struct snd_soc_codec *codec = socdev->card->codec;
  1042. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1043. return 0;
  1044. }
  1045. static int wm8400_resume(struct platform_device *pdev)
  1046. {
  1047. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1048. struct snd_soc_codec *codec = socdev->card->codec;
  1049. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1050. return 0;
  1051. }
  1052. static struct snd_soc_codec *wm8400_codec;
  1053. static int wm8400_probe(struct platform_device *pdev)
  1054. {
  1055. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1056. struct snd_soc_codec *codec;
  1057. int ret;
  1058. if (!wm8400_codec) {
  1059. dev_err(&pdev->dev, "wm8400 not yet discovered\n");
  1060. return -ENODEV;
  1061. }
  1062. codec = wm8400_codec;
  1063. socdev->card->codec = codec;
  1064. /* register pcms */
  1065. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1066. if (ret < 0) {
  1067. dev_err(&pdev->dev, "failed to create pcms\n");
  1068. goto pcm_err;
  1069. }
  1070. wm8400_add_controls(codec);
  1071. wm8400_add_widgets(codec);
  1072. ret = snd_soc_init_card(socdev);
  1073. if (ret < 0) {
  1074. dev_err(&pdev->dev, "failed to register card\n");
  1075. goto card_err;
  1076. }
  1077. return ret;
  1078. card_err:
  1079. snd_soc_free_pcms(socdev);
  1080. snd_soc_dapm_free(socdev);
  1081. pcm_err:
  1082. return ret;
  1083. }
  1084. /* power down chip */
  1085. static int wm8400_remove(struct platform_device *pdev)
  1086. {
  1087. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1088. snd_soc_free_pcms(socdev);
  1089. snd_soc_dapm_free(socdev);
  1090. return 0;
  1091. }
  1092. struct snd_soc_codec_device soc_codec_dev_wm8400 = {
  1093. .probe = wm8400_probe,
  1094. .remove = wm8400_remove,
  1095. .suspend = wm8400_suspend,
  1096. .resume = wm8400_resume,
  1097. };
  1098. static void wm8400_probe_deferred(struct work_struct *work)
  1099. {
  1100. struct wm8400_priv *priv = container_of(work, struct wm8400_priv,
  1101. work);
  1102. struct snd_soc_codec *codec = &priv->codec;
  1103. int ret;
  1104. /* charge output caps */
  1105. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1106. /* We're done, tell the subsystem. */
  1107. ret = snd_soc_register_codec(codec);
  1108. if (ret != 0) {
  1109. dev_err(priv->wm8400->dev,
  1110. "Failed to register codec: %d\n", ret);
  1111. goto err;
  1112. }
  1113. ret = snd_soc_register_dai(&wm8400_dai);
  1114. if (ret != 0) {
  1115. dev_err(priv->wm8400->dev,
  1116. "Failed to register DAI: %d\n", ret);
  1117. goto err_codec;
  1118. }
  1119. return;
  1120. err_codec:
  1121. snd_soc_unregister_codec(codec);
  1122. err:
  1123. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1124. }
  1125. static int wm8400_codec_probe(struct platform_device *dev)
  1126. {
  1127. struct wm8400_priv *priv;
  1128. int ret;
  1129. u16 reg;
  1130. struct snd_soc_codec *codec;
  1131. priv = kzalloc(sizeof(struct wm8400_priv), GFP_KERNEL);
  1132. if (priv == NULL)
  1133. return -ENOMEM;
  1134. codec = &priv->codec;
  1135. codec->private_data = priv;
  1136. codec->control_data = dev->dev.driver_data;
  1137. priv->wm8400 = dev->dev.driver_data;
  1138. ret = regulator_bulk_get(priv->wm8400->dev,
  1139. ARRAY_SIZE(power), &power[0]);
  1140. if (ret != 0) {
  1141. dev_err(&dev->dev, "Failed to get regulators: %d\n", ret);
  1142. goto err;
  1143. }
  1144. codec->dev = &dev->dev;
  1145. wm8400_dai.dev = &dev->dev;
  1146. codec->name = "WM8400";
  1147. codec->owner = THIS_MODULE;
  1148. codec->read = wm8400_read;
  1149. codec->write = wm8400_write;
  1150. codec->bias_level = SND_SOC_BIAS_OFF;
  1151. codec->set_bias_level = wm8400_set_bias_level;
  1152. codec->dai = &wm8400_dai;
  1153. codec->num_dai = 1;
  1154. codec->reg_cache_size = WM8400_REGISTER_COUNT;
  1155. mutex_init(&codec->mutex);
  1156. INIT_LIST_HEAD(&codec->dapm_widgets);
  1157. INIT_LIST_HEAD(&codec->dapm_paths);
  1158. INIT_WORK(&priv->work, wm8400_probe_deferred);
  1159. wm8400_codec_reset(codec);
  1160. reg = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  1161. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, reg | WM8400_CODEC_ENA);
  1162. /* Latch volume update bits */
  1163. reg = wm8400_read(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME);
  1164. wm8400_write(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  1165. reg & WM8400_IPVU);
  1166. reg = wm8400_read(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME);
  1167. wm8400_write(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  1168. reg & WM8400_IPVU);
  1169. wm8400_write(codec, WM8400_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1170. wm8400_write(codec, WM8400_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1171. wm8400_codec = codec;
  1172. if (!schedule_work(&priv->work)) {
  1173. ret = -EINVAL;
  1174. goto err_regulator;
  1175. }
  1176. return 0;
  1177. err_regulator:
  1178. wm8400_codec = NULL;
  1179. regulator_bulk_free(ARRAY_SIZE(power), power);
  1180. err:
  1181. kfree(priv);
  1182. return ret;
  1183. }
  1184. static int __exit wm8400_codec_remove(struct platform_device *dev)
  1185. {
  1186. struct wm8400_priv *priv = wm8400_codec->private_data;
  1187. u16 reg;
  1188. snd_soc_unregister_dai(&wm8400_dai);
  1189. snd_soc_unregister_codec(wm8400_codec);
  1190. reg = wm8400_read(wm8400_codec, WM8400_POWER_MANAGEMENT_1);
  1191. wm8400_write(wm8400_codec, WM8400_POWER_MANAGEMENT_1,
  1192. reg & (~WM8400_CODEC_ENA));
  1193. regulator_bulk_free(ARRAY_SIZE(power), power);
  1194. kfree(priv);
  1195. wm8400_codec = NULL;
  1196. return 0;
  1197. }
  1198. static struct platform_driver wm8400_codec_driver = {
  1199. .driver = {
  1200. .name = "wm8400-codec",
  1201. .owner = THIS_MODULE,
  1202. },
  1203. .probe = wm8400_codec_probe,
  1204. .remove = __exit_p(wm8400_codec_remove),
  1205. };
  1206. static int __init wm8400_codec_init(void)
  1207. {
  1208. return platform_driver_register(&wm8400_codec_driver);
  1209. }
  1210. module_init(wm8400_codec_init);
  1211. static void __exit wm8400_codec_exit(void)
  1212. {
  1213. platform_driver_unregister(&wm8400_codec_driver);
  1214. }
  1215. module_exit(wm8400_codec_exit);
  1216. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8400);
  1217. MODULE_DESCRIPTION("ASoC WM8400 driver");
  1218. MODULE_AUTHOR("Mark Brown");
  1219. MODULE_LICENSE("GPL");
  1220. MODULE_ALIAS("platform:wm8400-codec");