phy-twl4030-usb.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/io.h>
  33. #include <linux/delay.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/usb/musb-omap.h>
  36. #include <linux/usb/ulpi.h>
  37. #include <linux/i2c/twl.h>
  38. #include <linux/regulator/consumer.h>
  39. #include <linux/err.h>
  40. #include <linux/slab.h>
  41. /* Register defines */
  42. #define MCPC_CTRL 0x30
  43. #define MCPC_CTRL_RTSOL (1 << 7)
  44. #define MCPC_CTRL_EXTSWR (1 << 6)
  45. #define MCPC_CTRL_EXTSWC (1 << 5)
  46. #define MCPC_CTRL_VOICESW (1 << 4)
  47. #define MCPC_CTRL_OUT64K (1 << 3)
  48. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  49. #define MCPC_CTRL_HS_UART (1 << 0)
  50. #define MCPC_IO_CTRL 0x33
  51. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  52. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  53. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  54. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  55. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  56. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  57. #define MCPC_CTRL2 0x36
  58. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  59. #define OTHER_FUNC_CTRL 0x80
  60. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  61. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  62. #define OTHER_IFC_CTRL 0x83
  63. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  64. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  65. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  66. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  68. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  69. #define OTHER_INT_EN_RISE 0x86
  70. #define OTHER_INT_EN_FALL 0x89
  71. #define OTHER_INT_STS 0x8C
  72. #define OTHER_INT_LATCH 0x8D
  73. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  74. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  75. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  76. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  77. #define OTHER_INT_MANU (1 << 1)
  78. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  79. #define ID_STATUS 0x96
  80. #define ID_RES_FLOAT (1 << 4)
  81. #define ID_RES_440K (1 << 3)
  82. #define ID_RES_200K (1 << 2)
  83. #define ID_RES_102K (1 << 1)
  84. #define ID_RES_GND (1 << 0)
  85. #define POWER_CTRL 0xAC
  86. #define POWER_CTRL_OTG_ENAB (1 << 5)
  87. #define OTHER_IFC_CTRL2 0xAF
  88. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  89. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  90. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  91. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  94. #define REG_CTRL_EN 0xB2
  95. #define REG_CTRL_ERROR 0xB5
  96. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  97. #define OTHER_FUNC_CTRL2 0xB8
  98. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  99. /* following registers do not have separate _clr and _set registers */
  100. #define VBUS_DEBOUNCE 0xC0
  101. #define ID_DEBOUNCE 0xC1
  102. #define VBAT_TIMER 0xD3
  103. #define PHY_PWR_CTRL 0xFD
  104. #define PHY_PWR_PHYPWD (1 << 0)
  105. #define PHY_CLK_CTRL 0xFE
  106. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  107. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  108. #define REQ_PHY_DPLL_CLK (1 << 0)
  109. #define PHY_CLK_CTRL_STS 0xFF
  110. #define PHY_DPLL_CLK (1 << 0)
  111. /* In module TWL_MODULE_PM_MASTER */
  112. #define STS_HW_CONDITIONS 0x0F
  113. /* In module TWL_MODULE_PM_RECEIVER */
  114. #define VUSB_DEDICATED1 0x7D
  115. #define VUSB_DEDICATED2 0x7E
  116. #define VUSB1V5_DEV_GRP 0x71
  117. #define VUSB1V5_TYPE 0x72
  118. #define VUSB1V5_REMAP 0x73
  119. #define VUSB1V8_DEV_GRP 0x74
  120. #define VUSB1V8_TYPE 0x75
  121. #define VUSB1V8_REMAP 0x76
  122. #define VUSB3V1_DEV_GRP 0x77
  123. #define VUSB3V1_TYPE 0x78
  124. #define VUSB3V1_REMAP 0x79
  125. /* In module TWL4030_MODULE_INTBR */
  126. #define PMBR1 0x0D
  127. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  128. struct twl4030_usb {
  129. struct usb_phy phy;
  130. struct device *dev;
  131. /* TWL4030 internal USB regulator supplies */
  132. struct regulator *usb1v5;
  133. struct regulator *usb1v8;
  134. struct regulator *usb3v1;
  135. /* for vbus reporting with irqs disabled */
  136. spinlock_t lock;
  137. /* pin configuration */
  138. enum twl4030_usb_mode usb_mode;
  139. int irq;
  140. enum omap_musb_vbus_id_status linkstat;
  141. bool vbus_supplied;
  142. u8 asleep;
  143. bool irq_enabled;
  144. struct delayed_work id_workaround_work;
  145. };
  146. /* internal define on top of container_of */
  147. #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
  148. /*-------------------------------------------------------------------------*/
  149. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  150. u8 module, u8 data, u8 address)
  151. {
  152. u8 check;
  153. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  154. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  155. (check == data))
  156. return 0;
  157. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  158. 1, module, address, check, data);
  159. /* Failed once: Try again */
  160. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  161. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  162. (check == data))
  163. return 0;
  164. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  165. 2, module, address, check, data);
  166. /* Failed again: Return error */
  167. return -EBUSY;
  168. }
  169. #define twl4030_usb_write_verify(twl, address, data) \
  170. twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
  171. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  172. u8 address, u8 data)
  173. {
  174. int ret = 0;
  175. ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
  176. if (ret < 0)
  177. dev_dbg(twl->dev,
  178. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  179. return ret;
  180. }
  181. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  182. {
  183. u8 data;
  184. int ret = 0;
  185. ret = twl_i2c_read_u8(module, &data, address);
  186. if (ret >= 0)
  187. ret = data;
  188. else
  189. dev_dbg(twl->dev,
  190. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  191. module, address, ret);
  192. return ret;
  193. }
  194. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  195. {
  196. return twl4030_readb(twl, TWL_MODULE_USB, address);
  197. }
  198. /*-------------------------------------------------------------------------*/
  199. static inline int
  200. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  201. {
  202. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  203. }
  204. static inline int
  205. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  206. {
  207. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  208. }
  209. /*-------------------------------------------------------------------------*/
  210. static enum omap_musb_vbus_id_status
  211. twl4030_usb_linkstat(struct twl4030_usb *twl)
  212. {
  213. int status;
  214. enum omap_musb_vbus_id_status linkstat = OMAP_MUSB_UNKNOWN;
  215. twl->vbus_supplied = false;
  216. /*
  217. * For ID/VBUS sensing, see manual section 15.4.8 ...
  218. * except when using only battery backup power, two
  219. * comparators produce VBUS_PRES and ID_PRES signals,
  220. * which don't match docs elsewhere. But ... BIT(7)
  221. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  222. * seem to match up. If either is true the USB_PRES
  223. * signal is active, the OTG module is activated, and
  224. * its interrupt may be raised (may wake the system).
  225. */
  226. status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
  227. if (status < 0)
  228. dev_err(twl->dev, "USB link status err %d\n", status);
  229. else if (status & (BIT(7) | BIT(2))) {
  230. if (status & (BIT(7)))
  231. twl->vbus_supplied = true;
  232. if (status & BIT(2))
  233. linkstat = OMAP_MUSB_ID_GROUND;
  234. else
  235. linkstat = OMAP_MUSB_VBUS_VALID;
  236. } else {
  237. if (twl->linkstat != OMAP_MUSB_UNKNOWN)
  238. linkstat = OMAP_MUSB_VBUS_OFF;
  239. }
  240. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  241. status, status, linkstat);
  242. /* REVISIT this assumes host and peripheral controllers
  243. * are registered, and that both are active...
  244. */
  245. return linkstat;
  246. }
  247. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  248. {
  249. twl->usb_mode = mode;
  250. switch (mode) {
  251. case T2_USB_MODE_ULPI:
  252. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  253. ULPI_IFC_CTRL_CARKITMODE);
  254. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  255. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  256. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  257. ULPI_FUNC_CTRL_OPMODE_MASK);
  258. break;
  259. case -1:
  260. /* FIXME: power on defaults */
  261. break;
  262. default:
  263. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  264. mode);
  265. break;
  266. };
  267. }
  268. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  269. {
  270. unsigned long timeout;
  271. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  272. if (val >= 0) {
  273. if (on) {
  274. /* enable DPLL to access PHY registers over I2C */
  275. val |= REQ_PHY_DPLL_CLK;
  276. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  277. (u8)val) < 0);
  278. timeout = jiffies + HZ;
  279. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  280. PHY_DPLL_CLK)
  281. && time_before(jiffies, timeout))
  282. udelay(10);
  283. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  284. PHY_DPLL_CLK))
  285. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  286. "PHY DPLL clock\n");
  287. } else {
  288. /* let ULPI control the DPLL clock */
  289. val &= ~REQ_PHY_DPLL_CLK;
  290. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  291. (u8)val) < 0);
  292. }
  293. }
  294. }
  295. static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
  296. {
  297. u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  298. if (on)
  299. pwr &= ~PHY_PWR_PHYPWD;
  300. else
  301. pwr |= PHY_PWR_PHYPWD;
  302. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  303. }
  304. static void twl4030_phy_power(struct twl4030_usb *twl, int on)
  305. {
  306. if (on) {
  307. regulator_enable(twl->usb3v1);
  308. regulator_enable(twl->usb1v8);
  309. /*
  310. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  311. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  312. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  313. * SLEEP. We work around this by clearing the bit after usv3v1
  314. * is re-activated. This ensures that VUSB3V1 is really active.
  315. */
  316. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
  317. regulator_enable(twl->usb1v5);
  318. __twl4030_phy_power(twl, 1);
  319. twl4030_usb_write(twl, PHY_CLK_CTRL,
  320. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  321. (PHY_CLK_CTRL_CLOCKGATING_EN |
  322. PHY_CLK_CTRL_CLK32K_EN));
  323. } else {
  324. __twl4030_phy_power(twl, 0);
  325. regulator_disable(twl->usb1v5);
  326. regulator_disable(twl->usb1v8);
  327. regulator_disable(twl->usb3v1);
  328. }
  329. }
  330. static void twl4030_phy_suspend(struct twl4030_usb *twl, int controller_off)
  331. {
  332. if (twl->asleep)
  333. return;
  334. twl4030_phy_power(twl, 0);
  335. twl->asleep = 1;
  336. dev_dbg(twl->dev, "%s\n", __func__);
  337. }
  338. static void __twl4030_phy_resume(struct twl4030_usb *twl)
  339. {
  340. twl4030_phy_power(twl, 1);
  341. twl4030_i2c_access(twl, 1);
  342. twl4030_usb_set_mode(twl, twl->usb_mode);
  343. if (twl->usb_mode == T2_USB_MODE_ULPI)
  344. twl4030_i2c_access(twl, 0);
  345. }
  346. static void twl4030_phy_resume(struct twl4030_usb *twl)
  347. {
  348. if (!twl->asleep)
  349. return;
  350. __twl4030_phy_resume(twl);
  351. twl->asleep = 0;
  352. dev_dbg(twl->dev, "%s\n", __func__);
  353. /*
  354. * XXX When VBUS gets driven after musb goes to A mode,
  355. * ID_PRES related interrupts no longer arrive, why?
  356. * Register itself is updated fine though, so we must poll.
  357. */
  358. if (twl->linkstat == OMAP_MUSB_ID_GROUND) {
  359. cancel_delayed_work(&twl->id_workaround_work);
  360. schedule_delayed_work(&twl->id_workaround_work, HZ);
  361. }
  362. }
  363. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  364. {
  365. /* Enable writing to power configuration registers */
  366. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
  367. TWL4030_PM_MASTER_PROTECT_KEY);
  368. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
  369. TWL4030_PM_MASTER_PROTECT_KEY);
  370. /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
  371. /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
  372. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  373. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  374. /* Initialize 3.1V regulator */
  375. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  376. twl->usb3v1 = devm_regulator_get(twl->dev, "usb3v1");
  377. if (IS_ERR(twl->usb3v1))
  378. return -ENODEV;
  379. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  380. /* Initialize 1.5V regulator */
  381. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  382. twl->usb1v5 = devm_regulator_get(twl->dev, "usb1v5");
  383. if (IS_ERR(twl->usb1v5))
  384. return -ENODEV;
  385. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  386. /* Initialize 1.8V regulator */
  387. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  388. twl->usb1v8 = devm_regulator_get(twl->dev, "usb1v8");
  389. if (IS_ERR(twl->usb1v8))
  390. return -ENODEV;
  391. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  392. /* disable access to power configuration registers */
  393. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
  394. TWL4030_PM_MASTER_PROTECT_KEY);
  395. return 0;
  396. }
  397. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  398. struct device_attribute *attr, char *buf)
  399. {
  400. struct twl4030_usb *twl = dev_get_drvdata(dev);
  401. unsigned long flags;
  402. int ret = -EINVAL;
  403. spin_lock_irqsave(&twl->lock, flags);
  404. ret = sprintf(buf, "%s\n",
  405. twl->vbus_supplied ? "on" : "off");
  406. spin_unlock_irqrestore(&twl->lock, flags);
  407. return ret;
  408. }
  409. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  410. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  411. {
  412. struct twl4030_usb *twl = _twl;
  413. enum omap_musb_vbus_id_status status;
  414. bool status_changed = false;
  415. status = twl4030_usb_linkstat(twl);
  416. spin_lock_irq(&twl->lock);
  417. if (status >= 0 && status != twl->linkstat) {
  418. twl->linkstat = status;
  419. status_changed = true;
  420. }
  421. spin_unlock_irq(&twl->lock);
  422. if (status_changed) {
  423. /* FIXME add a set_power() method so that B-devices can
  424. * configure the charger appropriately. It's not always
  425. * correct to consume VBUS power, and how much current to
  426. * consume is a function of the USB configuration chosen
  427. * by the host.
  428. *
  429. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  430. * its disconnect() sibling, when changing to/from the
  431. * USB_LINK_VBUS state. musb_hdrc won't care until it
  432. * starts to handle softconnect right.
  433. */
  434. omap_musb_mailbox(status);
  435. }
  436. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  437. return IRQ_HANDLED;
  438. }
  439. static void twl4030_id_workaround_work(struct work_struct *work)
  440. {
  441. struct twl4030_usb *twl = container_of(work, struct twl4030_usb,
  442. id_workaround_work.work);
  443. enum omap_musb_vbus_id_status status;
  444. bool status_changed = false;
  445. status = twl4030_usb_linkstat(twl);
  446. spin_lock_irq(&twl->lock);
  447. if (status >= 0 && status != twl->linkstat) {
  448. twl->linkstat = status;
  449. status_changed = true;
  450. }
  451. spin_unlock_irq(&twl->lock);
  452. if (status_changed) {
  453. dev_dbg(twl->dev, "handle missing status change to %d\n",
  454. status);
  455. omap_musb_mailbox(status);
  456. }
  457. /* don't schedule during sleep - irq works right then */
  458. if (status == OMAP_MUSB_ID_GROUND && !twl->asleep) {
  459. cancel_delayed_work(&twl->id_workaround_work);
  460. schedule_delayed_work(&twl->id_workaround_work, HZ);
  461. }
  462. }
  463. static int twl4030_usb_phy_init(struct usb_phy *phy)
  464. {
  465. struct twl4030_usb *twl = phy_to_twl(phy);
  466. enum omap_musb_vbus_id_status status;
  467. /*
  468. * Start in sleep state, we'll get called through set_suspend()
  469. * callback when musb is runtime resumed and it's time to start.
  470. */
  471. __twl4030_phy_power(twl, 0);
  472. twl->asleep = 1;
  473. status = twl4030_usb_linkstat(twl);
  474. twl->linkstat = status;
  475. if (status == OMAP_MUSB_ID_GROUND || status == OMAP_MUSB_VBUS_VALID)
  476. omap_musb_mailbox(twl->linkstat);
  477. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  478. return 0;
  479. }
  480. static int twl4030_set_suspend(struct usb_phy *x, int suspend)
  481. {
  482. struct twl4030_usb *twl = phy_to_twl(x);
  483. if (suspend)
  484. twl4030_phy_suspend(twl, 1);
  485. else
  486. twl4030_phy_resume(twl);
  487. return 0;
  488. }
  489. static int twl4030_set_peripheral(struct usb_otg *otg,
  490. struct usb_gadget *gadget)
  491. {
  492. if (!otg)
  493. return -ENODEV;
  494. otg->gadget = gadget;
  495. if (!gadget)
  496. otg->phy->state = OTG_STATE_UNDEFINED;
  497. return 0;
  498. }
  499. static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
  500. {
  501. if (!otg)
  502. return -ENODEV;
  503. otg->host = host;
  504. if (!host)
  505. otg->phy->state = OTG_STATE_UNDEFINED;
  506. return 0;
  507. }
  508. static int twl4030_usb_probe(struct platform_device *pdev)
  509. {
  510. struct twl4030_usb_data *pdata = pdev->dev.platform_data;
  511. struct twl4030_usb *twl;
  512. int status, err;
  513. struct usb_otg *otg;
  514. struct device_node *np = pdev->dev.of_node;
  515. twl = devm_kzalloc(&pdev->dev, sizeof *twl, GFP_KERNEL);
  516. if (!twl)
  517. return -ENOMEM;
  518. if (np)
  519. of_property_read_u32(np, "usb_mode",
  520. (enum twl4030_usb_mode *)&twl->usb_mode);
  521. else if (pdata)
  522. twl->usb_mode = pdata->usb_mode;
  523. else {
  524. dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
  525. return -EINVAL;
  526. }
  527. otg = devm_kzalloc(&pdev->dev, sizeof *otg, GFP_KERNEL);
  528. if (!otg)
  529. return -ENOMEM;
  530. twl->dev = &pdev->dev;
  531. twl->irq = platform_get_irq(pdev, 0);
  532. twl->vbus_supplied = false;
  533. twl->asleep = 1;
  534. twl->linkstat = OMAP_MUSB_UNKNOWN;
  535. twl->phy.dev = twl->dev;
  536. twl->phy.label = "twl4030";
  537. twl->phy.otg = otg;
  538. twl->phy.type = USB_PHY_TYPE_USB2;
  539. twl->phy.set_suspend = twl4030_set_suspend;
  540. twl->phy.init = twl4030_usb_phy_init;
  541. otg->phy = &twl->phy;
  542. otg->set_host = twl4030_set_host;
  543. otg->set_peripheral = twl4030_set_peripheral;
  544. /* init spinlock for workqueue */
  545. spin_lock_init(&twl->lock);
  546. INIT_DELAYED_WORK(&twl->id_workaround_work, twl4030_id_workaround_work);
  547. err = twl4030_usb_ldo_init(twl);
  548. if (err) {
  549. dev_err(&pdev->dev, "ldo init failed\n");
  550. return err;
  551. }
  552. usb_add_phy_dev(&twl->phy);
  553. platform_set_drvdata(pdev, twl);
  554. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  555. dev_warn(&pdev->dev, "could not create sysfs file\n");
  556. /* Our job is to use irqs and status from the power module
  557. * to keep the transceiver disabled when nothing's connected.
  558. *
  559. * FIXME we actually shouldn't start enabling it until the
  560. * USB controller drivers have said they're ready, by calling
  561. * set_host() and/or set_peripheral() ... OTG_capable boards
  562. * need both handles, otherwise just one suffices.
  563. */
  564. twl->irq_enabled = true;
  565. status = devm_request_threaded_irq(twl->dev, twl->irq, NULL,
  566. twl4030_usb_irq, IRQF_TRIGGER_FALLING |
  567. IRQF_TRIGGER_RISING | IRQF_ONESHOT, "twl4030_usb", twl);
  568. if (status < 0) {
  569. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  570. twl->irq, status);
  571. return status;
  572. }
  573. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  574. return 0;
  575. }
  576. static int __exit twl4030_usb_remove(struct platform_device *pdev)
  577. {
  578. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  579. int val;
  580. cancel_delayed_work(&twl->id_workaround_work);
  581. device_remove_file(twl->dev, &dev_attr_vbus);
  582. /* set transceiver mode to power on defaults */
  583. twl4030_usb_set_mode(twl, -1);
  584. /* autogate 60MHz ULPI clock,
  585. * clear dpll clock request for i2c access,
  586. * disable 32KHz
  587. */
  588. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  589. if (val >= 0) {
  590. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  591. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  592. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  593. }
  594. /* disable complete OTG block */
  595. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  596. if (!twl->asleep)
  597. twl4030_phy_power(twl, 0);
  598. return 0;
  599. }
  600. #ifdef CONFIG_OF
  601. static const struct of_device_id twl4030_usb_id_table[] = {
  602. { .compatible = "ti,twl4030-usb" },
  603. {}
  604. };
  605. MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
  606. #endif
  607. static struct platform_driver twl4030_usb_driver = {
  608. .probe = twl4030_usb_probe,
  609. .remove = __exit_p(twl4030_usb_remove),
  610. .driver = {
  611. .name = "twl4030_usb",
  612. .owner = THIS_MODULE,
  613. .of_match_table = of_match_ptr(twl4030_usb_id_table),
  614. },
  615. };
  616. static int __init twl4030_usb_init(void)
  617. {
  618. return platform_driver_register(&twl4030_usb_driver);
  619. }
  620. subsys_initcall(twl4030_usb_init);
  621. static void __exit twl4030_usb_exit(void)
  622. {
  623. platform_driver_unregister(&twl4030_usb_driver);
  624. }
  625. module_exit(twl4030_usb_exit);
  626. MODULE_ALIAS("platform:twl4030_usb");
  627. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  628. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  629. MODULE_LICENSE("GPL");