spi-atmel.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712
  1. /*
  2. * Driver for Atmel AT32 and AT91 SPI Controllers
  3. *
  4. * Copyright (C) 2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/clk.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/err.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/spi/spi.h>
  21. #include <linux/slab.h>
  22. #include <linux/platform_data/atmel.h>
  23. #include <linux/platform_data/dma-atmel.h>
  24. #include <linux/of.h>
  25. #include <linux/io.h>
  26. #include <linux/gpio.h>
  27. /* SPI register offsets */
  28. #define SPI_CR 0x0000
  29. #define SPI_MR 0x0004
  30. #define SPI_RDR 0x0008
  31. #define SPI_TDR 0x000c
  32. #define SPI_SR 0x0010
  33. #define SPI_IER 0x0014
  34. #define SPI_IDR 0x0018
  35. #define SPI_IMR 0x001c
  36. #define SPI_CSR0 0x0030
  37. #define SPI_CSR1 0x0034
  38. #define SPI_CSR2 0x0038
  39. #define SPI_CSR3 0x003c
  40. #define SPI_VERSION 0x00fc
  41. #define SPI_RPR 0x0100
  42. #define SPI_RCR 0x0104
  43. #define SPI_TPR 0x0108
  44. #define SPI_TCR 0x010c
  45. #define SPI_RNPR 0x0110
  46. #define SPI_RNCR 0x0114
  47. #define SPI_TNPR 0x0118
  48. #define SPI_TNCR 0x011c
  49. #define SPI_PTCR 0x0120
  50. #define SPI_PTSR 0x0124
  51. /* Bitfields in CR */
  52. #define SPI_SPIEN_OFFSET 0
  53. #define SPI_SPIEN_SIZE 1
  54. #define SPI_SPIDIS_OFFSET 1
  55. #define SPI_SPIDIS_SIZE 1
  56. #define SPI_SWRST_OFFSET 7
  57. #define SPI_SWRST_SIZE 1
  58. #define SPI_LASTXFER_OFFSET 24
  59. #define SPI_LASTXFER_SIZE 1
  60. /* Bitfields in MR */
  61. #define SPI_MSTR_OFFSET 0
  62. #define SPI_MSTR_SIZE 1
  63. #define SPI_PS_OFFSET 1
  64. #define SPI_PS_SIZE 1
  65. #define SPI_PCSDEC_OFFSET 2
  66. #define SPI_PCSDEC_SIZE 1
  67. #define SPI_FDIV_OFFSET 3
  68. #define SPI_FDIV_SIZE 1
  69. #define SPI_MODFDIS_OFFSET 4
  70. #define SPI_MODFDIS_SIZE 1
  71. #define SPI_WDRBT_OFFSET 5
  72. #define SPI_WDRBT_SIZE 1
  73. #define SPI_LLB_OFFSET 7
  74. #define SPI_LLB_SIZE 1
  75. #define SPI_PCS_OFFSET 16
  76. #define SPI_PCS_SIZE 4
  77. #define SPI_DLYBCS_OFFSET 24
  78. #define SPI_DLYBCS_SIZE 8
  79. /* Bitfields in RDR */
  80. #define SPI_RD_OFFSET 0
  81. #define SPI_RD_SIZE 16
  82. /* Bitfields in TDR */
  83. #define SPI_TD_OFFSET 0
  84. #define SPI_TD_SIZE 16
  85. /* Bitfields in SR */
  86. #define SPI_RDRF_OFFSET 0
  87. #define SPI_RDRF_SIZE 1
  88. #define SPI_TDRE_OFFSET 1
  89. #define SPI_TDRE_SIZE 1
  90. #define SPI_MODF_OFFSET 2
  91. #define SPI_MODF_SIZE 1
  92. #define SPI_OVRES_OFFSET 3
  93. #define SPI_OVRES_SIZE 1
  94. #define SPI_ENDRX_OFFSET 4
  95. #define SPI_ENDRX_SIZE 1
  96. #define SPI_ENDTX_OFFSET 5
  97. #define SPI_ENDTX_SIZE 1
  98. #define SPI_RXBUFF_OFFSET 6
  99. #define SPI_RXBUFF_SIZE 1
  100. #define SPI_TXBUFE_OFFSET 7
  101. #define SPI_TXBUFE_SIZE 1
  102. #define SPI_NSSR_OFFSET 8
  103. #define SPI_NSSR_SIZE 1
  104. #define SPI_TXEMPTY_OFFSET 9
  105. #define SPI_TXEMPTY_SIZE 1
  106. #define SPI_SPIENS_OFFSET 16
  107. #define SPI_SPIENS_SIZE 1
  108. /* Bitfields in CSR0 */
  109. #define SPI_CPOL_OFFSET 0
  110. #define SPI_CPOL_SIZE 1
  111. #define SPI_NCPHA_OFFSET 1
  112. #define SPI_NCPHA_SIZE 1
  113. #define SPI_CSAAT_OFFSET 3
  114. #define SPI_CSAAT_SIZE 1
  115. #define SPI_BITS_OFFSET 4
  116. #define SPI_BITS_SIZE 4
  117. #define SPI_SCBR_OFFSET 8
  118. #define SPI_SCBR_SIZE 8
  119. #define SPI_DLYBS_OFFSET 16
  120. #define SPI_DLYBS_SIZE 8
  121. #define SPI_DLYBCT_OFFSET 24
  122. #define SPI_DLYBCT_SIZE 8
  123. /* Bitfields in RCR */
  124. #define SPI_RXCTR_OFFSET 0
  125. #define SPI_RXCTR_SIZE 16
  126. /* Bitfields in TCR */
  127. #define SPI_TXCTR_OFFSET 0
  128. #define SPI_TXCTR_SIZE 16
  129. /* Bitfields in RNCR */
  130. #define SPI_RXNCR_OFFSET 0
  131. #define SPI_RXNCR_SIZE 16
  132. /* Bitfields in TNCR */
  133. #define SPI_TXNCR_OFFSET 0
  134. #define SPI_TXNCR_SIZE 16
  135. /* Bitfields in PTCR */
  136. #define SPI_RXTEN_OFFSET 0
  137. #define SPI_RXTEN_SIZE 1
  138. #define SPI_RXTDIS_OFFSET 1
  139. #define SPI_RXTDIS_SIZE 1
  140. #define SPI_TXTEN_OFFSET 8
  141. #define SPI_TXTEN_SIZE 1
  142. #define SPI_TXTDIS_OFFSET 9
  143. #define SPI_TXTDIS_SIZE 1
  144. /* Constants for BITS */
  145. #define SPI_BITS_8_BPT 0
  146. #define SPI_BITS_9_BPT 1
  147. #define SPI_BITS_10_BPT 2
  148. #define SPI_BITS_11_BPT 3
  149. #define SPI_BITS_12_BPT 4
  150. #define SPI_BITS_13_BPT 5
  151. #define SPI_BITS_14_BPT 6
  152. #define SPI_BITS_15_BPT 7
  153. #define SPI_BITS_16_BPT 8
  154. /* Bit manipulation macros */
  155. #define SPI_BIT(name) \
  156. (1 << SPI_##name##_OFFSET)
  157. #define SPI_BF(name,value) \
  158. (((value) & ((1 << SPI_##name##_SIZE) - 1)) << SPI_##name##_OFFSET)
  159. #define SPI_BFEXT(name,value) \
  160. (((value) >> SPI_##name##_OFFSET) & ((1 << SPI_##name##_SIZE) - 1))
  161. #define SPI_BFINS(name,value,old) \
  162. ( ((old) & ~(((1 << SPI_##name##_SIZE) - 1) << SPI_##name##_OFFSET)) \
  163. | SPI_BF(name,value))
  164. /* Register access macros */
  165. #define spi_readl(port,reg) \
  166. __raw_readl((port)->regs + SPI_##reg)
  167. #define spi_writel(port,reg,value) \
  168. __raw_writel((value), (port)->regs + SPI_##reg)
  169. /* use PIO for small transfers, avoiding DMA setup/teardown overhead and
  170. * cache operations; better heuristics consider wordsize and bitrate.
  171. */
  172. #define DMA_MIN_BYTES 16
  173. struct atmel_spi_dma {
  174. struct dma_chan *chan_rx;
  175. struct dma_chan *chan_tx;
  176. struct scatterlist sgrx;
  177. struct scatterlist sgtx;
  178. struct dma_async_tx_descriptor *data_desc_rx;
  179. struct dma_async_tx_descriptor *data_desc_tx;
  180. struct at_dma_slave dma_slave;
  181. };
  182. struct atmel_spi_caps {
  183. bool is_spi2;
  184. bool has_wdrbt;
  185. bool has_dma_support;
  186. };
  187. /*
  188. * The core SPI transfer engine just talks to a register bank to set up
  189. * DMA transfers; transfer queue progress is driven by IRQs. The clock
  190. * framework provides the base clock, subdivided for each spi_device.
  191. */
  192. struct atmel_spi {
  193. spinlock_t lock;
  194. unsigned long flags;
  195. phys_addr_t phybase;
  196. void __iomem *regs;
  197. int irq;
  198. struct clk *clk;
  199. struct platform_device *pdev;
  200. struct spi_device *stay;
  201. u8 stopping;
  202. struct list_head queue;
  203. struct tasklet_struct tasklet;
  204. struct spi_transfer *current_transfer;
  205. unsigned long current_remaining_bytes;
  206. struct spi_transfer *next_transfer;
  207. unsigned long next_remaining_bytes;
  208. int done_status;
  209. /* scratch buffer */
  210. void *buffer;
  211. dma_addr_t buffer_dma;
  212. struct atmel_spi_caps caps;
  213. bool use_dma;
  214. bool use_pdc;
  215. /* dmaengine data */
  216. struct atmel_spi_dma dma;
  217. };
  218. /* Controller-specific per-slave state */
  219. struct atmel_spi_device {
  220. unsigned int npcs_pin;
  221. u32 csr;
  222. };
  223. #define BUFFER_SIZE PAGE_SIZE
  224. #define INVALID_DMA_ADDRESS 0xffffffff
  225. /*
  226. * Version 2 of the SPI controller has
  227. * - CR.LASTXFER
  228. * - SPI_MR.DIV32 may become FDIV or must-be-zero (here: always zero)
  229. * - SPI_SR.TXEMPTY, SPI_SR.NSSR (and corresponding irqs)
  230. * - SPI_CSRx.CSAAT
  231. * - SPI_CSRx.SBCR allows faster clocking
  232. */
  233. static bool atmel_spi_is_v2(struct atmel_spi *as)
  234. {
  235. return as->caps.is_spi2;
  236. }
  237. /*
  238. * Earlier SPI controllers (e.g. on at91rm9200) have a design bug whereby
  239. * they assume that spi slave device state will not change on deselect, so
  240. * that automagic deselection is OK. ("NPCSx rises if no data is to be
  241. * transmitted") Not so! Workaround uses nCSx pins as GPIOs; or newer
  242. * controllers have CSAAT and friends.
  243. *
  244. * Since the CSAAT functionality is a bit weird on newer controllers as
  245. * well, we use GPIO to control nCSx pins on all controllers, updating
  246. * MR.PCS to avoid confusing the controller. Using GPIOs also lets us
  247. * support active-high chipselects despite the controller's belief that
  248. * only active-low devices/systems exists.
  249. *
  250. * However, at91rm9200 has a second erratum whereby nCS0 doesn't work
  251. * right when driven with GPIO. ("Mode Fault does not allow more than one
  252. * Master on Chip Select 0.") No workaround exists for that ... so for
  253. * nCS0 on that chip, we (a) don't use the GPIO, (b) can't support CS_HIGH,
  254. * and (c) will trigger that first erratum in some cases.
  255. */
  256. static void cs_activate(struct atmel_spi *as, struct spi_device *spi)
  257. {
  258. struct atmel_spi_device *asd = spi->controller_state;
  259. unsigned active = spi->mode & SPI_CS_HIGH;
  260. u32 mr;
  261. if (atmel_spi_is_v2(as)) {
  262. spi_writel(as, CSR0 + 4 * spi->chip_select, asd->csr);
  263. /* For the low SPI version, there is a issue that PDC transfer
  264. * on CS1,2,3 needs SPI_CSR0.BITS config as SPI_CSR1,2,3.BITS
  265. */
  266. spi_writel(as, CSR0, asd->csr);
  267. if (as->caps.has_wdrbt) {
  268. spi_writel(as, MR,
  269. SPI_BF(PCS, ~(0x01 << spi->chip_select))
  270. | SPI_BIT(WDRBT)
  271. | SPI_BIT(MODFDIS)
  272. | SPI_BIT(MSTR));
  273. } else {
  274. spi_writel(as, MR,
  275. SPI_BF(PCS, ~(0x01 << spi->chip_select))
  276. | SPI_BIT(MODFDIS)
  277. | SPI_BIT(MSTR));
  278. }
  279. mr = spi_readl(as, MR);
  280. gpio_set_value(asd->npcs_pin, active);
  281. } else {
  282. u32 cpol = (spi->mode & SPI_CPOL) ? SPI_BIT(CPOL) : 0;
  283. int i;
  284. u32 csr;
  285. /* Make sure clock polarity is correct */
  286. for (i = 0; i < spi->master->num_chipselect; i++) {
  287. csr = spi_readl(as, CSR0 + 4 * i);
  288. if ((csr ^ cpol) & SPI_BIT(CPOL))
  289. spi_writel(as, CSR0 + 4 * i,
  290. csr ^ SPI_BIT(CPOL));
  291. }
  292. mr = spi_readl(as, MR);
  293. mr = SPI_BFINS(PCS, ~(1 << spi->chip_select), mr);
  294. if (spi->chip_select != 0)
  295. gpio_set_value(asd->npcs_pin, active);
  296. spi_writel(as, MR, mr);
  297. }
  298. dev_dbg(&spi->dev, "activate %u%s, mr %08x\n",
  299. asd->npcs_pin, active ? " (high)" : "",
  300. mr);
  301. }
  302. static void cs_deactivate(struct atmel_spi *as, struct spi_device *spi)
  303. {
  304. struct atmel_spi_device *asd = spi->controller_state;
  305. unsigned active = spi->mode & SPI_CS_HIGH;
  306. u32 mr;
  307. /* only deactivate *this* device; sometimes transfers to
  308. * another device may be active when this routine is called.
  309. */
  310. mr = spi_readl(as, MR);
  311. if (~SPI_BFEXT(PCS, mr) & (1 << spi->chip_select)) {
  312. mr = SPI_BFINS(PCS, 0xf, mr);
  313. spi_writel(as, MR, mr);
  314. }
  315. dev_dbg(&spi->dev, "DEactivate %u%s, mr %08x\n",
  316. asd->npcs_pin, active ? " (low)" : "",
  317. mr);
  318. if (atmel_spi_is_v2(as) || spi->chip_select != 0)
  319. gpio_set_value(asd->npcs_pin, !active);
  320. }
  321. static void atmel_spi_lock(struct atmel_spi *as)
  322. {
  323. spin_lock_irqsave(&as->lock, as->flags);
  324. }
  325. static void atmel_spi_unlock(struct atmel_spi *as)
  326. {
  327. spin_unlock_irqrestore(&as->lock, as->flags);
  328. }
  329. static inline bool atmel_spi_use_dma(struct atmel_spi *as,
  330. struct spi_transfer *xfer)
  331. {
  332. return as->use_dma && xfer->len >= DMA_MIN_BYTES;
  333. }
  334. static inline int atmel_spi_xfer_is_last(struct spi_message *msg,
  335. struct spi_transfer *xfer)
  336. {
  337. return msg->transfers.prev == &xfer->transfer_list;
  338. }
  339. static inline int atmel_spi_xfer_can_be_chained(struct spi_transfer *xfer)
  340. {
  341. return xfer->delay_usecs == 0 && !xfer->cs_change;
  342. }
  343. static int atmel_spi_dma_slave_config(struct atmel_spi *as,
  344. struct dma_slave_config *slave_config,
  345. u8 bits_per_word)
  346. {
  347. int err = 0;
  348. if (bits_per_word > 8) {
  349. slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  350. slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  351. } else {
  352. slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  353. slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  354. }
  355. slave_config->dst_addr = (dma_addr_t)as->phybase + SPI_TDR;
  356. slave_config->src_addr = (dma_addr_t)as->phybase + SPI_RDR;
  357. slave_config->src_maxburst = 1;
  358. slave_config->dst_maxburst = 1;
  359. slave_config->device_fc = false;
  360. slave_config->direction = DMA_MEM_TO_DEV;
  361. if (dmaengine_slave_config(as->dma.chan_tx, slave_config)) {
  362. dev_err(&as->pdev->dev,
  363. "failed to configure tx dma channel\n");
  364. err = -EINVAL;
  365. }
  366. slave_config->direction = DMA_DEV_TO_MEM;
  367. if (dmaengine_slave_config(as->dma.chan_rx, slave_config)) {
  368. dev_err(&as->pdev->dev,
  369. "failed to configure rx dma channel\n");
  370. err = -EINVAL;
  371. }
  372. return err;
  373. }
  374. static bool filter(struct dma_chan *chan, void *slave)
  375. {
  376. struct at_dma_slave *sl = slave;
  377. if (sl->dma_dev == chan->device->dev) {
  378. chan->private = sl;
  379. return true;
  380. } else {
  381. return false;
  382. }
  383. }
  384. static int atmel_spi_configure_dma(struct atmel_spi *as)
  385. {
  386. struct at_dma_slave *sdata = &as->dma.dma_slave;
  387. struct dma_slave_config slave_config;
  388. int err;
  389. if (sdata && sdata->dma_dev) {
  390. dma_cap_mask_t mask;
  391. /* Try to grab two DMA channels */
  392. dma_cap_zero(mask);
  393. dma_cap_set(DMA_SLAVE, mask);
  394. as->dma.chan_tx = dma_request_channel(mask, filter, sdata);
  395. if (as->dma.chan_tx)
  396. as->dma.chan_rx =
  397. dma_request_channel(mask, filter, sdata);
  398. }
  399. if (!as->dma.chan_rx || !as->dma.chan_tx) {
  400. dev_err(&as->pdev->dev,
  401. "DMA channel not available, SPI unable to use DMA\n");
  402. err = -EBUSY;
  403. goto error;
  404. }
  405. err = atmel_spi_dma_slave_config(as, &slave_config, 8);
  406. if (err)
  407. goto error;
  408. dev_info(&as->pdev->dev,
  409. "Using %s (tx) and %s (rx) for DMA transfers\n",
  410. dma_chan_name(as->dma.chan_tx),
  411. dma_chan_name(as->dma.chan_rx));
  412. return 0;
  413. error:
  414. if (as->dma.chan_rx)
  415. dma_release_channel(as->dma.chan_rx);
  416. if (as->dma.chan_tx)
  417. dma_release_channel(as->dma.chan_tx);
  418. return err;
  419. }
  420. static void atmel_spi_stop_dma(struct atmel_spi *as)
  421. {
  422. if (as->dma.chan_rx)
  423. as->dma.chan_rx->device->device_control(as->dma.chan_rx,
  424. DMA_TERMINATE_ALL, 0);
  425. if (as->dma.chan_tx)
  426. as->dma.chan_tx->device->device_control(as->dma.chan_tx,
  427. DMA_TERMINATE_ALL, 0);
  428. }
  429. static void atmel_spi_release_dma(struct atmel_spi *as)
  430. {
  431. if (as->dma.chan_rx)
  432. dma_release_channel(as->dma.chan_rx);
  433. if (as->dma.chan_tx)
  434. dma_release_channel(as->dma.chan_tx);
  435. }
  436. /* This function is called by the DMA driver from tasklet context */
  437. static void dma_callback(void *data)
  438. {
  439. struct spi_master *master = data;
  440. struct atmel_spi *as = spi_master_get_devdata(master);
  441. /* trigger SPI tasklet */
  442. tasklet_schedule(&as->tasklet);
  443. }
  444. /*
  445. * Next transfer using PIO.
  446. * lock is held, spi tasklet is blocked
  447. */
  448. static void atmel_spi_next_xfer_pio(struct spi_master *master,
  449. struct spi_transfer *xfer)
  450. {
  451. struct atmel_spi *as = spi_master_get_devdata(master);
  452. dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_pio\n");
  453. as->current_remaining_bytes = xfer->len;
  454. /* Make sure data is not remaining in RDR */
  455. spi_readl(as, RDR);
  456. while (spi_readl(as, SR) & SPI_BIT(RDRF)) {
  457. spi_readl(as, RDR);
  458. cpu_relax();
  459. }
  460. if (xfer->tx_buf)
  461. if (xfer->bits_per_word > 8)
  462. spi_writel(as, TDR, *(u16 *)(xfer->tx_buf));
  463. else
  464. spi_writel(as, TDR, *(u8 *)(xfer->tx_buf));
  465. else
  466. spi_writel(as, TDR, 0);
  467. dev_dbg(master->dev.parent,
  468. " start pio xfer %p: len %u tx %p rx %p bitpw %d\n",
  469. xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
  470. xfer->bits_per_word);
  471. /* Enable relevant interrupts */
  472. spi_writel(as, IER, SPI_BIT(RDRF) | SPI_BIT(OVRES));
  473. }
  474. /*
  475. * Submit next transfer for DMA.
  476. * lock is held, spi tasklet is blocked
  477. */
  478. static int atmel_spi_next_xfer_dma_submit(struct spi_master *master,
  479. struct spi_transfer *xfer,
  480. u32 *plen)
  481. {
  482. struct atmel_spi *as = spi_master_get_devdata(master);
  483. struct dma_chan *rxchan = as->dma.chan_rx;
  484. struct dma_chan *txchan = as->dma.chan_tx;
  485. struct dma_async_tx_descriptor *rxdesc;
  486. struct dma_async_tx_descriptor *txdesc;
  487. struct dma_slave_config slave_config;
  488. dma_cookie_t cookie;
  489. u32 len = *plen;
  490. dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_dma_submit\n");
  491. /* Check that the channels are available */
  492. if (!rxchan || !txchan)
  493. return -ENODEV;
  494. /* release lock for DMA operations */
  495. atmel_spi_unlock(as);
  496. /* prepare the RX dma transfer */
  497. sg_init_table(&as->dma.sgrx, 1);
  498. if (xfer->rx_buf) {
  499. as->dma.sgrx.dma_address = xfer->rx_dma + xfer->len - *plen;
  500. } else {
  501. as->dma.sgrx.dma_address = as->buffer_dma;
  502. if (len > BUFFER_SIZE)
  503. len = BUFFER_SIZE;
  504. }
  505. /* prepare the TX dma transfer */
  506. sg_init_table(&as->dma.sgtx, 1);
  507. if (xfer->tx_buf) {
  508. as->dma.sgtx.dma_address = xfer->tx_dma + xfer->len - *plen;
  509. } else {
  510. as->dma.sgtx.dma_address = as->buffer_dma;
  511. if (len > BUFFER_SIZE)
  512. len = BUFFER_SIZE;
  513. memset(as->buffer, 0, len);
  514. }
  515. sg_dma_len(&as->dma.sgtx) = len;
  516. sg_dma_len(&as->dma.sgrx) = len;
  517. *plen = len;
  518. if (atmel_spi_dma_slave_config(as, &slave_config, 8))
  519. goto err_exit;
  520. /* Send both scatterlists */
  521. rxdesc = rxchan->device->device_prep_slave_sg(rxchan,
  522. &as->dma.sgrx,
  523. 1,
  524. DMA_FROM_DEVICE,
  525. DMA_PREP_INTERRUPT | DMA_CTRL_ACK,
  526. NULL);
  527. if (!rxdesc)
  528. goto err_dma;
  529. txdesc = txchan->device->device_prep_slave_sg(txchan,
  530. &as->dma.sgtx,
  531. 1,
  532. DMA_TO_DEVICE,
  533. DMA_PREP_INTERRUPT | DMA_CTRL_ACK,
  534. NULL);
  535. if (!txdesc)
  536. goto err_dma;
  537. dev_dbg(master->dev.parent,
  538. " start dma xfer %p: len %u tx %p/%08x rx %p/%08x\n",
  539. xfer, xfer->len, xfer->tx_buf, xfer->tx_dma,
  540. xfer->rx_buf, xfer->rx_dma);
  541. /* Enable relevant interrupts */
  542. spi_writel(as, IER, SPI_BIT(OVRES));
  543. /* Put the callback on the RX transfer only, that should finish last */
  544. rxdesc->callback = dma_callback;
  545. rxdesc->callback_param = master;
  546. /* Submit and fire RX and TX with TX last so we're ready to read! */
  547. cookie = rxdesc->tx_submit(rxdesc);
  548. if (dma_submit_error(cookie))
  549. goto err_dma;
  550. cookie = txdesc->tx_submit(txdesc);
  551. if (dma_submit_error(cookie))
  552. goto err_dma;
  553. rxchan->device->device_issue_pending(rxchan);
  554. txchan->device->device_issue_pending(txchan);
  555. /* take back lock */
  556. atmel_spi_lock(as);
  557. return 0;
  558. err_dma:
  559. spi_writel(as, IDR, SPI_BIT(OVRES));
  560. atmel_spi_stop_dma(as);
  561. err_exit:
  562. atmel_spi_lock(as);
  563. return -ENOMEM;
  564. }
  565. static void atmel_spi_next_xfer_data(struct spi_master *master,
  566. struct spi_transfer *xfer,
  567. dma_addr_t *tx_dma,
  568. dma_addr_t *rx_dma,
  569. u32 *plen)
  570. {
  571. struct atmel_spi *as = spi_master_get_devdata(master);
  572. u32 len = *plen;
  573. /* use scratch buffer only when rx or tx data is unspecified */
  574. if (xfer->rx_buf)
  575. *rx_dma = xfer->rx_dma + xfer->len - *plen;
  576. else {
  577. *rx_dma = as->buffer_dma;
  578. if (len > BUFFER_SIZE)
  579. len = BUFFER_SIZE;
  580. }
  581. if (xfer->tx_buf)
  582. *tx_dma = xfer->tx_dma + xfer->len - *plen;
  583. else {
  584. *tx_dma = as->buffer_dma;
  585. if (len > BUFFER_SIZE)
  586. len = BUFFER_SIZE;
  587. memset(as->buffer, 0, len);
  588. dma_sync_single_for_device(&as->pdev->dev,
  589. as->buffer_dma, len, DMA_TO_DEVICE);
  590. }
  591. *plen = len;
  592. }
  593. /*
  594. * Submit next transfer for PDC.
  595. * lock is held, spi irq is blocked
  596. */
  597. static void atmel_spi_pdc_next_xfer(struct spi_master *master,
  598. struct spi_message *msg)
  599. {
  600. struct atmel_spi *as = spi_master_get_devdata(master);
  601. struct spi_transfer *xfer;
  602. u32 len, remaining;
  603. u32 ieval;
  604. dma_addr_t tx_dma, rx_dma;
  605. if (!as->current_transfer)
  606. xfer = list_entry(msg->transfers.next,
  607. struct spi_transfer, transfer_list);
  608. else if (!as->next_transfer)
  609. xfer = list_entry(as->current_transfer->transfer_list.next,
  610. struct spi_transfer, transfer_list);
  611. else
  612. xfer = NULL;
  613. if (xfer) {
  614. spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
  615. len = xfer->len;
  616. atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
  617. remaining = xfer->len - len;
  618. spi_writel(as, RPR, rx_dma);
  619. spi_writel(as, TPR, tx_dma);
  620. if (msg->spi->bits_per_word > 8)
  621. len >>= 1;
  622. spi_writel(as, RCR, len);
  623. spi_writel(as, TCR, len);
  624. dev_dbg(&msg->spi->dev,
  625. " start xfer %p: len %u tx %p/%08x rx %p/%08x\n",
  626. xfer, xfer->len, xfer->tx_buf, xfer->tx_dma,
  627. xfer->rx_buf, xfer->rx_dma);
  628. } else {
  629. xfer = as->next_transfer;
  630. remaining = as->next_remaining_bytes;
  631. }
  632. as->current_transfer = xfer;
  633. as->current_remaining_bytes = remaining;
  634. if (remaining > 0)
  635. len = remaining;
  636. else if (!atmel_spi_xfer_is_last(msg, xfer)
  637. && atmel_spi_xfer_can_be_chained(xfer)) {
  638. xfer = list_entry(xfer->transfer_list.next,
  639. struct spi_transfer, transfer_list);
  640. len = xfer->len;
  641. } else
  642. xfer = NULL;
  643. as->next_transfer = xfer;
  644. if (xfer) {
  645. u32 total;
  646. total = len;
  647. atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
  648. as->next_remaining_bytes = total - len;
  649. spi_writel(as, RNPR, rx_dma);
  650. spi_writel(as, TNPR, tx_dma);
  651. if (msg->spi->bits_per_word > 8)
  652. len >>= 1;
  653. spi_writel(as, RNCR, len);
  654. spi_writel(as, TNCR, len);
  655. dev_dbg(&msg->spi->dev,
  656. " next xfer %p: len %u tx %p/%08x rx %p/%08x\n",
  657. xfer, xfer->len, xfer->tx_buf, xfer->tx_dma,
  658. xfer->rx_buf, xfer->rx_dma);
  659. ieval = SPI_BIT(ENDRX) | SPI_BIT(OVRES);
  660. } else {
  661. spi_writel(as, RNCR, 0);
  662. spi_writel(as, TNCR, 0);
  663. ieval = SPI_BIT(RXBUFF) | SPI_BIT(ENDRX) | SPI_BIT(OVRES);
  664. }
  665. /* REVISIT: We're waiting for ENDRX before we start the next
  666. * transfer because we need to handle some difficult timing
  667. * issues otherwise. If we wait for ENDTX in one transfer and
  668. * then starts waiting for ENDRX in the next, it's difficult
  669. * to tell the difference between the ENDRX interrupt we're
  670. * actually waiting for and the ENDRX interrupt of the
  671. * previous transfer.
  672. *
  673. * It should be doable, though. Just not now...
  674. */
  675. spi_writel(as, IER, ieval);
  676. spi_writel(as, PTCR, SPI_BIT(TXTEN) | SPI_BIT(RXTEN));
  677. }
  678. /*
  679. * Choose way to submit next transfer and start it.
  680. * lock is held, spi tasklet is blocked
  681. */
  682. static void atmel_spi_dma_next_xfer(struct spi_master *master,
  683. struct spi_message *msg)
  684. {
  685. struct atmel_spi *as = spi_master_get_devdata(master);
  686. struct spi_transfer *xfer;
  687. u32 remaining, len;
  688. remaining = as->current_remaining_bytes;
  689. if (remaining) {
  690. xfer = as->current_transfer;
  691. len = remaining;
  692. } else {
  693. if (!as->current_transfer)
  694. xfer = list_entry(msg->transfers.next,
  695. struct spi_transfer, transfer_list);
  696. else
  697. xfer = list_entry(
  698. as->current_transfer->transfer_list.next,
  699. struct spi_transfer, transfer_list);
  700. as->current_transfer = xfer;
  701. len = xfer->len;
  702. }
  703. if (atmel_spi_use_dma(as, xfer)) {
  704. u32 total = len;
  705. if (!atmel_spi_next_xfer_dma_submit(master, xfer, &len)) {
  706. as->current_remaining_bytes = total - len;
  707. return;
  708. } else {
  709. dev_err(&msg->spi->dev, "unable to use DMA, fallback to PIO\n");
  710. }
  711. }
  712. /* use PIO if error appened using DMA */
  713. atmel_spi_next_xfer_pio(master, xfer);
  714. }
  715. static void atmel_spi_next_message(struct spi_master *master)
  716. {
  717. struct atmel_spi *as = spi_master_get_devdata(master);
  718. struct spi_message *msg;
  719. struct spi_device *spi;
  720. BUG_ON(as->current_transfer);
  721. msg = list_entry(as->queue.next, struct spi_message, queue);
  722. spi = msg->spi;
  723. dev_dbg(master->dev.parent, "start message %p for %s\n",
  724. msg, dev_name(&spi->dev));
  725. /* select chip if it's not still active */
  726. if (as->stay) {
  727. if (as->stay != spi) {
  728. cs_deactivate(as, as->stay);
  729. cs_activate(as, spi);
  730. }
  731. as->stay = NULL;
  732. } else
  733. cs_activate(as, spi);
  734. if (as->use_pdc)
  735. atmel_spi_pdc_next_xfer(master, msg);
  736. else
  737. atmel_spi_dma_next_xfer(master, msg);
  738. }
  739. /*
  740. * For DMA, tx_buf/tx_dma have the same relationship as rx_buf/rx_dma:
  741. * - The buffer is either valid for CPU access, else NULL
  742. * - If the buffer is valid, so is its DMA address
  743. *
  744. * This driver manages the dma address unless message->is_dma_mapped.
  745. */
  746. static int
  747. atmel_spi_dma_map_xfer(struct atmel_spi *as, struct spi_transfer *xfer)
  748. {
  749. struct device *dev = &as->pdev->dev;
  750. xfer->tx_dma = xfer->rx_dma = INVALID_DMA_ADDRESS;
  751. if (xfer->tx_buf) {
  752. /* tx_buf is a const void* where we need a void * for the dma
  753. * mapping */
  754. void *nonconst_tx = (void *)xfer->tx_buf;
  755. xfer->tx_dma = dma_map_single(dev,
  756. nonconst_tx, xfer->len,
  757. DMA_TO_DEVICE);
  758. if (dma_mapping_error(dev, xfer->tx_dma))
  759. return -ENOMEM;
  760. }
  761. if (xfer->rx_buf) {
  762. xfer->rx_dma = dma_map_single(dev,
  763. xfer->rx_buf, xfer->len,
  764. DMA_FROM_DEVICE);
  765. if (dma_mapping_error(dev, xfer->rx_dma)) {
  766. if (xfer->tx_buf)
  767. dma_unmap_single(dev,
  768. xfer->tx_dma, xfer->len,
  769. DMA_TO_DEVICE);
  770. return -ENOMEM;
  771. }
  772. }
  773. return 0;
  774. }
  775. static void atmel_spi_dma_unmap_xfer(struct spi_master *master,
  776. struct spi_transfer *xfer)
  777. {
  778. if (xfer->tx_dma != INVALID_DMA_ADDRESS)
  779. dma_unmap_single(master->dev.parent, xfer->tx_dma,
  780. xfer->len, DMA_TO_DEVICE);
  781. if (xfer->rx_dma != INVALID_DMA_ADDRESS)
  782. dma_unmap_single(master->dev.parent, xfer->rx_dma,
  783. xfer->len, DMA_FROM_DEVICE);
  784. }
  785. static void atmel_spi_disable_pdc_transfer(struct atmel_spi *as)
  786. {
  787. spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
  788. }
  789. static void
  790. atmel_spi_msg_done(struct spi_master *master, struct atmel_spi *as,
  791. struct spi_message *msg, int stay)
  792. {
  793. if (!stay || as->done_status < 0)
  794. cs_deactivate(as, msg->spi);
  795. else
  796. as->stay = msg->spi;
  797. list_del(&msg->queue);
  798. msg->status = as->done_status;
  799. dev_dbg(master->dev.parent,
  800. "xfer complete: %u bytes transferred\n",
  801. msg->actual_length);
  802. atmel_spi_unlock(as);
  803. msg->complete(msg->context);
  804. atmel_spi_lock(as);
  805. as->current_transfer = NULL;
  806. as->next_transfer = NULL;
  807. as->done_status = 0;
  808. /* continue if needed */
  809. if (list_empty(&as->queue) || as->stopping) {
  810. if (as->use_pdc)
  811. atmel_spi_disable_pdc_transfer(as);
  812. } else {
  813. atmel_spi_next_message(master);
  814. }
  815. }
  816. /* Called from IRQ
  817. * lock is held
  818. *
  819. * Must update "current_remaining_bytes" to keep track of data
  820. * to transfer.
  821. */
  822. static void
  823. atmel_spi_pump_pio_data(struct atmel_spi *as, struct spi_transfer *xfer)
  824. {
  825. u8 *txp;
  826. u8 *rxp;
  827. u16 *txp16;
  828. u16 *rxp16;
  829. unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
  830. if (xfer->rx_buf) {
  831. if (xfer->bits_per_word > 8) {
  832. rxp16 = (u16 *)(((u8 *)xfer->rx_buf) + xfer_pos);
  833. *rxp16 = spi_readl(as, RDR);
  834. } else {
  835. rxp = ((u8 *)xfer->rx_buf) + xfer_pos;
  836. *rxp = spi_readl(as, RDR);
  837. }
  838. } else {
  839. spi_readl(as, RDR);
  840. }
  841. if (xfer->bits_per_word > 8) {
  842. as->current_remaining_bytes -= 2;
  843. if (as->current_remaining_bytes < 0)
  844. as->current_remaining_bytes = 0;
  845. } else {
  846. as->current_remaining_bytes--;
  847. }
  848. if (as->current_remaining_bytes) {
  849. if (xfer->tx_buf) {
  850. if (xfer->bits_per_word > 8) {
  851. txp16 = (u16 *)(((u8 *)xfer->tx_buf)
  852. + xfer_pos + 2);
  853. spi_writel(as, TDR, *txp16);
  854. } else {
  855. txp = ((u8 *)xfer->tx_buf) + xfer_pos + 1;
  856. spi_writel(as, TDR, *txp);
  857. }
  858. } else {
  859. spi_writel(as, TDR, 0);
  860. }
  861. }
  862. }
  863. /* Tasklet
  864. * Called from DMA callback + pio transfer and overrun IRQ.
  865. */
  866. static void atmel_spi_tasklet_func(unsigned long data)
  867. {
  868. struct spi_master *master = (struct spi_master *)data;
  869. struct atmel_spi *as = spi_master_get_devdata(master);
  870. struct spi_message *msg;
  871. struct spi_transfer *xfer;
  872. dev_vdbg(master->dev.parent, "atmel_spi_tasklet_func\n");
  873. atmel_spi_lock(as);
  874. xfer = as->current_transfer;
  875. if (xfer == NULL)
  876. /* already been there */
  877. goto tasklet_out;
  878. msg = list_entry(as->queue.next, struct spi_message, queue);
  879. if (as->current_remaining_bytes == 0) {
  880. if (as->done_status < 0) {
  881. /* error happened (overrun) */
  882. if (atmel_spi_use_dma(as, xfer))
  883. atmel_spi_stop_dma(as);
  884. } else {
  885. /* only update length if no error */
  886. msg->actual_length += xfer->len;
  887. }
  888. if (atmel_spi_use_dma(as, xfer))
  889. if (!msg->is_dma_mapped)
  890. atmel_spi_dma_unmap_xfer(master, xfer);
  891. if (xfer->delay_usecs)
  892. udelay(xfer->delay_usecs);
  893. if (atmel_spi_xfer_is_last(msg, xfer) || as->done_status < 0) {
  894. /* report completed (or erroneous) message */
  895. atmel_spi_msg_done(master, as, msg, xfer->cs_change);
  896. } else {
  897. if (xfer->cs_change) {
  898. cs_deactivate(as, msg->spi);
  899. udelay(1);
  900. cs_activate(as, msg->spi);
  901. }
  902. /*
  903. * Not done yet. Submit the next transfer.
  904. *
  905. * FIXME handle protocol options for xfer
  906. */
  907. atmel_spi_dma_next_xfer(master, msg);
  908. }
  909. } else {
  910. /*
  911. * Keep going, we still have data to send in
  912. * the current transfer.
  913. */
  914. atmel_spi_dma_next_xfer(master, msg);
  915. }
  916. tasklet_out:
  917. atmel_spi_unlock(as);
  918. }
  919. /* Interrupt
  920. *
  921. * No need for locking in this Interrupt handler: done_status is the
  922. * only information modified. What we need is the update of this field
  923. * before tasklet runs. This is ensured by using barrier.
  924. */
  925. static irqreturn_t
  926. atmel_spi_pio_interrupt(int irq, void *dev_id)
  927. {
  928. struct spi_master *master = dev_id;
  929. struct atmel_spi *as = spi_master_get_devdata(master);
  930. u32 status, pending, imr;
  931. struct spi_transfer *xfer;
  932. int ret = IRQ_NONE;
  933. imr = spi_readl(as, IMR);
  934. status = spi_readl(as, SR);
  935. pending = status & imr;
  936. if (pending & SPI_BIT(OVRES)) {
  937. ret = IRQ_HANDLED;
  938. spi_writel(as, IDR, SPI_BIT(OVRES));
  939. dev_warn(master->dev.parent, "overrun\n");
  940. /*
  941. * When we get an overrun, we disregard the current
  942. * transfer. Data will not be copied back from any
  943. * bounce buffer and msg->actual_len will not be
  944. * updated with the last xfer.
  945. *
  946. * We will also not process any remaning transfers in
  947. * the message.
  948. *
  949. * All actions are done in tasklet with done_status indication
  950. */
  951. as->done_status = -EIO;
  952. smp_wmb();
  953. /* Clear any overrun happening while cleaning up */
  954. spi_readl(as, SR);
  955. tasklet_schedule(&as->tasklet);
  956. } else if (pending & SPI_BIT(RDRF)) {
  957. atmel_spi_lock(as);
  958. if (as->current_remaining_bytes) {
  959. ret = IRQ_HANDLED;
  960. xfer = as->current_transfer;
  961. atmel_spi_pump_pio_data(as, xfer);
  962. if (!as->current_remaining_bytes) {
  963. /* no more data to xfer, kick tasklet */
  964. spi_writel(as, IDR, pending);
  965. tasklet_schedule(&as->tasklet);
  966. }
  967. }
  968. atmel_spi_unlock(as);
  969. } else {
  970. WARN_ONCE(pending, "IRQ not handled, pending = %x\n", pending);
  971. ret = IRQ_HANDLED;
  972. spi_writel(as, IDR, pending);
  973. }
  974. return ret;
  975. }
  976. static irqreturn_t
  977. atmel_spi_pdc_interrupt(int irq, void *dev_id)
  978. {
  979. struct spi_master *master = dev_id;
  980. struct atmel_spi *as = spi_master_get_devdata(master);
  981. struct spi_message *msg;
  982. struct spi_transfer *xfer;
  983. u32 status, pending, imr;
  984. int ret = IRQ_NONE;
  985. atmel_spi_lock(as);
  986. xfer = as->current_transfer;
  987. msg = list_entry(as->queue.next, struct spi_message, queue);
  988. imr = spi_readl(as, IMR);
  989. status = spi_readl(as, SR);
  990. pending = status & imr;
  991. if (pending & SPI_BIT(OVRES)) {
  992. int timeout;
  993. ret = IRQ_HANDLED;
  994. spi_writel(as, IDR, (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX)
  995. | SPI_BIT(OVRES)));
  996. /*
  997. * When we get an overrun, we disregard the current
  998. * transfer. Data will not be copied back from any
  999. * bounce buffer and msg->actual_len will not be
  1000. * updated with the last xfer.
  1001. *
  1002. * We will also not process any remaning transfers in
  1003. * the message.
  1004. *
  1005. * First, stop the transfer and unmap the DMA buffers.
  1006. */
  1007. spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
  1008. if (!msg->is_dma_mapped)
  1009. atmel_spi_dma_unmap_xfer(master, xfer);
  1010. /* REVISIT: udelay in irq is unfriendly */
  1011. if (xfer->delay_usecs)
  1012. udelay(xfer->delay_usecs);
  1013. dev_warn(master->dev.parent, "overrun (%u/%u remaining)\n",
  1014. spi_readl(as, TCR), spi_readl(as, RCR));
  1015. /*
  1016. * Clean up DMA registers and make sure the data
  1017. * registers are empty.
  1018. */
  1019. spi_writel(as, RNCR, 0);
  1020. spi_writel(as, TNCR, 0);
  1021. spi_writel(as, RCR, 0);
  1022. spi_writel(as, TCR, 0);
  1023. for (timeout = 1000; timeout; timeout--)
  1024. if (spi_readl(as, SR) & SPI_BIT(TXEMPTY))
  1025. break;
  1026. if (!timeout)
  1027. dev_warn(master->dev.parent,
  1028. "timeout waiting for TXEMPTY");
  1029. while (spi_readl(as, SR) & SPI_BIT(RDRF))
  1030. spi_readl(as, RDR);
  1031. /* Clear any overrun happening while cleaning up */
  1032. spi_readl(as, SR);
  1033. as->done_status = -EIO;
  1034. atmel_spi_msg_done(master, as, msg, 0);
  1035. } else if (pending & (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX))) {
  1036. ret = IRQ_HANDLED;
  1037. spi_writel(as, IDR, pending);
  1038. if (as->current_remaining_bytes == 0) {
  1039. msg->actual_length += xfer->len;
  1040. if (!msg->is_dma_mapped)
  1041. atmel_spi_dma_unmap_xfer(master, xfer);
  1042. /* REVISIT: udelay in irq is unfriendly */
  1043. if (xfer->delay_usecs)
  1044. udelay(xfer->delay_usecs);
  1045. if (atmel_spi_xfer_is_last(msg, xfer)) {
  1046. /* report completed message */
  1047. atmel_spi_msg_done(master, as, msg,
  1048. xfer->cs_change);
  1049. } else {
  1050. if (xfer->cs_change) {
  1051. cs_deactivate(as, msg->spi);
  1052. udelay(1);
  1053. cs_activate(as, msg->spi);
  1054. }
  1055. /*
  1056. * Not done yet. Submit the next transfer.
  1057. *
  1058. * FIXME handle protocol options for xfer
  1059. */
  1060. atmel_spi_pdc_next_xfer(master, msg);
  1061. }
  1062. } else {
  1063. /*
  1064. * Keep going, we still have data to send in
  1065. * the current transfer.
  1066. */
  1067. atmel_spi_pdc_next_xfer(master, msg);
  1068. }
  1069. }
  1070. atmel_spi_unlock(as);
  1071. return ret;
  1072. }
  1073. static int atmel_spi_setup(struct spi_device *spi)
  1074. {
  1075. struct atmel_spi *as;
  1076. struct atmel_spi_device *asd;
  1077. u32 scbr, csr;
  1078. unsigned int bits = spi->bits_per_word;
  1079. unsigned long bus_hz;
  1080. unsigned int npcs_pin;
  1081. int ret;
  1082. as = spi_master_get_devdata(spi->master);
  1083. if (as->stopping)
  1084. return -ESHUTDOWN;
  1085. if (spi->chip_select > spi->master->num_chipselect) {
  1086. dev_dbg(&spi->dev,
  1087. "setup: invalid chipselect %u (%u defined)\n",
  1088. spi->chip_select, spi->master->num_chipselect);
  1089. return -EINVAL;
  1090. }
  1091. /* see notes above re chipselect */
  1092. if (!atmel_spi_is_v2(as)
  1093. && spi->chip_select == 0
  1094. && (spi->mode & SPI_CS_HIGH)) {
  1095. dev_dbg(&spi->dev, "setup: can't be active-high\n");
  1096. return -EINVAL;
  1097. }
  1098. /* v1 chips start out at half the peripheral bus speed. */
  1099. bus_hz = clk_get_rate(as->clk);
  1100. if (!atmel_spi_is_v2(as))
  1101. bus_hz /= 2;
  1102. if (spi->max_speed_hz) {
  1103. /*
  1104. * Calculate the lowest divider that satisfies the
  1105. * constraint, assuming div32/fdiv/mbz == 0.
  1106. */
  1107. scbr = DIV_ROUND_UP(bus_hz, spi->max_speed_hz);
  1108. /*
  1109. * If the resulting divider doesn't fit into the
  1110. * register bitfield, we can't satisfy the constraint.
  1111. */
  1112. if (scbr >= (1 << SPI_SCBR_SIZE)) {
  1113. dev_dbg(&spi->dev,
  1114. "setup: %d Hz too slow, scbr %u; min %ld Hz\n",
  1115. spi->max_speed_hz, scbr, bus_hz/255);
  1116. return -EINVAL;
  1117. }
  1118. } else
  1119. /* speed zero means "as slow as possible" */
  1120. scbr = 0xff;
  1121. csr = SPI_BF(SCBR, scbr) | SPI_BF(BITS, bits - 8);
  1122. if (spi->mode & SPI_CPOL)
  1123. csr |= SPI_BIT(CPOL);
  1124. if (!(spi->mode & SPI_CPHA))
  1125. csr |= SPI_BIT(NCPHA);
  1126. /* DLYBS is mostly irrelevant since we manage chipselect using GPIOs.
  1127. *
  1128. * DLYBCT would add delays between words, slowing down transfers.
  1129. * It could potentially be useful to cope with DMA bottlenecks, but
  1130. * in those cases it's probably best to just use a lower bitrate.
  1131. */
  1132. csr |= SPI_BF(DLYBS, 0);
  1133. csr |= SPI_BF(DLYBCT, 0);
  1134. /* chipselect must have been muxed as GPIO (e.g. in board setup) */
  1135. npcs_pin = (unsigned int)spi->controller_data;
  1136. if (gpio_is_valid(spi->cs_gpio))
  1137. npcs_pin = spi->cs_gpio;
  1138. asd = spi->controller_state;
  1139. if (!asd) {
  1140. asd = kzalloc(sizeof(struct atmel_spi_device), GFP_KERNEL);
  1141. if (!asd)
  1142. return -ENOMEM;
  1143. ret = gpio_request(npcs_pin, dev_name(&spi->dev));
  1144. if (ret) {
  1145. kfree(asd);
  1146. return ret;
  1147. }
  1148. asd->npcs_pin = npcs_pin;
  1149. spi->controller_state = asd;
  1150. gpio_direction_output(npcs_pin, !(spi->mode & SPI_CS_HIGH));
  1151. } else {
  1152. atmel_spi_lock(as);
  1153. if (as->stay == spi)
  1154. as->stay = NULL;
  1155. cs_deactivate(as, spi);
  1156. atmel_spi_unlock(as);
  1157. }
  1158. asd->csr = csr;
  1159. dev_dbg(&spi->dev,
  1160. "setup: %lu Hz bpw %u mode 0x%x -> csr%d %08x\n",
  1161. bus_hz / scbr, bits, spi->mode, spi->chip_select, csr);
  1162. if (!atmel_spi_is_v2(as))
  1163. spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
  1164. return 0;
  1165. }
  1166. static int atmel_spi_transfer(struct spi_device *spi, struct spi_message *msg)
  1167. {
  1168. struct atmel_spi *as;
  1169. struct spi_transfer *xfer;
  1170. struct device *controller = spi->master->dev.parent;
  1171. u8 bits;
  1172. struct atmel_spi_device *asd;
  1173. as = spi_master_get_devdata(spi->master);
  1174. dev_dbg(controller, "new message %p submitted for %s\n",
  1175. msg, dev_name(&spi->dev));
  1176. if (unlikely(list_empty(&msg->transfers)))
  1177. return -EINVAL;
  1178. if (as->stopping)
  1179. return -ESHUTDOWN;
  1180. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  1181. if (!(xfer->tx_buf || xfer->rx_buf) && xfer->len) {
  1182. dev_dbg(&spi->dev, "missing rx or tx buf\n");
  1183. return -EINVAL;
  1184. }
  1185. if (xfer->bits_per_word) {
  1186. asd = spi->controller_state;
  1187. bits = (asd->csr >> 4) & 0xf;
  1188. if (bits != xfer->bits_per_word - 8) {
  1189. dev_dbg(&spi->dev, "you can't yet change "
  1190. "bits_per_word in transfers\n");
  1191. return -ENOPROTOOPT;
  1192. }
  1193. }
  1194. if (xfer->bits_per_word > 8) {
  1195. if (xfer->len % 2) {
  1196. dev_dbg(&spi->dev, "buffer len should be 16 bits aligned\n");
  1197. return -EINVAL;
  1198. }
  1199. }
  1200. /* FIXME implement these protocol options!! */
  1201. if (xfer->speed_hz < spi->max_speed_hz) {
  1202. dev_dbg(&spi->dev, "can't change speed in transfer\n");
  1203. return -ENOPROTOOPT;
  1204. }
  1205. /*
  1206. * DMA map early, for performance (empties dcache ASAP) and
  1207. * better fault reporting.
  1208. */
  1209. if ((!msg->is_dma_mapped) && (atmel_spi_use_dma(as, xfer)
  1210. || as->use_pdc)) {
  1211. if (atmel_spi_dma_map_xfer(as, xfer) < 0)
  1212. return -ENOMEM;
  1213. }
  1214. }
  1215. #ifdef VERBOSE
  1216. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  1217. dev_dbg(controller,
  1218. " xfer %p: len %u tx %p/%08x rx %p/%08x\n",
  1219. xfer, xfer->len,
  1220. xfer->tx_buf, xfer->tx_dma,
  1221. xfer->rx_buf, xfer->rx_dma);
  1222. }
  1223. #endif
  1224. msg->status = -EINPROGRESS;
  1225. msg->actual_length = 0;
  1226. atmel_spi_lock(as);
  1227. list_add_tail(&msg->queue, &as->queue);
  1228. if (!as->current_transfer)
  1229. atmel_spi_next_message(spi->master);
  1230. atmel_spi_unlock(as);
  1231. return 0;
  1232. }
  1233. static void atmel_spi_cleanup(struct spi_device *spi)
  1234. {
  1235. struct atmel_spi *as = spi_master_get_devdata(spi->master);
  1236. struct atmel_spi_device *asd = spi->controller_state;
  1237. unsigned gpio = (unsigned) spi->controller_data;
  1238. if (!asd)
  1239. return;
  1240. atmel_spi_lock(as);
  1241. if (as->stay == spi) {
  1242. as->stay = NULL;
  1243. cs_deactivate(as, spi);
  1244. }
  1245. atmel_spi_unlock(as);
  1246. spi->controller_state = NULL;
  1247. gpio_free(gpio);
  1248. kfree(asd);
  1249. }
  1250. static inline unsigned int atmel_get_version(struct atmel_spi *as)
  1251. {
  1252. return spi_readl(as, VERSION) & 0x00000fff;
  1253. }
  1254. static void atmel_get_caps(struct atmel_spi *as)
  1255. {
  1256. unsigned int version;
  1257. version = atmel_get_version(as);
  1258. dev_info(&as->pdev->dev, "version: 0x%x\n", version);
  1259. as->caps.is_spi2 = version > 0x121;
  1260. as->caps.has_wdrbt = version >= 0x210;
  1261. as->caps.has_dma_support = version >= 0x212;
  1262. }
  1263. /*-------------------------------------------------------------------------*/
  1264. static int atmel_spi_probe(struct platform_device *pdev)
  1265. {
  1266. struct resource *regs;
  1267. int irq;
  1268. struct clk *clk;
  1269. int ret;
  1270. struct spi_master *master;
  1271. struct atmel_spi *as;
  1272. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1273. if (!regs)
  1274. return -ENXIO;
  1275. irq = platform_get_irq(pdev, 0);
  1276. if (irq < 0)
  1277. return irq;
  1278. clk = clk_get(&pdev->dev, "spi_clk");
  1279. if (IS_ERR(clk))
  1280. return PTR_ERR(clk);
  1281. /* setup spi core then atmel-specific driver state */
  1282. ret = -ENOMEM;
  1283. master = spi_alloc_master(&pdev->dev, sizeof *as);
  1284. if (!master)
  1285. goto out_free;
  1286. /* the spi->mode bits understood by this driver: */
  1287. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  1288. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
  1289. master->dev.of_node = pdev->dev.of_node;
  1290. master->bus_num = pdev->id;
  1291. master->num_chipselect = master->dev.of_node ? 0 : 4;
  1292. master->setup = atmel_spi_setup;
  1293. master->transfer = atmel_spi_transfer;
  1294. master->cleanup = atmel_spi_cleanup;
  1295. platform_set_drvdata(pdev, master);
  1296. as = spi_master_get_devdata(master);
  1297. /*
  1298. * Scratch buffer is used for throwaway rx and tx data.
  1299. * It's coherent to minimize dcache pollution.
  1300. */
  1301. as->buffer = dma_alloc_coherent(&pdev->dev, BUFFER_SIZE,
  1302. &as->buffer_dma, GFP_KERNEL);
  1303. if (!as->buffer)
  1304. goto out_free;
  1305. spin_lock_init(&as->lock);
  1306. INIT_LIST_HEAD(&as->queue);
  1307. as->pdev = pdev;
  1308. as->regs = ioremap(regs->start, resource_size(regs));
  1309. if (!as->regs)
  1310. goto out_free_buffer;
  1311. as->phybase = regs->start;
  1312. as->irq = irq;
  1313. as->clk = clk;
  1314. atmel_get_caps(as);
  1315. as->use_dma = false;
  1316. as->use_pdc = false;
  1317. if (as->caps.has_dma_support) {
  1318. if (atmel_spi_configure_dma(as) == 0)
  1319. as->use_dma = true;
  1320. } else {
  1321. as->use_pdc = true;
  1322. }
  1323. if (as->caps.has_dma_support && !as->use_dma)
  1324. dev_info(&pdev->dev, "Atmel SPI Controller using PIO only\n");
  1325. if (as->use_pdc) {
  1326. ret = request_irq(irq, atmel_spi_pdc_interrupt, 0,
  1327. dev_name(&pdev->dev), master);
  1328. } else {
  1329. tasklet_init(&as->tasklet, atmel_spi_tasklet_func,
  1330. (unsigned long)master);
  1331. ret = request_irq(irq, atmel_spi_pio_interrupt, 0,
  1332. dev_name(&pdev->dev), master);
  1333. }
  1334. if (ret)
  1335. goto out_unmap_regs;
  1336. /* Initialize the hardware */
  1337. clk_enable(clk);
  1338. spi_writel(as, CR, SPI_BIT(SWRST));
  1339. spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
  1340. if (as->caps.has_wdrbt) {
  1341. spi_writel(as, MR, SPI_BIT(WDRBT) | SPI_BIT(MODFDIS)
  1342. | SPI_BIT(MSTR));
  1343. } else {
  1344. spi_writel(as, MR, SPI_BIT(MSTR) | SPI_BIT(MODFDIS));
  1345. }
  1346. if (as->use_pdc)
  1347. spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
  1348. spi_writel(as, CR, SPI_BIT(SPIEN));
  1349. /* go! */
  1350. dev_info(&pdev->dev, "Atmel SPI Controller at 0x%08lx (irq %d)\n",
  1351. (unsigned long)regs->start, irq);
  1352. ret = spi_register_master(master);
  1353. if (ret)
  1354. goto out_free_dma;
  1355. return 0;
  1356. out_free_dma:
  1357. if (as->use_dma)
  1358. atmel_spi_release_dma(as);
  1359. spi_writel(as, CR, SPI_BIT(SWRST));
  1360. spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
  1361. clk_disable(clk);
  1362. free_irq(irq, master);
  1363. out_unmap_regs:
  1364. iounmap(as->regs);
  1365. out_free_buffer:
  1366. if (!as->use_pdc)
  1367. tasklet_kill(&as->tasklet);
  1368. dma_free_coherent(&pdev->dev, BUFFER_SIZE, as->buffer,
  1369. as->buffer_dma);
  1370. out_free:
  1371. clk_put(clk);
  1372. spi_master_put(master);
  1373. return ret;
  1374. }
  1375. static int atmel_spi_remove(struct platform_device *pdev)
  1376. {
  1377. struct spi_master *master = platform_get_drvdata(pdev);
  1378. struct atmel_spi *as = spi_master_get_devdata(master);
  1379. struct spi_message *msg;
  1380. struct spi_transfer *xfer;
  1381. /* reset the hardware and block queue progress */
  1382. spin_lock_irq(&as->lock);
  1383. as->stopping = 1;
  1384. if (as->use_dma) {
  1385. atmel_spi_stop_dma(as);
  1386. atmel_spi_release_dma(as);
  1387. }
  1388. spi_writel(as, CR, SPI_BIT(SWRST));
  1389. spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
  1390. spi_readl(as, SR);
  1391. spin_unlock_irq(&as->lock);
  1392. /* Terminate remaining queued transfers */
  1393. list_for_each_entry(msg, &as->queue, queue) {
  1394. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  1395. if (!msg->is_dma_mapped
  1396. && (atmel_spi_use_dma(as, xfer)
  1397. || as->use_pdc))
  1398. atmel_spi_dma_unmap_xfer(master, xfer);
  1399. }
  1400. msg->status = -ESHUTDOWN;
  1401. msg->complete(msg->context);
  1402. }
  1403. if (!as->use_pdc)
  1404. tasklet_kill(&as->tasklet);
  1405. dma_free_coherent(&pdev->dev, BUFFER_SIZE, as->buffer,
  1406. as->buffer_dma);
  1407. clk_disable(as->clk);
  1408. clk_put(as->clk);
  1409. free_irq(as->irq, master);
  1410. iounmap(as->regs);
  1411. spi_unregister_master(master);
  1412. return 0;
  1413. }
  1414. #ifdef CONFIG_PM
  1415. static int atmel_spi_suspend(struct platform_device *pdev, pm_message_t mesg)
  1416. {
  1417. struct spi_master *master = platform_get_drvdata(pdev);
  1418. struct atmel_spi *as = spi_master_get_devdata(master);
  1419. clk_disable(as->clk);
  1420. return 0;
  1421. }
  1422. static int atmel_spi_resume(struct platform_device *pdev)
  1423. {
  1424. struct spi_master *master = platform_get_drvdata(pdev);
  1425. struct atmel_spi *as = spi_master_get_devdata(master);
  1426. clk_enable(as->clk);
  1427. return 0;
  1428. }
  1429. #else
  1430. #define atmel_spi_suspend NULL
  1431. #define atmel_spi_resume NULL
  1432. #endif
  1433. #if defined(CONFIG_OF)
  1434. static const struct of_device_id atmel_spi_dt_ids[] = {
  1435. { .compatible = "atmel,at91rm9200-spi" },
  1436. { /* sentinel */ }
  1437. };
  1438. MODULE_DEVICE_TABLE(of, atmel_spi_dt_ids);
  1439. #endif
  1440. static struct platform_driver atmel_spi_driver = {
  1441. .driver = {
  1442. .name = "atmel_spi",
  1443. .owner = THIS_MODULE,
  1444. .of_match_table = of_match_ptr(atmel_spi_dt_ids),
  1445. },
  1446. .suspend = atmel_spi_suspend,
  1447. .resume = atmel_spi_resume,
  1448. .probe = atmel_spi_probe,
  1449. .remove = atmel_spi_remove,
  1450. };
  1451. module_platform_driver(atmel_spi_driver);
  1452. MODULE_DESCRIPTION("Atmel AT32/AT91 SPI Controller driver");
  1453. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1454. MODULE_LICENSE("GPL");
  1455. MODULE_ALIAS("platform:atmel_spi");