pci.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
  3. *
  4. * PCI Bus Services, see include/linux/pci.h for further explanation.
  5. *
  6. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  7. * David Mosberger-Tang
  8. *
  9. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/string.h>
  18. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  19. #include "pci.h"
  20. /**
  21. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  22. * @bus: pointer to PCI bus structure to search
  23. *
  24. * Given a PCI bus, returns the highest PCI bus number present in the set
  25. * including the given PCI bus and its list of child PCI buses.
  26. */
  27. unsigned char __devinit
  28. pci_bus_max_busnr(struct pci_bus* bus)
  29. {
  30. struct list_head *tmp;
  31. unsigned char max, n;
  32. max = bus->number;
  33. list_for_each(tmp, &bus->children) {
  34. n = pci_bus_max_busnr(pci_bus_b(tmp));
  35. if(n > max)
  36. max = n;
  37. }
  38. return max;
  39. }
  40. /**
  41. * pci_max_busnr - returns maximum PCI bus number
  42. *
  43. * Returns the highest PCI bus number present in the system global list of
  44. * PCI buses.
  45. */
  46. unsigned char __devinit
  47. pci_max_busnr(void)
  48. {
  49. struct pci_bus *bus = NULL;
  50. unsigned char max, n;
  51. max = 0;
  52. while ((bus = pci_find_next_bus(bus)) != NULL) {
  53. n = pci_bus_max_busnr(bus);
  54. if(n > max)
  55. max = n;
  56. }
  57. return max;
  58. }
  59. static int __pci_bus_find_cap(struct pci_bus *bus, unsigned int devfn, u8 hdr_type, int cap)
  60. {
  61. u16 status;
  62. u8 pos, id;
  63. int ttl = 48;
  64. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  65. if (!(status & PCI_STATUS_CAP_LIST))
  66. return 0;
  67. switch (hdr_type) {
  68. case PCI_HEADER_TYPE_NORMAL:
  69. case PCI_HEADER_TYPE_BRIDGE:
  70. pci_bus_read_config_byte(bus, devfn, PCI_CAPABILITY_LIST, &pos);
  71. break;
  72. case PCI_HEADER_TYPE_CARDBUS:
  73. pci_bus_read_config_byte(bus, devfn, PCI_CB_CAPABILITY_LIST, &pos);
  74. break;
  75. default:
  76. return 0;
  77. }
  78. while (ttl-- && pos >= 0x40) {
  79. pos &= ~3;
  80. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID, &id);
  81. if (id == 0xff)
  82. break;
  83. if (id == cap)
  84. return pos;
  85. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_NEXT, &pos);
  86. }
  87. return 0;
  88. }
  89. /**
  90. * pci_find_capability - query for devices' capabilities
  91. * @dev: PCI device to query
  92. * @cap: capability code
  93. *
  94. * Tell if a device supports a given PCI capability.
  95. * Returns the address of the requested capability structure within the
  96. * device's PCI configuration space or 0 in case the device does not
  97. * support it. Possible values for @cap:
  98. *
  99. * %PCI_CAP_ID_PM Power Management
  100. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  101. * %PCI_CAP_ID_VPD Vital Product Data
  102. * %PCI_CAP_ID_SLOTID Slot Identification
  103. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  104. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  105. * %PCI_CAP_ID_PCIX PCI-X
  106. * %PCI_CAP_ID_EXP PCI Express
  107. */
  108. int pci_find_capability(struct pci_dev *dev, int cap)
  109. {
  110. return __pci_bus_find_cap(dev->bus, dev->devfn, dev->hdr_type, cap);
  111. }
  112. /**
  113. * pci_bus_find_capability - query for devices' capabilities
  114. * @bus: the PCI bus to query
  115. * @devfn: PCI device to query
  116. * @cap: capability code
  117. *
  118. * Like pci_find_capability() but works for pci devices that do not have a
  119. * pci_dev structure set up yet.
  120. *
  121. * Returns the address of the requested capability structure within the
  122. * device's PCI configuration space or 0 in case the device does not
  123. * support it.
  124. */
  125. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  126. {
  127. u8 hdr_type;
  128. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  129. return __pci_bus_find_cap(bus, devfn, hdr_type & 0x7f, cap);
  130. }
  131. /**
  132. * pci_find_ext_capability - Find an extended capability
  133. * @dev: PCI device to query
  134. * @cap: capability code
  135. *
  136. * Returns the address of the requested extended capability structure
  137. * within the device's PCI configuration space or 0 if the device does
  138. * not support it. Possible values for @cap:
  139. *
  140. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  141. * %PCI_EXT_CAP_ID_VC Virtual Channel
  142. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  143. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  144. */
  145. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  146. {
  147. u32 header;
  148. int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
  149. int pos = 0x100;
  150. if (dev->cfg_size <= 256)
  151. return 0;
  152. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  153. return 0;
  154. /*
  155. * If we have no capabilities, this is indicated by cap ID,
  156. * cap version and next pointer all being 0.
  157. */
  158. if (header == 0)
  159. return 0;
  160. while (ttl-- > 0) {
  161. if (PCI_EXT_CAP_ID(header) == cap)
  162. return pos;
  163. pos = PCI_EXT_CAP_NEXT(header);
  164. if (pos < 0x100)
  165. break;
  166. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  167. break;
  168. }
  169. return 0;
  170. }
  171. /**
  172. * pci_find_parent_resource - return resource region of parent bus of given region
  173. * @dev: PCI device structure contains resources to be searched
  174. * @res: child resource record for which parent is sought
  175. *
  176. * For given resource region of given device, return the resource
  177. * region of parent bus the given region is contained in or where
  178. * it should be allocated from.
  179. */
  180. struct resource *
  181. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  182. {
  183. const struct pci_bus *bus = dev->bus;
  184. int i;
  185. struct resource *best = NULL;
  186. for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  187. struct resource *r = bus->resource[i];
  188. if (!r)
  189. continue;
  190. if (res->start && !(res->start >= r->start && res->end <= r->end))
  191. continue; /* Not contained */
  192. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  193. continue; /* Wrong type */
  194. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
  195. return r; /* Exact match */
  196. if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
  197. best = r; /* Approximating prefetchable by non-prefetchable */
  198. }
  199. return best;
  200. }
  201. /**
  202. * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
  203. * @dev: PCI device to have its BARs restored
  204. *
  205. * Restore the BAR values for a given device, so as to make it
  206. * accessible by its driver.
  207. */
  208. void
  209. pci_restore_bars(struct pci_dev *dev)
  210. {
  211. int i, numres;
  212. switch (dev->hdr_type) {
  213. case PCI_HEADER_TYPE_NORMAL:
  214. numres = 6;
  215. break;
  216. case PCI_HEADER_TYPE_BRIDGE:
  217. numres = 2;
  218. break;
  219. case PCI_HEADER_TYPE_CARDBUS:
  220. numres = 1;
  221. break;
  222. default:
  223. /* Should never get here, but just in case... */
  224. return;
  225. }
  226. for (i = 0; i < numres; i ++)
  227. pci_update_resource(dev, &dev->resource[i], i);
  228. }
  229. int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
  230. /**
  231. * pci_set_power_state - Set the power state of a PCI device
  232. * @dev: PCI device to be suspended
  233. * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
  234. *
  235. * Transition a device to a new power state, using the Power Management
  236. * Capabilities in the device's config space.
  237. *
  238. * RETURN VALUE:
  239. * -EINVAL if trying to enter a lower state than we're already in.
  240. * 0 if we're already in the requested state.
  241. * -EIO if device does not support PCI PM.
  242. * 0 if we can successfully change the power state.
  243. */
  244. int
  245. pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  246. {
  247. int pm, need_restore = 0;
  248. u16 pmcsr, pmc;
  249. /* bound the state we're entering */
  250. if (state > PCI_D3hot)
  251. state = PCI_D3hot;
  252. /* Validate current state:
  253. * Can enter D0 from any state, but if we can only go deeper
  254. * to sleep if we're already in a low power state
  255. */
  256. if (state != PCI_D0 && dev->current_state > state)
  257. return -EINVAL;
  258. else if (dev->current_state == state)
  259. return 0; /* we're already there */
  260. /* find PCI PM capability in list */
  261. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  262. /* abort if the device doesn't support PM capabilities */
  263. if (!pm)
  264. return -EIO;
  265. pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
  266. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  267. printk(KERN_DEBUG
  268. "PCI: %s has unsupported PM cap regs version (%u)\n",
  269. pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
  270. return -EIO;
  271. }
  272. /* check if this device supports the desired state */
  273. if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
  274. return -EIO;
  275. else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
  276. return -EIO;
  277. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  278. /* If we're (effectively) in D3, force entire word to 0.
  279. * This doesn't affect PME_Status, disables PME_En, and
  280. * sets PowerState to 0.
  281. */
  282. switch (dev->current_state) {
  283. case PCI_D0:
  284. case PCI_D1:
  285. case PCI_D2:
  286. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  287. pmcsr |= state;
  288. break;
  289. case PCI_UNKNOWN: /* Boot-up */
  290. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  291. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  292. need_restore = 1;
  293. /* Fall-through: force to D0 */
  294. default:
  295. pmcsr = 0;
  296. break;
  297. }
  298. /* enter specified state */
  299. pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
  300. /* Mandatory power management transition delays */
  301. /* see PCI PM 1.1 5.6.1 table 18 */
  302. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  303. msleep(10);
  304. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  305. udelay(200);
  306. /*
  307. * Give firmware a chance to be called, such as ACPI _PRx, _PSx
  308. * Firmware method after natice method ?
  309. */
  310. if (platform_pci_set_power_state)
  311. platform_pci_set_power_state(dev, state);
  312. dev->current_state = state;
  313. /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  314. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  315. * from D3hot to D0 _may_ perform an internal reset, thereby
  316. * going to "D0 Uninitialized" rather than "D0 Initialized".
  317. * For example, at least some versions of the 3c905B and the
  318. * 3c556B exhibit this behaviour.
  319. *
  320. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  321. * devices in a D3hot state at boot. Consequently, we need to
  322. * restore at least the BARs so that the device will be
  323. * accessible to its driver.
  324. */
  325. if (need_restore)
  326. pci_restore_bars(dev);
  327. return 0;
  328. }
  329. int (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
  330. /**
  331. * pci_choose_state - Choose the power state of a PCI device
  332. * @dev: PCI device to be suspended
  333. * @state: target sleep state for the whole system. This is the value
  334. * that is passed to suspend() function.
  335. *
  336. * Returns PCI power state suitable for given device and given system
  337. * message.
  338. */
  339. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  340. {
  341. int ret;
  342. if (!pci_find_capability(dev, PCI_CAP_ID_PM))
  343. return PCI_D0;
  344. if (platform_pci_choose_state) {
  345. ret = platform_pci_choose_state(dev, state);
  346. if (ret >= 0)
  347. state.event = ret;
  348. }
  349. switch (state.event) {
  350. case PM_EVENT_ON:
  351. return PCI_D0;
  352. case PM_EVENT_FREEZE:
  353. case PM_EVENT_SUSPEND:
  354. return PCI_D3hot;
  355. default:
  356. printk("They asked me for state %d\n", state.event);
  357. BUG();
  358. }
  359. return PCI_D0;
  360. }
  361. EXPORT_SYMBOL(pci_choose_state);
  362. /**
  363. * pci_save_state - save the PCI configuration space of a device before suspending
  364. * @dev: - PCI device that we're dealing with
  365. */
  366. int
  367. pci_save_state(struct pci_dev *dev)
  368. {
  369. int i;
  370. /* XXX: 100% dword access ok here? */
  371. for (i = 0; i < 16; i++)
  372. pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
  373. return 0;
  374. }
  375. /**
  376. * pci_restore_state - Restore the saved state of a PCI device
  377. * @dev: - PCI device that we're dealing with
  378. */
  379. int
  380. pci_restore_state(struct pci_dev *dev)
  381. {
  382. int i;
  383. for (i = 0; i < 16; i++)
  384. pci_write_config_dword(dev,i * 4, dev->saved_config_space[i]);
  385. return 0;
  386. }
  387. /**
  388. * pci_enable_device_bars - Initialize some of a device for use
  389. * @dev: PCI device to be initialized
  390. * @bars: bitmask of BAR's that must be configured
  391. *
  392. * Initialize device before it's used by a driver. Ask low-level code
  393. * to enable selected I/O and memory resources. Wake up the device if it
  394. * was suspended. Beware, this function can fail.
  395. */
  396. int
  397. pci_enable_device_bars(struct pci_dev *dev, int bars)
  398. {
  399. int err;
  400. err = pci_set_power_state(dev, PCI_D0);
  401. if (err < 0 && err != -EIO)
  402. return err;
  403. err = pcibios_enable_device(dev, bars);
  404. if (err < 0)
  405. return err;
  406. return 0;
  407. }
  408. /**
  409. * pci_enable_device - Initialize device before it's used by a driver.
  410. * @dev: PCI device to be initialized
  411. *
  412. * Initialize device before it's used by a driver. Ask low-level code
  413. * to enable I/O and memory. Wake up the device if it was suspended.
  414. * Beware, this function can fail.
  415. */
  416. int
  417. pci_enable_device(struct pci_dev *dev)
  418. {
  419. int err;
  420. if ((err = pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1)))
  421. return err;
  422. pci_fixup_device(pci_fixup_enable, dev);
  423. dev->is_enabled = 1;
  424. return 0;
  425. }
  426. /**
  427. * pcibios_disable_device - disable arch specific PCI resources for device dev
  428. * @dev: the PCI device to disable
  429. *
  430. * Disables architecture specific PCI resources for the device. This
  431. * is the default implementation. Architecture implementations can
  432. * override this.
  433. */
  434. void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
  435. /**
  436. * pci_disable_device - Disable PCI device after use
  437. * @dev: PCI device to be disabled
  438. *
  439. * Signal to the system that the PCI device is not in use by the system
  440. * anymore. This only involves disabling PCI bus-mastering, if active.
  441. */
  442. void
  443. pci_disable_device(struct pci_dev *dev)
  444. {
  445. u16 pci_command;
  446. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  447. if (pci_command & PCI_COMMAND_MASTER) {
  448. pci_command &= ~PCI_COMMAND_MASTER;
  449. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  450. }
  451. dev->is_busmaster = 0;
  452. pcibios_disable_device(dev);
  453. dev->is_enabled = 0;
  454. }
  455. /**
  456. * pci_enable_wake - enable device to generate PME# when suspended
  457. * @dev: - PCI device to operate on
  458. * @state: - Current state of device.
  459. * @enable: - Flag to enable or disable generation
  460. *
  461. * Set the bits in the device's PM Capabilities to generate PME# when
  462. * the system is suspended.
  463. *
  464. * -EIO is returned if device doesn't have PM Capabilities.
  465. * -EINVAL is returned if device supports it, but can't generate wake events.
  466. * 0 if operation is successful.
  467. *
  468. */
  469. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
  470. {
  471. int pm;
  472. u16 value;
  473. /* find PCI PM capability in list */
  474. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  475. /* If device doesn't support PM Capabilities, but request is to disable
  476. * wake events, it's a nop; otherwise fail */
  477. if (!pm)
  478. return enable ? -EIO : 0;
  479. /* Check device's ability to generate PME# */
  480. pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
  481. value &= PCI_PM_CAP_PME_MASK;
  482. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  483. /* Check if it can generate PME# from requested state. */
  484. if (!value || !(value & (1 << state)))
  485. return enable ? -EINVAL : 0;
  486. pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
  487. /* Clear PME_Status by writing 1 to it and enable PME# */
  488. value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  489. if (!enable)
  490. value &= ~PCI_PM_CTRL_PME_ENABLE;
  491. pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
  492. return 0;
  493. }
  494. int
  495. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  496. {
  497. u8 pin;
  498. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  499. if (!pin)
  500. return -1;
  501. pin--;
  502. while (dev->bus->self) {
  503. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  504. dev = dev->bus->self;
  505. }
  506. *bridge = dev;
  507. return pin;
  508. }
  509. /**
  510. * pci_release_region - Release a PCI bar
  511. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  512. * @bar: BAR to release
  513. *
  514. * Releases the PCI I/O and memory resources previously reserved by a
  515. * successful call to pci_request_region. Call this function only
  516. * after all use of the PCI regions has ceased.
  517. */
  518. void pci_release_region(struct pci_dev *pdev, int bar)
  519. {
  520. if (pci_resource_len(pdev, bar) == 0)
  521. return;
  522. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  523. release_region(pci_resource_start(pdev, bar),
  524. pci_resource_len(pdev, bar));
  525. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  526. release_mem_region(pci_resource_start(pdev, bar),
  527. pci_resource_len(pdev, bar));
  528. }
  529. /**
  530. * pci_request_region - Reserved PCI I/O and memory resource
  531. * @pdev: PCI device whose resources are to be reserved
  532. * @bar: BAR to be reserved
  533. * @res_name: Name to be associated with resource.
  534. *
  535. * Mark the PCI region associated with PCI device @pdev BR @bar as
  536. * being reserved by owner @res_name. Do not access any
  537. * address inside the PCI regions unless this call returns
  538. * successfully.
  539. *
  540. * Returns 0 on success, or %EBUSY on error. A warning
  541. * message is also printed on failure.
  542. */
  543. int pci_request_region(struct pci_dev *pdev, int bar, char *res_name)
  544. {
  545. if (pci_resource_len(pdev, bar) == 0)
  546. return 0;
  547. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  548. if (!request_region(pci_resource_start(pdev, bar),
  549. pci_resource_len(pdev, bar), res_name))
  550. goto err_out;
  551. }
  552. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  553. if (!request_mem_region(pci_resource_start(pdev, bar),
  554. pci_resource_len(pdev, bar), res_name))
  555. goto err_out;
  556. }
  557. return 0;
  558. err_out:
  559. printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%lx@%lx for device %s\n",
  560. pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
  561. bar + 1, /* PCI BAR # */
  562. pci_resource_len(pdev, bar), pci_resource_start(pdev, bar),
  563. pci_name(pdev));
  564. return -EBUSY;
  565. }
  566. /**
  567. * pci_release_regions - Release reserved PCI I/O and memory resources
  568. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  569. *
  570. * Releases all PCI I/O and memory resources previously reserved by a
  571. * successful call to pci_request_regions. Call this function only
  572. * after all use of the PCI regions has ceased.
  573. */
  574. void pci_release_regions(struct pci_dev *pdev)
  575. {
  576. int i;
  577. for (i = 0; i < 6; i++)
  578. pci_release_region(pdev, i);
  579. }
  580. /**
  581. * pci_request_regions - Reserved PCI I/O and memory resources
  582. * @pdev: PCI device whose resources are to be reserved
  583. * @res_name: Name to be associated with resource.
  584. *
  585. * Mark all PCI regions associated with PCI device @pdev as
  586. * being reserved by owner @res_name. Do not access any
  587. * address inside the PCI regions unless this call returns
  588. * successfully.
  589. *
  590. * Returns 0 on success, or %EBUSY on error. A warning
  591. * message is also printed on failure.
  592. */
  593. int pci_request_regions(struct pci_dev *pdev, char *res_name)
  594. {
  595. int i;
  596. for (i = 0; i < 6; i++)
  597. if(pci_request_region(pdev, i, res_name))
  598. goto err_out;
  599. return 0;
  600. err_out:
  601. while(--i >= 0)
  602. pci_release_region(pdev, i);
  603. return -EBUSY;
  604. }
  605. /**
  606. * pci_set_master - enables bus-mastering for device dev
  607. * @dev: the PCI device to enable
  608. *
  609. * Enables bus-mastering on the device and calls pcibios_set_master()
  610. * to do the needed arch specific settings.
  611. */
  612. void
  613. pci_set_master(struct pci_dev *dev)
  614. {
  615. u16 cmd;
  616. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  617. if (! (cmd & PCI_COMMAND_MASTER)) {
  618. pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
  619. cmd |= PCI_COMMAND_MASTER;
  620. pci_write_config_word(dev, PCI_COMMAND, cmd);
  621. }
  622. dev->is_busmaster = 1;
  623. pcibios_set_master(dev);
  624. }
  625. #ifndef HAVE_ARCH_PCI_MWI
  626. /* This can be overridden by arch code. */
  627. u8 pci_cache_line_size = L1_CACHE_BYTES >> 2;
  628. /**
  629. * pci_generic_prep_mwi - helper function for pci_set_mwi
  630. * @dev: the PCI device for which MWI is enabled
  631. *
  632. * Helper function for generic implementation of pcibios_prep_mwi
  633. * function. Originally copied from drivers/net/acenic.c.
  634. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  635. *
  636. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  637. */
  638. static int
  639. pci_generic_prep_mwi(struct pci_dev *dev)
  640. {
  641. u8 cacheline_size;
  642. if (!pci_cache_line_size)
  643. return -EINVAL; /* The system doesn't support MWI. */
  644. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  645. equal to or multiple of the right value. */
  646. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  647. if (cacheline_size >= pci_cache_line_size &&
  648. (cacheline_size % pci_cache_line_size) == 0)
  649. return 0;
  650. /* Write the correct value. */
  651. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  652. /* Read it back. */
  653. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  654. if (cacheline_size == pci_cache_line_size)
  655. return 0;
  656. printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
  657. "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
  658. return -EINVAL;
  659. }
  660. #endif /* !HAVE_ARCH_PCI_MWI */
  661. /**
  662. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  663. * @dev: the PCI device for which MWI is enabled
  664. *
  665. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND,
  666. * and then calls @pcibios_set_mwi to do the needed arch specific
  667. * operations or a generic mwi-prep function.
  668. *
  669. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  670. */
  671. int
  672. pci_set_mwi(struct pci_dev *dev)
  673. {
  674. int rc;
  675. u16 cmd;
  676. #ifdef HAVE_ARCH_PCI_MWI
  677. rc = pcibios_prep_mwi(dev);
  678. #else
  679. rc = pci_generic_prep_mwi(dev);
  680. #endif
  681. if (rc)
  682. return rc;
  683. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  684. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  685. pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n", pci_name(dev));
  686. cmd |= PCI_COMMAND_INVALIDATE;
  687. pci_write_config_word(dev, PCI_COMMAND, cmd);
  688. }
  689. return 0;
  690. }
  691. /**
  692. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  693. * @dev: the PCI device to disable
  694. *
  695. * Disables PCI Memory-Write-Invalidate transaction on the device
  696. */
  697. void
  698. pci_clear_mwi(struct pci_dev *dev)
  699. {
  700. u16 cmd;
  701. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  702. if (cmd & PCI_COMMAND_INVALIDATE) {
  703. cmd &= ~PCI_COMMAND_INVALIDATE;
  704. pci_write_config_word(dev, PCI_COMMAND, cmd);
  705. }
  706. }
  707. /**
  708. * pci_intx - enables/disables PCI INTx for device dev
  709. * @pdev: the PCI device to operate on
  710. * @enable: boolean: whether to enable or disable PCI INTx
  711. *
  712. * Enables/disables PCI INTx for device dev
  713. */
  714. void
  715. pci_intx(struct pci_dev *pdev, int enable)
  716. {
  717. u16 pci_command, new;
  718. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  719. if (enable) {
  720. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  721. } else {
  722. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  723. }
  724. if (new != pci_command) {
  725. pci_write_config_word(pdev, PCI_COMMAND, new);
  726. }
  727. }
  728. #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
  729. /*
  730. * These can be overridden by arch-specific implementations
  731. */
  732. int
  733. pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  734. {
  735. if (!pci_dma_supported(dev, mask))
  736. return -EIO;
  737. dev->dma_mask = mask;
  738. return 0;
  739. }
  740. int
  741. pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  742. {
  743. if (!pci_dma_supported(dev, mask))
  744. return -EIO;
  745. dev->dev.coherent_dma_mask = mask;
  746. return 0;
  747. }
  748. #endif
  749. static int __devinit pci_init(void)
  750. {
  751. struct pci_dev *dev = NULL;
  752. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  753. pci_fixup_device(pci_fixup_final, dev);
  754. }
  755. return 0;
  756. }
  757. static int __devinit pci_setup(char *str)
  758. {
  759. while (str) {
  760. char *k = strchr(str, ',');
  761. if (k)
  762. *k++ = 0;
  763. if (*str && (str = pcibios_setup(str)) && *str) {
  764. /* PCI layer options should be handled here */
  765. printk(KERN_ERR "PCI: Unknown option `%s'\n", str);
  766. }
  767. str = k;
  768. }
  769. return 1;
  770. }
  771. device_initcall(pci_init);
  772. __setup("pci=", pci_setup);
  773. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  774. /* FIXME: Some boxes have multiple ISA bridges! */
  775. struct pci_dev *isa_bridge;
  776. EXPORT_SYMBOL(isa_bridge);
  777. #endif
  778. EXPORT_SYMBOL_GPL(pci_restore_bars);
  779. EXPORT_SYMBOL(pci_enable_device_bars);
  780. EXPORT_SYMBOL(pci_enable_device);
  781. EXPORT_SYMBOL(pci_disable_device);
  782. EXPORT_SYMBOL(pci_max_busnr);
  783. EXPORT_SYMBOL(pci_bus_max_busnr);
  784. EXPORT_SYMBOL(pci_find_capability);
  785. EXPORT_SYMBOL(pci_bus_find_capability);
  786. EXPORT_SYMBOL(pci_release_regions);
  787. EXPORT_SYMBOL(pci_request_regions);
  788. EXPORT_SYMBOL(pci_release_region);
  789. EXPORT_SYMBOL(pci_request_region);
  790. EXPORT_SYMBOL(pci_set_master);
  791. EXPORT_SYMBOL(pci_set_mwi);
  792. EXPORT_SYMBOL(pci_clear_mwi);
  793. EXPORT_SYMBOL_GPL(pci_intx);
  794. EXPORT_SYMBOL(pci_set_dma_mask);
  795. EXPORT_SYMBOL(pci_set_consistent_dma_mask);
  796. EXPORT_SYMBOL(pci_assign_resource);
  797. EXPORT_SYMBOL(pci_find_parent_resource);
  798. EXPORT_SYMBOL(pci_set_power_state);
  799. EXPORT_SYMBOL(pci_save_state);
  800. EXPORT_SYMBOL(pci_restore_state);
  801. EXPORT_SYMBOL(pci_enable_wake);
  802. /* Quirk info */
  803. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  804. EXPORT_SYMBOL(pci_pci_problems);