tg3.c 395 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.110"
  62. #define DRV_MODULE_RELDATE "April 9, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_RX_DMA_ALIGN 16
  113. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  114. #define TG3_DMA_BYTE_ENAB 64
  115. #define TG3_RX_STD_DMA_SZ 1536
  116. #define TG3_RX_JMB_DMA_SZ 9046
  117. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  118. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  119. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  120. #define TG3_RX_STD_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  122. #define TG3_RX_JMB_BUFF_RING_SIZE \
  123. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  124. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  125. * that are at least dword aligned when used in PCIX mode. The driver
  126. * works around this bug by double copying the packet. This workaround
  127. * is built into the normal double copy length check for efficiency.
  128. *
  129. * However, the double copy is only necessary on those architectures
  130. * where unaligned memory accesses are inefficient. For those architectures
  131. * where unaligned memory accesses incur little penalty, we can reintegrate
  132. * the 5701 in the normal rx path. Doing so saves a device structure
  133. * dereference by hardcoding the double copy threshold in place.
  134. */
  135. #define TG3_RX_COPY_THRESHOLD 256
  136. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  137. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  138. #else
  139. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  140. #endif
  141. /* minimum number of free TX descriptors required to wake up TX process */
  142. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  143. #define TG3_RAW_IP_ALIGN 2
  144. /* number of ETHTOOL_GSTATS u64's */
  145. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  146. #define TG3_NUM_TEST 6
  147. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  148. #define FIRMWARE_TG3 "tigon/tg3.bin"
  149. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  150. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  151. static char version[] __devinitdata =
  152. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  153. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  154. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  155. MODULE_LICENSE("GPL");
  156. MODULE_VERSION(DRV_MODULE_VERSION);
  157. MODULE_FIRMWARE(FIRMWARE_TG3);
  158. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  159. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  160. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  161. module_param(tg3_debug, int, 0);
  162. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  163. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  246. {}
  247. };
  248. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  249. static const struct {
  250. const char string[ETH_GSTRING_LEN];
  251. } ethtool_stats_keys[TG3_NUM_STATS] = {
  252. { "rx_octets" },
  253. { "rx_fragments" },
  254. { "rx_ucast_packets" },
  255. { "rx_mcast_packets" },
  256. { "rx_bcast_packets" },
  257. { "rx_fcs_errors" },
  258. { "rx_align_errors" },
  259. { "rx_xon_pause_rcvd" },
  260. { "rx_xoff_pause_rcvd" },
  261. { "rx_mac_ctrl_rcvd" },
  262. { "rx_xoff_entered" },
  263. { "rx_frame_too_long_errors" },
  264. { "rx_jabbers" },
  265. { "rx_undersize_packets" },
  266. { "rx_in_length_errors" },
  267. { "rx_out_length_errors" },
  268. { "rx_64_or_less_octet_packets" },
  269. { "rx_65_to_127_octet_packets" },
  270. { "rx_128_to_255_octet_packets" },
  271. { "rx_256_to_511_octet_packets" },
  272. { "rx_512_to_1023_octet_packets" },
  273. { "rx_1024_to_1522_octet_packets" },
  274. { "rx_1523_to_2047_octet_packets" },
  275. { "rx_2048_to_4095_octet_packets" },
  276. { "rx_4096_to_8191_octet_packets" },
  277. { "rx_8192_to_9022_octet_packets" },
  278. { "tx_octets" },
  279. { "tx_collisions" },
  280. { "tx_xon_sent" },
  281. { "tx_xoff_sent" },
  282. { "tx_flow_control" },
  283. { "tx_mac_errors" },
  284. { "tx_single_collisions" },
  285. { "tx_mult_collisions" },
  286. { "tx_deferred" },
  287. { "tx_excessive_collisions" },
  288. { "tx_late_collisions" },
  289. { "tx_collide_2times" },
  290. { "tx_collide_3times" },
  291. { "tx_collide_4times" },
  292. { "tx_collide_5times" },
  293. { "tx_collide_6times" },
  294. { "tx_collide_7times" },
  295. { "tx_collide_8times" },
  296. { "tx_collide_9times" },
  297. { "tx_collide_10times" },
  298. { "tx_collide_11times" },
  299. { "tx_collide_12times" },
  300. { "tx_collide_13times" },
  301. { "tx_collide_14times" },
  302. { "tx_collide_15times" },
  303. { "tx_ucast_packets" },
  304. { "tx_mcast_packets" },
  305. { "tx_bcast_packets" },
  306. { "tx_carrier_sense_errors" },
  307. { "tx_discards" },
  308. { "tx_errors" },
  309. { "dma_writeq_full" },
  310. { "dma_write_prioq_full" },
  311. { "rxbds_empty" },
  312. { "rx_discards" },
  313. { "rx_errors" },
  314. { "rx_threshold_hit" },
  315. { "dma_readq_full" },
  316. { "dma_read_prioq_full" },
  317. { "tx_comp_queue_full" },
  318. { "ring_set_send_prod_index" },
  319. { "ring_status_update" },
  320. { "nic_irqs" },
  321. { "nic_avoided_irqs" },
  322. { "nic_tx_threshold_hit" }
  323. };
  324. static const struct {
  325. const char string[ETH_GSTRING_LEN];
  326. } ethtool_test_keys[TG3_NUM_TEST] = {
  327. { "nvram test (online) " },
  328. { "link test (online) " },
  329. { "register test (offline)" },
  330. { "memory test (offline)" },
  331. { "loopback test (offline)" },
  332. { "interrupt test (offline)" },
  333. };
  334. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. writel(val, tp->regs + off);
  337. }
  338. static u32 tg3_read32(struct tg3 *tp, u32 off)
  339. {
  340. return readl(tp->regs + off);
  341. }
  342. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  343. {
  344. writel(val, tp->aperegs + off);
  345. }
  346. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  347. {
  348. return readl(tp->aperegs + off);
  349. }
  350. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  351. {
  352. unsigned long flags;
  353. spin_lock_irqsave(&tp->indirect_lock, flags);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  356. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  357. }
  358. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  359. {
  360. writel(val, tp->regs + off);
  361. readl(tp->regs + off);
  362. }
  363. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  364. {
  365. unsigned long flags;
  366. u32 val;
  367. spin_lock_irqsave(&tp->indirect_lock, flags);
  368. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  369. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  370. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  371. return val;
  372. }
  373. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  374. {
  375. unsigned long flags;
  376. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  377. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  378. TG3_64BIT_REG_LOW, val);
  379. return;
  380. }
  381. if (off == TG3_RX_STD_PROD_IDX_REG) {
  382. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  383. TG3_64BIT_REG_LOW, val);
  384. return;
  385. }
  386. spin_lock_irqsave(&tp->indirect_lock, flags);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  388. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  389. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  390. /* In indirect mode when disabling interrupts, we also need
  391. * to clear the interrupt bit in the GRC local ctrl register.
  392. */
  393. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  394. (val == 0x1)) {
  395. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  396. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  397. }
  398. }
  399. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  400. {
  401. unsigned long flags;
  402. u32 val;
  403. spin_lock_irqsave(&tp->indirect_lock, flags);
  404. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  405. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  406. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  407. return val;
  408. }
  409. /* usec_wait specifies the wait time in usec when writing to certain registers
  410. * where it is unsafe to read back the register without some delay.
  411. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  412. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  413. */
  414. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  415. {
  416. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  417. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  418. /* Non-posted methods */
  419. tp->write32(tp, off, val);
  420. else {
  421. /* Posted method */
  422. tg3_write32(tp, off, val);
  423. if (usec_wait)
  424. udelay(usec_wait);
  425. tp->read32(tp, off);
  426. }
  427. /* Wait again after the read for the posted method to guarantee that
  428. * the wait time is met.
  429. */
  430. if (usec_wait)
  431. udelay(usec_wait);
  432. }
  433. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  434. {
  435. tp->write32_mbox(tp, off, val);
  436. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  437. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  438. tp->read32_mbox(tp, off);
  439. }
  440. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  441. {
  442. void __iomem *mbox = tp->regs + off;
  443. writel(val, mbox);
  444. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  445. writel(val, mbox);
  446. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  447. readl(mbox);
  448. }
  449. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  450. {
  451. return readl(tp->regs + off + GRCMBOX_BASE);
  452. }
  453. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  454. {
  455. writel(val, tp->regs + off + GRCMBOX_BASE);
  456. }
  457. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  458. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  459. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  460. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  461. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  462. #define tw32(reg, val) tp->write32(tp, reg, val)
  463. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  464. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  465. #define tr32(reg) tp->read32(tp, reg)
  466. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  467. {
  468. unsigned long flags;
  469. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  470. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  471. return;
  472. spin_lock_irqsave(&tp->indirect_lock, flags);
  473. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  474. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  476. /* Always leave this as zero. */
  477. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  478. } else {
  479. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  480. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  481. /* Always leave this as zero. */
  482. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  483. }
  484. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  485. }
  486. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  487. {
  488. unsigned long flags;
  489. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  490. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  491. *val = 0;
  492. return;
  493. }
  494. spin_lock_irqsave(&tp->indirect_lock, flags);
  495. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  496. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  497. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  498. /* Always leave this as zero. */
  499. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  500. } else {
  501. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  502. *val = tr32(TG3PCI_MEM_WIN_DATA);
  503. /* Always leave this as zero. */
  504. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  505. }
  506. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  507. }
  508. static void tg3_ape_lock_init(struct tg3 *tp)
  509. {
  510. int i;
  511. u32 regbase;
  512. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  513. regbase = TG3_APE_LOCK_GRANT;
  514. else
  515. regbase = TG3_APE_PER_LOCK_GRANT;
  516. /* Make sure the driver hasn't any stale locks. */
  517. for (i = 0; i < 8; i++)
  518. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  519. }
  520. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  521. {
  522. int i, off;
  523. int ret = 0;
  524. u32 status, req, gnt;
  525. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  526. return 0;
  527. switch (locknum) {
  528. case TG3_APE_LOCK_GRC:
  529. case TG3_APE_LOCK_MEM:
  530. break;
  531. default:
  532. return -EINVAL;
  533. }
  534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  535. req = TG3_APE_LOCK_REQ;
  536. gnt = TG3_APE_LOCK_GRANT;
  537. } else {
  538. req = TG3_APE_PER_LOCK_REQ;
  539. gnt = TG3_APE_PER_LOCK_GRANT;
  540. }
  541. off = 4 * locknum;
  542. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  543. /* Wait for up to 1 millisecond to acquire lock. */
  544. for (i = 0; i < 100; i++) {
  545. status = tg3_ape_read32(tp, gnt + off);
  546. if (status == APE_LOCK_GRANT_DRIVER)
  547. break;
  548. udelay(10);
  549. }
  550. if (status != APE_LOCK_GRANT_DRIVER) {
  551. /* Revoke the lock request. */
  552. tg3_ape_write32(tp, gnt + off,
  553. APE_LOCK_GRANT_DRIVER);
  554. ret = -EBUSY;
  555. }
  556. return ret;
  557. }
  558. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  559. {
  560. u32 gnt;
  561. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  562. return;
  563. switch (locknum) {
  564. case TG3_APE_LOCK_GRC:
  565. case TG3_APE_LOCK_MEM:
  566. break;
  567. default:
  568. return;
  569. }
  570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  571. gnt = TG3_APE_LOCK_GRANT;
  572. else
  573. gnt = TG3_APE_PER_LOCK_GRANT;
  574. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  575. }
  576. static void tg3_disable_ints(struct tg3 *tp)
  577. {
  578. int i;
  579. tw32(TG3PCI_MISC_HOST_CTRL,
  580. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  581. for (i = 0; i < tp->irq_max; i++)
  582. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  583. }
  584. static void tg3_enable_ints(struct tg3 *tp)
  585. {
  586. int i;
  587. tp->irq_sync = 0;
  588. wmb();
  589. tw32(TG3PCI_MISC_HOST_CTRL,
  590. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  591. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  592. for (i = 0; i < tp->irq_cnt; i++) {
  593. struct tg3_napi *tnapi = &tp->napi[i];
  594. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  595. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  596. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  597. tp->coal_now |= tnapi->coal_now;
  598. }
  599. /* Force an initial interrupt */
  600. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  601. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  602. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  603. else
  604. tw32(HOSTCC_MODE, tp->coal_now);
  605. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  606. }
  607. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  608. {
  609. struct tg3 *tp = tnapi->tp;
  610. struct tg3_hw_status *sblk = tnapi->hw_status;
  611. unsigned int work_exists = 0;
  612. /* check for phy events */
  613. if (!(tp->tg3_flags &
  614. (TG3_FLAG_USE_LINKCHG_REG |
  615. TG3_FLAG_POLL_SERDES))) {
  616. if (sblk->status & SD_STATUS_LINK_CHG)
  617. work_exists = 1;
  618. }
  619. /* check for RX/TX work to do */
  620. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  621. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  622. work_exists = 1;
  623. return work_exists;
  624. }
  625. /* tg3_int_reenable
  626. * similar to tg3_enable_ints, but it accurately determines whether there
  627. * is new work pending and can return without flushing the PIO write
  628. * which reenables interrupts
  629. */
  630. static void tg3_int_reenable(struct tg3_napi *tnapi)
  631. {
  632. struct tg3 *tp = tnapi->tp;
  633. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  634. mmiowb();
  635. /* When doing tagged status, this work check is unnecessary.
  636. * The last_tag we write above tells the chip which piece of
  637. * work we've completed.
  638. */
  639. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  640. tg3_has_work(tnapi))
  641. tw32(HOSTCC_MODE, tp->coalesce_mode |
  642. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  643. }
  644. static void tg3_napi_disable(struct tg3 *tp)
  645. {
  646. int i;
  647. for (i = tp->irq_cnt - 1; i >= 0; i--)
  648. napi_disable(&tp->napi[i].napi);
  649. }
  650. static void tg3_napi_enable(struct tg3 *tp)
  651. {
  652. int i;
  653. for (i = 0; i < tp->irq_cnt; i++)
  654. napi_enable(&tp->napi[i].napi);
  655. }
  656. static inline void tg3_netif_stop(struct tg3 *tp)
  657. {
  658. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  659. tg3_napi_disable(tp);
  660. netif_tx_disable(tp->dev);
  661. }
  662. static inline void tg3_netif_start(struct tg3 *tp)
  663. {
  664. /* NOTE: unconditional netif_tx_wake_all_queues is only
  665. * appropriate so long as all callers are assured to
  666. * have free tx slots (such as after tg3_init_hw)
  667. */
  668. netif_tx_wake_all_queues(tp->dev);
  669. tg3_napi_enable(tp);
  670. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  671. tg3_enable_ints(tp);
  672. }
  673. static void tg3_switch_clocks(struct tg3 *tp)
  674. {
  675. u32 clock_ctrl;
  676. u32 orig_clock_ctrl;
  677. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  678. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  679. return;
  680. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  681. orig_clock_ctrl = clock_ctrl;
  682. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  683. CLOCK_CTRL_CLKRUN_OENABLE |
  684. 0x1f);
  685. tp->pci_clock_ctrl = clock_ctrl;
  686. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  687. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  688. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  689. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  690. }
  691. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  692. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  693. clock_ctrl |
  694. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  695. 40);
  696. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  697. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  698. 40);
  699. }
  700. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  701. }
  702. #define PHY_BUSY_LOOPS 5000
  703. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  704. {
  705. u32 frame_val;
  706. unsigned int loops;
  707. int ret;
  708. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  709. tw32_f(MAC_MI_MODE,
  710. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  711. udelay(80);
  712. }
  713. *val = 0x0;
  714. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  715. MI_COM_PHY_ADDR_MASK);
  716. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  717. MI_COM_REG_ADDR_MASK);
  718. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  719. tw32_f(MAC_MI_COM, frame_val);
  720. loops = PHY_BUSY_LOOPS;
  721. while (loops != 0) {
  722. udelay(10);
  723. frame_val = tr32(MAC_MI_COM);
  724. if ((frame_val & MI_COM_BUSY) == 0) {
  725. udelay(5);
  726. frame_val = tr32(MAC_MI_COM);
  727. break;
  728. }
  729. loops -= 1;
  730. }
  731. ret = -EBUSY;
  732. if (loops != 0) {
  733. *val = frame_val & MI_COM_DATA_MASK;
  734. ret = 0;
  735. }
  736. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  737. tw32_f(MAC_MI_MODE, tp->mi_mode);
  738. udelay(80);
  739. }
  740. return ret;
  741. }
  742. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  743. {
  744. u32 frame_val;
  745. unsigned int loops;
  746. int ret;
  747. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  748. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  749. return 0;
  750. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  751. tw32_f(MAC_MI_MODE,
  752. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  753. udelay(80);
  754. }
  755. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  756. MI_COM_PHY_ADDR_MASK);
  757. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  758. MI_COM_REG_ADDR_MASK);
  759. frame_val |= (val & MI_COM_DATA_MASK);
  760. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  761. tw32_f(MAC_MI_COM, frame_val);
  762. loops = PHY_BUSY_LOOPS;
  763. while (loops != 0) {
  764. udelay(10);
  765. frame_val = tr32(MAC_MI_COM);
  766. if ((frame_val & MI_COM_BUSY) == 0) {
  767. udelay(5);
  768. frame_val = tr32(MAC_MI_COM);
  769. break;
  770. }
  771. loops -= 1;
  772. }
  773. ret = -EBUSY;
  774. if (loops != 0)
  775. ret = 0;
  776. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  777. tw32_f(MAC_MI_MODE, tp->mi_mode);
  778. udelay(80);
  779. }
  780. return ret;
  781. }
  782. static int tg3_bmcr_reset(struct tg3 *tp)
  783. {
  784. u32 phy_control;
  785. int limit, err;
  786. /* OK, reset it, and poll the BMCR_RESET bit until it
  787. * clears or we time out.
  788. */
  789. phy_control = BMCR_RESET;
  790. err = tg3_writephy(tp, MII_BMCR, phy_control);
  791. if (err != 0)
  792. return -EBUSY;
  793. limit = 5000;
  794. while (limit--) {
  795. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  796. if (err != 0)
  797. return -EBUSY;
  798. if ((phy_control & BMCR_RESET) == 0) {
  799. udelay(40);
  800. break;
  801. }
  802. udelay(10);
  803. }
  804. if (limit < 0)
  805. return -EBUSY;
  806. return 0;
  807. }
  808. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  809. {
  810. struct tg3 *tp = bp->priv;
  811. u32 val;
  812. spin_lock_bh(&tp->lock);
  813. if (tg3_readphy(tp, reg, &val))
  814. val = -EIO;
  815. spin_unlock_bh(&tp->lock);
  816. return val;
  817. }
  818. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  819. {
  820. struct tg3 *tp = bp->priv;
  821. u32 ret = 0;
  822. spin_lock_bh(&tp->lock);
  823. if (tg3_writephy(tp, reg, val))
  824. ret = -EIO;
  825. spin_unlock_bh(&tp->lock);
  826. return ret;
  827. }
  828. static int tg3_mdio_reset(struct mii_bus *bp)
  829. {
  830. return 0;
  831. }
  832. static void tg3_mdio_config_5785(struct tg3 *tp)
  833. {
  834. u32 val;
  835. struct phy_device *phydev;
  836. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  837. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  838. case PHY_ID_BCM50610:
  839. case PHY_ID_BCM50610M:
  840. val = MAC_PHYCFG2_50610_LED_MODES;
  841. break;
  842. case PHY_ID_BCMAC131:
  843. val = MAC_PHYCFG2_AC131_LED_MODES;
  844. break;
  845. case PHY_ID_RTL8211C:
  846. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  847. break;
  848. case PHY_ID_RTL8201E:
  849. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  850. break;
  851. default:
  852. return;
  853. }
  854. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  855. tw32(MAC_PHYCFG2, val);
  856. val = tr32(MAC_PHYCFG1);
  857. val &= ~(MAC_PHYCFG1_RGMII_INT |
  858. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  859. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  860. tw32(MAC_PHYCFG1, val);
  861. return;
  862. }
  863. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  864. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  865. MAC_PHYCFG2_FMODE_MASK_MASK |
  866. MAC_PHYCFG2_GMODE_MASK_MASK |
  867. MAC_PHYCFG2_ACT_MASK_MASK |
  868. MAC_PHYCFG2_QUAL_MASK_MASK |
  869. MAC_PHYCFG2_INBAND_ENABLE;
  870. tw32(MAC_PHYCFG2, val);
  871. val = tr32(MAC_PHYCFG1);
  872. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  873. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  874. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  875. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  876. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  877. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  878. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  879. }
  880. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  881. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  882. tw32(MAC_PHYCFG1, val);
  883. val = tr32(MAC_EXT_RGMII_MODE);
  884. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  885. MAC_RGMII_MODE_RX_QUALITY |
  886. MAC_RGMII_MODE_RX_ACTIVITY |
  887. MAC_RGMII_MODE_RX_ENG_DET |
  888. MAC_RGMII_MODE_TX_ENABLE |
  889. MAC_RGMII_MODE_TX_LOWPWR |
  890. MAC_RGMII_MODE_TX_RESET);
  891. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  892. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  893. val |= MAC_RGMII_MODE_RX_INT_B |
  894. MAC_RGMII_MODE_RX_QUALITY |
  895. MAC_RGMII_MODE_RX_ACTIVITY |
  896. MAC_RGMII_MODE_RX_ENG_DET;
  897. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  898. val |= MAC_RGMII_MODE_TX_ENABLE |
  899. MAC_RGMII_MODE_TX_LOWPWR |
  900. MAC_RGMII_MODE_TX_RESET;
  901. }
  902. tw32(MAC_EXT_RGMII_MODE, val);
  903. }
  904. static void tg3_mdio_start(struct tg3 *tp)
  905. {
  906. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  907. tw32_f(MAC_MI_MODE, tp->mi_mode);
  908. udelay(80);
  909. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  911. tg3_mdio_config_5785(tp);
  912. }
  913. static int tg3_mdio_init(struct tg3 *tp)
  914. {
  915. int i;
  916. u32 reg;
  917. struct phy_device *phydev;
  918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  919. u32 funcnum, is_serdes;
  920. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  921. if (funcnum)
  922. tp->phy_addr = 2;
  923. else
  924. tp->phy_addr = 1;
  925. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  926. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  927. else
  928. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  929. TG3_CPMU_PHY_STRAP_IS_SERDES;
  930. if (is_serdes)
  931. tp->phy_addr += 7;
  932. } else
  933. tp->phy_addr = TG3_PHY_MII_ADDR;
  934. tg3_mdio_start(tp);
  935. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  936. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  937. return 0;
  938. tp->mdio_bus = mdiobus_alloc();
  939. if (tp->mdio_bus == NULL)
  940. return -ENOMEM;
  941. tp->mdio_bus->name = "tg3 mdio bus";
  942. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  943. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  944. tp->mdio_bus->priv = tp;
  945. tp->mdio_bus->parent = &tp->pdev->dev;
  946. tp->mdio_bus->read = &tg3_mdio_read;
  947. tp->mdio_bus->write = &tg3_mdio_write;
  948. tp->mdio_bus->reset = &tg3_mdio_reset;
  949. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  950. tp->mdio_bus->irq = &tp->mdio_irq[0];
  951. for (i = 0; i < PHY_MAX_ADDR; i++)
  952. tp->mdio_bus->irq[i] = PHY_POLL;
  953. /* The bus registration will look for all the PHYs on the mdio bus.
  954. * Unfortunately, it does not ensure the PHY is powered up before
  955. * accessing the PHY ID registers. A chip reset is the
  956. * quickest way to bring the device back to an operational state..
  957. */
  958. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  959. tg3_bmcr_reset(tp);
  960. i = mdiobus_register(tp->mdio_bus);
  961. if (i) {
  962. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  963. mdiobus_free(tp->mdio_bus);
  964. return i;
  965. }
  966. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  967. if (!phydev || !phydev->drv) {
  968. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  969. mdiobus_unregister(tp->mdio_bus);
  970. mdiobus_free(tp->mdio_bus);
  971. return -ENODEV;
  972. }
  973. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  974. case PHY_ID_BCM57780:
  975. phydev->interface = PHY_INTERFACE_MODE_GMII;
  976. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  977. break;
  978. case PHY_ID_BCM50610:
  979. case PHY_ID_BCM50610M:
  980. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  981. PHY_BRCM_RX_REFCLK_UNUSED |
  982. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  983. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  984. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  985. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  986. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  987. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  988. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  989. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  990. /* fallthru */
  991. case PHY_ID_RTL8211C:
  992. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  993. break;
  994. case PHY_ID_RTL8201E:
  995. case PHY_ID_BCMAC131:
  996. phydev->interface = PHY_INTERFACE_MODE_MII;
  997. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  998. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  999. break;
  1000. }
  1001. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  1002. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1003. tg3_mdio_config_5785(tp);
  1004. return 0;
  1005. }
  1006. static void tg3_mdio_fini(struct tg3 *tp)
  1007. {
  1008. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  1009. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  1010. mdiobus_unregister(tp->mdio_bus);
  1011. mdiobus_free(tp->mdio_bus);
  1012. }
  1013. }
  1014. /* tp->lock is held. */
  1015. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1016. {
  1017. u32 val;
  1018. val = tr32(GRC_RX_CPU_EVENT);
  1019. val |= GRC_RX_CPU_DRIVER_EVENT;
  1020. tw32_f(GRC_RX_CPU_EVENT, val);
  1021. tp->last_event_jiffies = jiffies;
  1022. }
  1023. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1024. /* tp->lock is held. */
  1025. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1026. {
  1027. int i;
  1028. unsigned int delay_cnt;
  1029. long time_remain;
  1030. /* If enough time has passed, no wait is necessary. */
  1031. time_remain = (long)(tp->last_event_jiffies + 1 +
  1032. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1033. (long)jiffies;
  1034. if (time_remain < 0)
  1035. return;
  1036. /* Check if we can shorten the wait time. */
  1037. delay_cnt = jiffies_to_usecs(time_remain);
  1038. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1039. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1040. delay_cnt = (delay_cnt >> 3) + 1;
  1041. for (i = 0; i < delay_cnt; i++) {
  1042. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1043. break;
  1044. udelay(8);
  1045. }
  1046. }
  1047. /* tp->lock is held. */
  1048. static void tg3_ump_link_report(struct tg3 *tp)
  1049. {
  1050. u32 reg;
  1051. u32 val;
  1052. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1053. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1054. return;
  1055. tg3_wait_for_event_ack(tp);
  1056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1057. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1058. val = 0;
  1059. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1060. val = reg << 16;
  1061. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1062. val |= (reg & 0xffff);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1064. val = 0;
  1065. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1066. val = reg << 16;
  1067. if (!tg3_readphy(tp, MII_LPA, &reg))
  1068. val |= (reg & 0xffff);
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1070. val = 0;
  1071. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1072. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1073. val = reg << 16;
  1074. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1075. val |= (reg & 0xffff);
  1076. }
  1077. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1078. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1079. val = reg << 16;
  1080. else
  1081. val = 0;
  1082. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1083. tg3_generate_fw_event(tp);
  1084. }
  1085. static void tg3_link_report(struct tg3 *tp)
  1086. {
  1087. if (!netif_carrier_ok(tp->dev)) {
  1088. netif_info(tp, link, tp->dev, "Link is down\n");
  1089. tg3_ump_link_report(tp);
  1090. } else if (netif_msg_link(tp)) {
  1091. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1092. (tp->link_config.active_speed == SPEED_1000 ?
  1093. 1000 :
  1094. (tp->link_config.active_speed == SPEED_100 ?
  1095. 100 : 10)),
  1096. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1097. "full" : "half"));
  1098. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1099. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1100. "on" : "off",
  1101. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1102. "on" : "off");
  1103. tg3_ump_link_report(tp);
  1104. }
  1105. }
  1106. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1107. {
  1108. u16 miireg;
  1109. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1110. miireg = ADVERTISE_PAUSE_CAP;
  1111. else if (flow_ctrl & FLOW_CTRL_TX)
  1112. miireg = ADVERTISE_PAUSE_ASYM;
  1113. else if (flow_ctrl & FLOW_CTRL_RX)
  1114. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1115. else
  1116. miireg = 0;
  1117. return miireg;
  1118. }
  1119. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1120. {
  1121. u16 miireg;
  1122. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1123. miireg = ADVERTISE_1000XPAUSE;
  1124. else if (flow_ctrl & FLOW_CTRL_TX)
  1125. miireg = ADVERTISE_1000XPSE_ASYM;
  1126. else if (flow_ctrl & FLOW_CTRL_RX)
  1127. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1128. else
  1129. miireg = 0;
  1130. return miireg;
  1131. }
  1132. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1133. {
  1134. u8 cap = 0;
  1135. if (lcladv & ADVERTISE_1000XPAUSE) {
  1136. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1137. if (rmtadv & LPA_1000XPAUSE)
  1138. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1139. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1140. cap = FLOW_CTRL_RX;
  1141. } else {
  1142. if (rmtadv & LPA_1000XPAUSE)
  1143. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1144. }
  1145. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1146. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1147. cap = FLOW_CTRL_TX;
  1148. }
  1149. return cap;
  1150. }
  1151. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1152. {
  1153. u8 autoneg;
  1154. u8 flowctrl = 0;
  1155. u32 old_rx_mode = tp->rx_mode;
  1156. u32 old_tx_mode = tp->tx_mode;
  1157. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1158. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1159. else
  1160. autoneg = tp->link_config.autoneg;
  1161. if (autoneg == AUTONEG_ENABLE &&
  1162. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1163. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1164. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1165. else
  1166. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1167. } else
  1168. flowctrl = tp->link_config.flowctrl;
  1169. tp->link_config.active_flowctrl = flowctrl;
  1170. if (flowctrl & FLOW_CTRL_RX)
  1171. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1172. else
  1173. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1174. if (old_rx_mode != tp->rx_mode)
  1175. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1176. if (flowctrl & FLOW_CTRL_TX)
  1177. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1178. else
  1179. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1180. if (old_tx_mode != tp->tx_mode)
  1181. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1182. }
  1183. static void tg3_adjust_link(struct net_device *dev)
  1184. {
  1185. u8 oldflowctrl, linkmesg = 0;
  1186. u32 mac_mode, lcl_adv, rmt_adv;
  1187. struct tg3 *tp = netdev_priv(dev);
  1188. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1189. spin_lock_bh(&tp->lock);
  1190. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1191. MAC_MODE_HALF_DUPLEX);
  1192. oldflowctrl = tp->link_config.active_flowctrl;
  1193. if (phydev->link) {
  1194. lcl_adv = 0;
  1195. rmt_adv = 0;
  1196. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1197. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1198. else if (phydev->speed == SPEED_1000 ||
  1199. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1200. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1201. else
  1202. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1203. if (phydev->duplex == DUPLEX_HALF)
  1204. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1205. else {
  1206. lcl_adv = tg3_advert_flowctrl_1000T(
  1207. tp->link_config.flowctrl);
  1208. if (phydev->pause)
  1209. rmt_adv = LPA_PAUSE_CAP;
  1210. if (phydev->asym_pause)
  1211. rmt_adv |= LPA_PAUSE_ASYM;
  1212. }
  1213. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1214. } else
  1215. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1216. if (mac_mode != tp->mac_mode) {
  1217. tp->mac_mode = mac_mode;
  1218. tw32_f(MAC_MODE, tp->mac_mode);
  1219. udelay(40);
  1220. }
  1221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1222. if (phydev->speed == SPEED_10)
  1223. tw32(MAC_MI_STAT,
  1224. MAC_MI_STAT_10MBPS_MODE |
  1225. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1226. else
  1227. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1228. }
  1229. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1230. tw32(MAC_TX_LENGTHS,
  1231. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1232. (6 << TX_LENGTHS_IPG_SHIFT) |
  1233. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1234. else
  1235. tw32(MAC_TX_LENGTHS,
  1236. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1237. (6 << TX_LENGTHS_IPG_SHIFT) |
  1238. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1239. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1240. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1241. phydev->speed != tp->link_config.active_speed ||
  1242. phydev->duplex != tp->link_config.active_duplex ||
  1243. oldflowctrl != tp->link_config.active_flowctrl)
  1244. linkmesg = 1;
  1245. tp->link_config.active_speed = phydev->speed;
  1246. tp->link_config.active_duplex = phydev->duplex;
  1247. spin_unlock_bh(&tp->lock);
  1248. if (linkmesg)
  1249. tg3_link_report(tp);
  1250. }
  1251. static int tg3_phy_init(struct tg3 *tp)
  1252. {
  1253. struct phy_device *phydev;
  1254. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1255. return 0;
  1256. /* Bring the PHY back to a known state. */
  1257. tg3_bmcr_reset(tp);
  1258. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1259. /* Attach the MAC to the PHY. */
  1260. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1261. phydev->dev_flags, phydev->interface);
  1262. if (IS_ERR(phydev)) {
  1263. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1264. return PTR_ERR(phydev);
  1265. }
  1266. /* Mask with MAC supported features. */
  1267. switch (phydev->interface) {
  1268. case PHY_INTERFACE_MODE_GMII:
  1269. case PHY_INTERFACE_MODE_RGMII:
  1270. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1271. phydev->supported &= (PHY_GBIT_FEATURES |
  1272. SUPPORTED_Pause |
  1273. SUPPORTED_Asym_Pause);
  1274. break;
  1275. }
  1276. /* fallthru */
  1277. case PHY_INTERFACE_MODE_MII:
  1278. phydev->supported &= (PHY_BASIC_FEATURES |
  1279. SUPPORTED_Pause |
  1280. SUPPORTED_Asym_Pause);
  1281. break;
  1282. default:
  1283. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1284. return -EINVAL;
  1285. }
  1286. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1287. phydev->advertising = phydev->supported;
  1288. return 0;
  1289. }
  1290. static void tg3_phy_start(struct tg3 *tp)
  1291. {
  1292. struct phy_device *phydev;
  1293. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1294. return;
  1295. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1296. if (tp->link_config.phy_is_low_power) {
  1297. tp->link_config.phy_is_low_power = 0;
  1298. phydev->speed = tp->link_config.orig_speed;
  1299. phydev->duplex = tp->link_config.orig_duplex;
  1300. phydev->autoneg = tp->link_config.orig_autoneg;
  1301. phydev->advertising = tp->link_config.orig_advertising;
  1302. }
  1303. phy_start(phydev);
  1304. phy_start_aneg(phydev);
  1305. }
  1306. static void tg3_phy_stop(struct tg3 *tp)
  1307. {
  1308. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1309. return;
  1310. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1311. }
  1312. static void tg3_phy_fini(struct tg3 *tp)
  1313. {
  1314. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1315. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1316. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1317. }
  1318. }
  1319. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1320. {
  1321. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1322. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1323. }
  1324. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1325. {
  1326. u32 phytest;
  1327. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1328. u32 phy;
  1329. tg3_writephy(tp, MII_TG3_FET_TEST,
  1330. phytest | MII_TG3_FET_SHADOW_EN);
  1331. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1332. if (enable)
  1333. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1334. else
  1335. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1336. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1337. }
  1338. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1339. }
  1340. }
  1341. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1342. {
  1343. u32 reg;
  1344. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1345. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1346. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1347. return;
  1348. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1349. tg3_phy_fet_toggle_apd(tp, enable);
  1350. return;
  1351. }
  1352. reg = MII_TG3_MISC_SHDW_WREN |
  1353. MII_TG3_MISC_SHDW_SCR5_SEL |
  1354. MII_TG3_MISC_SHDW_SCR5_LPED |
  1355. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1356. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1357. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1358. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1359. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1360. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1361. reg = MII_TG3_MISC_SHDW_WREN |
  1362. MII_TG3_MISC_SHDW_APD_SEL |
  1363. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1364. if (enable)
  1365. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1366. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1367. }
  1368. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1369. {
  1370. u32 phy;
  1371. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1372. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1373. return;
  1374. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1375. u32 ephy;
  1376. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1377. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1378. tg3_writephy(tp, MII_TG3_FET_TEST,
  1379. ephy | MII_TG3_FET_SHADOW_EN);
  1380. if (!tg3_readphy(tp, reg, &phy)) {
  1381. if (enable)
  1382. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1383. else
  1384. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1385. tg3_writephy(tp, reg, phy);
  1386. }
  1387. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1388. }
  1389. } else {
  1390. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1391. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1392. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1393. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1394. if (enable)
  1395. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1396. else
  1397. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1398. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1399. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1400. }
  1401. }
  1402. }
  1403. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1404. {
  1405. u32 val;
  1406. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1407. return;
  1408. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1409. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1410. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1411. (val | (1 << 15) | (1 << 4)));
  1412. }
  1413. static void tg3_phy_apply_otp(struct tg3 *tp)
  1414. {
  1415. u32 otp, phy;
  1416. if (!tp->phy_otp)
  1417. return;
  1418. otp = tp->phy_otp;
  1419. /* Enable SM_DSP clock and tx 6dB coding. */
  1420. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1421. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1422. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1423. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1424. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1425. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1426. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1427. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1428. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1429. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1430. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1431. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1432. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1433. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1434. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1435. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1436. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1437. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1438. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1439. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1440. /* Turn off SM_DSP clock. */
  1441. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1442. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1443. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1444. }
  1445. static int tg3_wait_macro_done(struct tg3 *tp)
  1446. {
  1447. int limit = 100;
  1448. while (limit--) {
  1449. u32 tmp32;
  1450. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1451. if ((tmp32 & 0x1000) == 0)
  1452. break;
  1453. }
  1454. }
  1455. if (limit < 0)
  1456. return -EBUSY;
  1457. return 0;
  1458. }
  1459. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1460. {
  1461. static const u32 test_pat[4][6] = {
  1462. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1463. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1464. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1465. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1466. };
  1467. int chan;
  1468. for (chan = 0; chan < 4; chan++) {
  1469. int i;
  1470. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1471. (chan * 0x2000) | 0x0200);
  1472. tg3_writephy(tp, 0x16, 0x0002);
  1473. for (i = 0; i < 6; i++)
  1474. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1475. test_pat[chan][i]);
  1476. tg3_writephy(tp, 0x16, 0x0202);
  1477. if (tg3_wait_macro_done(tp)) {
  1478. *resetp = 1;
  1479. return -EBUSY;
  1480. }
  1481. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1482. (chan * 0x2000) | 0x0200);
  1483. tg3_writephy(tp, 0x16, 0x0082);
  1484. if (tg3_wait_macro_done(tp)) {
  1485. *resetp = 1;
  1486. return -EBUSY;
  1487. }
  1488. tg3_writephy(tp, 0x16, 0x0802);
  1489. if (tg3_wait_macro_done(tp)) {
  1490. *resetp = 1;
  1491. return -EBUSY;
  1492. }
  1493. for (i = 0; i < 6; i += 2) {
  1494. u32 low, high;
  1495. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1496. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1497. tg3_wait_macro_done(tp)) {
  1498. *resetp = 1;
  1499. return -EBUSY;
  1500. }
  1501. low &= 0x7fff;
  1502. high &= 0x000f;
  1503. if (low != test_pat[chan][i] ||
  1504. high != test_pat[chan][i+1]) {
  1505. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1506. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1507. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1508. return -EBUSY;
  1509. }
  1510. }
  1511. }
  1512. return 0;
  1513. }
  1514. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1515. {
  1516. int chan;
  1517. for (chan = 0; chan < 4; chan++) {
  1518. int i;
  1519. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1520. (chan * 0x2000) | 0x0200);
  1521. tg3_writephy(tp, 0x16, 0x0002);
  1522. for (i = 0; i < 6; i++)
  1523. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1524. tg3_writephy(tp, 0x16, 0x0202);
  1525. if (tg3_wait_macro_done(tp))
  1526. return -EBUSY;
  1527. }
  1528. return 0;
  1529. }
  1530. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1531. {
  1532. u32 reg32, phy9_orig;
  1533. int retries, do_phy_reset, err;
  1534. retries = 10;
  1535. do_phy_reset = 1;
  1536. do {
  1537. if (do_phy_reset) {
  1538. err = tg3_bmcr_reset(tp);
  1539. if (err)
  1540. return err;
  1541. do_phy_reset = 0;
  1542. }
  1543. /* Disable transmitter and interrupt. */
  1544. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1545. continue;
  1546. reg32 |= 0x3000;
  1547. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1548. /* Set full-duplex, 1000 mbps. */
  1549. tg3_writephy(tp, MII_BMCR,
  1550. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1551. /* Set to master mode. */
  1552. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1553. continue;
  1554. tg3_writephy(tp, MII_TG3_CTRL,
  1555. (MII_TG3_CTRL_AS_MASTER |
  1556. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1557. /* Enable SM_DSP_CLOCK and 6dB. */
  1558. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1559. /* Block the PHY control access. */
  1560. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1561. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1562. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1563. if (!err)
  1564. break;
  1565. } while (--retries);
  1566. err = tg3_phy_reset_chanpat(tp);
  1567. if (err)
  1568. return err;
  1569. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1570. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1571. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1572. tg3_writephy(tp, 0x16, 0x0000);
  1573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1575. /* Set Extended packet length bit for jumbo frames */
  1576. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1577. } else {
  1578. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1579. }
  1580. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1581. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1582. reg32 &= ~0x3000;
  1583. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1584. } else if (!err)
  1585. err = -EBUSY;
  1586. return err;
  1587. }
  1588. /* This will reset the tigon3 PHY if there is no valid
  1589. * link unless the FORCE argument is non-zero.
  1590. */
  1591. static int tg3_phy_reset(struct tg3 *tp)
  1592. {
  1593. u32 cpmuctrl;
  1594. u32 phy_status;
  1595. int err;
  1596. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1597. u32 val;
  1598. val = tr32(GRC_MISC_CFG);
  1599. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1600. udelay(40);
  1601. }
  1602. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1603. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1604. if (err != 0)
  1605. return -EBUSY;
  1606. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1607. netif_carrier_off(tp->dev);
  1608. tg3_link_report(tp);
  1609. }
  1610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1613. err = tg3_phy_reset_5703_4_5(tp);
  1614. if (err)
  1615. return err;
  1616. goto out;
  1617. }
  1618. cpmuctrl = 0;
  1619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1620. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1621. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1622. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1623. tw32(TG3_CPMU_CTRL,
  1624. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1625. }
  1626. err = tg3_bmcr_reset(tp);
  1627. if (err)
  1628. return err;
  1629. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1630. u32 phy;
  1631. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1632. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1633. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1634. }
  1635. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1636. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1637. u32 val;
  1638. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1639. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1640. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1641. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1642. udelay(40);
  1643. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1644. }
  1645. }
  1646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1647. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1648. return 0;
  1649. tg3_phy_apply_otp(tp);
  1650. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1651. tg3_phy_toggle_apd(tp, true);
  1652. else
  1653. tg3_phy_toggle_apd(tp, false);
  1654. out:
  1655. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1656. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1657. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1658. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1659. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1660. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1661. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1662. }
  1663. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1664. tg3_writephy(tp, 0x1c, 0x8d68);
  1665. tg3_writephy(tp, 0x1c, 0x8d68);
  1666. }
  1667. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1668. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1669. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1670. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1671. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1672. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1673. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1674. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1675. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1676. } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1677. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1678. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1679. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1680. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1681. tg3_writephy(tp, MII_TG3_TEST1,
  1682. MII_TG3_TEST1_TRIM_EN | 0x4);
  1683. } else
  1684. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1685. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1686. }
  1687. /* Set Extended packet length bit (bit 14) on all chips that */
  1688. /* support jumbo frames */
  1689. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1690. /* Cannot do read-modify-write on 5401 */
  1691. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1692. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1693. u32 phy_reg;
  1694. /* Set bit 14 with read-modify-write to preserve other bits */
  1695. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1696. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1697. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1698. }
  1699. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1700. * jumbo frames transmission.
  1701. */
  1702. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1703. u32 phy_reg;
  1704. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1705. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1706. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1707. }
  1708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1709. /* adjust output voltage */
  1710. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1711. }
  1712. tg3_phy_toggle_automdix(tp, 1);
  1713. tg3_phy_set_wirespeed(tp);
  1714. return 0;
  1715. }
  1716. static void tg3_frob_aux_power(struct tg3 *tp)
  1717. {
  1718. struct tg3 *tp_peer = tp;
  1719. /* The GPIOs do something completely different on 57765. */
  1720. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1721. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1722. return;
  1723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1724. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1726. struct net_device *dev_peer;
  1727. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1728. /* remove_one() may have been run on the peer. */
  1729. if (!dev_peer)
  1730. tp_peer = tp;
  1731. else
  1732. tp_peer = netdev_priv(dev_peer);
  1733. }
  1734. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1735. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1736. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1737. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1740. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1741. (GRC_LCLCTRL_GPIO_OE0 |
  1742. GRC_LCLCTRL_GPIO_OE1 |
  1743. GRC_LCLCTRL_GPIO_OE2 |
  1744. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1745. GRC_LCLCTRL_GPIO_OUTPUT1),
  1746. 100);
  1747. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1748. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1749. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1750. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1751. GRC_LCLCTRL_GPIO_OE1 |
  1752. GRC_LCLCTRL_GPIO_OE2 |
  1753. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1754. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1755. tp->grc_local_ctrl;
  1756. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1757. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1758. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1759. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1760. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1761. } else {
  1762. u32 no_gpio2;
  1763. u32 grc_local_ctrl = 0;
  1764. if (tp_peer != tp &&
  1765. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1766. return;
  1767. /* Workaround to prevent overdrawing Amps. */
  1768. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1769. ASIC_REV_5714) {
  1770. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1771. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1772. grc_local_ctrl, 100);
  1773. }
  1774. /* On 5753 and variants, GPIO2 cannot be used. */
  1775. no_gpio2 = tp->nic_sram_data_cfg &
  1776. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1777. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1778. GRC_LCLCTRL_GPIO_OE1 |
  1779. GRC_LCLCTRL_GPIO_OE2 |
  1780. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1781. GRC_LCLCTRL_GPIO_OUTPUT2;
  1782. if (no_gpio2) {
  1783. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1784. GRC_LCLCTRL_GPIO_OUTPUT2);
  1785. }
  1786. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1787. grc_local_ctrl, 100);
  1788. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1789. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1790. grc_local_ctrl, 100);
  1791. if (!no_gpio2) {
  1792. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1793. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1794. grc_local_ctrl, 100);
  1795. }
  1796. }
  1797. } else {
  1798. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1799. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1800. if (tp_peer != tp &&
  1801. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1802. return;
  1803. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1804. (GRC_LCLCTRL_GPIO_OE1 |
  1805. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1806. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1807. GRC_LCLCTRL_GPIO_OE1, 100);
  1808. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1809. (GRC_LCLCTRL_GPIO_OE1 |
  1810. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1811. }
  1812. }
  1813. }
  1814. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1815. {
  1816. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1817. return 1;
  1818. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1819. if (speed != SPEED_10)
  1820. return 1;
  1821. } else if (speed == SPEED_10)
  1822. return 1;
  1823. return 0;
  1824. }
  1825. static int tg3_setup_phy(struct tg3 *, int);
  1826. #define RESET_KIND_SHUTDOWN 0
  1827. #define RESET_KIND_INIT 1
  1828. #define RESET_KIND_SUSPEND 2
  1829. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1830. static int tg3_halt_cpu(struct tg3 *, u32);
  1831. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1832. {
  1833. u32 val;
  1834. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1836. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1837. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1838. sg_dig_ctrl |=
  1839. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1840. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1841. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1842. }
  1843. return;
  1844. }
  1845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1846. tg3_bmcr_reset(tp);
  1847. val = tr32(GRC_MISC_CFG);
  1848. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1849. udelay(40);
  1850. return;
  1851. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1852. u32 phytest;
  1853. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1854. u32 phy;
  1855. tg3_writephy(tp, MII_ADVERTISE, 0);
  1856. tg3_writephy(tp, MII_BMCR,
  1857. BMCR_ANENABLE | BMCR_ANRESTART);
  1858. tg3_writephy(tp, MII_TG3_FET_TEST,
  1859. phytest | MII_TG3_FET_SHADOW_EN);
  1860. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1861. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1862. tg3_writephy(tp,
  1863. MII_TG3_FET_SHDW_AUXMODE4,
  1864. phy);
  1865. }
  1866. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1867. }
  1868. return;
  1869. } else if (do_low_power) {
  1870. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1871. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1872. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1873. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1874. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1875. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1876. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1877. }
  1878. /* The PHY should not be powered down on some chips because
  1879. * of bugs.
  1880. */
  1881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1882. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1883. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1884. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1885. return;
  1886. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1887. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1888. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1889. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1890. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1891. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1892. }
  1893. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1894. }
  1895. /* tp->lock is held. */
  1896. static int tg3_nvram_lock(struct tg3 *tp)
  1897. {
  1898. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1899. int i;
  1900. if (tp->nvram_lock_cnt == 0) {
  1901. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1902. for (i = 0; i < 8000; i++) {
  1903. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1904. break;
  1905. udelay(20);
  1906. }
  1907. if (i == 8000) {
  1908. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1909. return -ENODEV;
  1910. }
  1911. }
  1912. tp->nvram_lock_cnt++;
  1913. }
  1914. return 0;
  1915. }
  1916. /* tp->lock is held. */
  1917. static void tg3_nvram_unlock(struct tg3 *tp)
  1918. {
  1919. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1920. if (tp->nvram_lock_cnt > 0)
  1921. tp->nvram_lock_cnt--;
  1922. if (tp->nvram_lock_cnt == 0)
  1923. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1924. }
  1925. }
  1926. /* tp->lock is held. */
  1927. static void tg3_enable_nvram_access(struct tg3 *tp)
  1928. {
  1929. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1930. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1931. u32 nvaccess = tr32(NVRAM_ACCESS);
  1932. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1933. }
  1934. }
  1935. /* tp->lock is held. */
  1936. static void tg3_disable_nvram_access(struct tg3 *tp)
  1937. {
  1938. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1939. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1940. u32 nvaccess = tr32(NVRAM_ACCESS);
  1941. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1942. }
  1943. }
  1944. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1945. u32 offset, u32 *val)
  1946. {
  1947. u32 tmp;
  1948. int i;
  1949. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1950. return -EINVAL;
  1951. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1952. EEPROM_ADDR_DEVID_MASK |
  1953. EEPROM_ADDR_READ);
  1954. tw32(GRC_EEPROM_ADDR,
  1955. tmp |
  1956. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1957. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1958. EEPROM_ADDR_ADDR_MASK) |
  1959. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1960. for (i = 0; i < 1000; i++) {
  1961. tmp = tr32(GRC_EEPROM_ADDR);
  1962. if (tmp & EEPROM_ADDR_COMPLETE)
  1963. break;
  1964. msleep(1);
  1965. }
  1966. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1967. return -EBUSY;
  1968. tmp = tr32(GRC_EEPROM_DATA);
  1969. /*
  1970. * The data will always be opposite the native endian
  1971. * format. Perform a blind byteswap to compensate.
  1972. */
  1973. *val = swab32(tmp);
  1974. return 0;
  1975. }
  1976. #define NVRAM_CMD_TIMEOUT 10000
  1977. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1978. {
  1979. int i;
  1980. tw32(NVRAM_CMD, nvram_cmd);
  1981. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1982. udelay(10);
  1983. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1984. udelay(10);
  1985. break;
  1986. }
  1987. }
  1988. if (i == NVRAM_CMD_TIMEOUT)
  1989. return -EBUSY;
  1990. return 0;
  1991. }
  1992. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1993. {
  1994. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1995. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1996. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1997. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1998. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1999. addr = ((addr / tp->nvram_pagesize) <<
  2000. ATMEL_AT45DB0X1B_PAGE_POS) +
  2001. (addr % tp->nvram_pagesize);
  2002. return addr;
  2003. }
  2004. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2005. {
  2006. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2007. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2008. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2009. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2010. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2011. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2012. tp->nvram_pagesize) +
  2013. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2014. return addr;
  2015. }
  2016. /* NOTE: Data read in from NVRAM is byteswapped according to
  2017. * the byteswapping settings for all other register accesses.
  2018. * tg3 devices are BE devices, so on a BE machine, the data
  2019. * returned will be exactly as it is seen in NVRAM. On a LE
  2020. * machine, the 32-bit value will be byteswapped.
  2021. */
  2022. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2023. {
  2024. int ret;
  2025. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2026. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2027. offset = tg3_nvram_phys_addr(tp, offset);
  2028. if (offset > NVRAM_ADDR_MSK)
  2029. return -EINVAL;
  2030. ret = tg3_nvram_lock(tp);
  2031. if (ret)
  2032. return ret;
  2033. tg3_enable_nvram_access(tp);
  2034. tw32(NVRAM_ADDR, offset);
  2035. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2036. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2037. if (ret == 0)
  2038. *val = tr32(NVRAM_RDDATA);
  2039. tg3_disable_nvram_access(tp);
  2040. tg3_nvram_unlock(tp);
  2041. return ret;
  2042. }
  2043. /* Ensures NVRAM data is in bytestream format. */
  2044. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2045. {
  2046. u32 v;
  2047. int res = tg3_nvram_read(tp, offset, &v);
  2048. if (!res)
  2049. *val = cpu_to_be32(v);
  2050. return res;
  2051. }
  2052. /* tp->lock is held. */
  2053. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2054. {
  2055. u32 addr_high, addr_low;
  2056. int i;
  2057. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2058. tp->dev->dev_addr[1]);
  2059. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2060. (tp->dev->dev_addr[3] << 16) |
  2061. (tp->dev->dev_addr[4] << 8) |
  2062. (tp->dev->dev_addr[5] << 0));
  2063. for (i = 0; i < 4; i++) {
  2064. if (i == 1 && skip_mac_1)
  2065. continue;
  2066. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2067. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2068. }
  2069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2071. for (i = 0; i < 12; i++) {
  2072. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2073. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2074. }
  2075. }
  2076. addr_high = (tp->dev->dev_addr[0] +
  2077. tp->dev->dev_addr[1] +
  2078. tp->dev->dev_addr[2] +
  2079. tp->dev->dev_addr[3] +
  2080. tp->dev->dev_addr[4] +
  2081. tp->dev->dev_addr[5]) &
  2082. TX_BACKOFF_SEED_MASK;
  2083. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2084. }
  2085. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2086. {
  2087. u32 misc_host_ctrl;
  2088. bool device_should_wake, do_low_power;
  2089. /* Make sure register accesses (indirect or otherwise)
  2090. * will function correctly.
  2091. */
  2092. pci_write_config_dword(tp->pdev,
  2093. TG3PCI_MISC_HOST_CTRL,
  2094. tp->misc_host_ctrl);
  2095. switch (state) {
  2096. case PCI_D0:
  2097. pci_enable_wake(tp->pdev, state, false);
  2098. pci_set_power_state(tp->pdev, PCI_D0);
  2099. /* Switch out of Vaux if it is a NIC */
  2100. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2101. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2102. return 0;
  2103. case PCI_D1:
  2104. case PCI_D2:
  2105. case PCI_D3hot:
  2106. break;
  2107. default:
  2108. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2109. state);
  2110. return -EINVAL;
  2111. }
  2112. /* Restore the CLKREQ setting. */
  2113. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2114. u16 lnkctl;
  2115. pci_read_config_word(tp->pdev,
  2116. tp->pcie_cap + PCI_EXP_LNKCTL,
  2117. &lnkctl);
  2118. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2119. pci_write_config_word(tp->pdev,
  2120. tp->pcie_cap + PCI_EXP_LNKCTL,
  2121. lnkctl);
  2122. }
  2123. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2124. tw32(TG3PCI_MISC_HOST_CTRL,
  2125. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2126. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2127. device_may_wakeup(&tp->pdev->dev) &&
  2128. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2129. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2130. do_low_power = false;
  2131. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2132. !tp->link_config.phy_is_low_power) {
  2133. struct phy_device *phydev;
  2134. u32 phyid, advertising;
  2135. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2136. tp->link_config.phy_is_low_power = 1;
  2137. tp->link_config.orig_speed = phydev->speed;
  2138. tp->link_config.orig_duplex = phydev->duplex;
  2139. tp->link_config.orig_autoneg = phydev->autoneg;
  2140. tp->link_config.orig_advertising = phydev->advertising;
  2141. advertising = ADVERTISED_TP |
  2142. ADVERTISED_Pause |
  2143. ADVERTISED_Autoneg |
  2144. ADVERTISED_10baseT_Half;
  2145. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2146. device_should_wake) {
  2147. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2148. advertising |=
  2149. ADVERTISED_100baseT_Half |
  2150. ADVERTISED_100baseT_Full |
  2151. ADVERTISED_10baseT_Full;
  2152. else
  2153. advertising |= ADVERTISED_10baseT_Full;
  2154. }
  2155. phydev->advertising = advertising;
  2156. phy_start_aneg(phydev);
  2157. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2158. if (phyid != PHY_ID_BCMAC131) {
  2159. phyid &= PHY_BCM_OUI_MASK;
  2160. if (phyid == PHY_BCM_OUI_1 ||
  2161. phyid == PHY_BCM_OUI_2 ||
  2162. phyid == PHY_BCM_OUI_3)
  2163. do_low_power = true;
  2164. }
  2165. }
  2166. } else {
  2167. do_low_power = true;
  2168. if (tp->link_config.phy_is_low_power == 0) {
  2169. tp->link_config.phy_is_low_power = 1;
  2170. tp->link_config.orig_speed = tp->link_config.speed;
  2171. tp->link_config.orig_duplex = tp->link_config.duplex;
  2172. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2173. }
  2174. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2175. tp->link_config.speed = SPEED_10;
  2176. tp->link_config.duplex = DUPLEX_HALF;
  2177. tp->link_config.autoneg = AUTONEG_ENABLE;
  2178. tg3_setup_phy(tp, 0);
  2179. }
  2180. }
  2181. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2182. u32 val;
  2183. val = tr32(GRC_VCPU_EXT_CTRL);
  2184. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2185. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2186. int i;
  2187. u32 val;
  2188. for (i = 0; i < 200; i++) {
  2189. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2190. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2191. break;
  2192. msleep(1);
  2193. }
  2194. }
  2195. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2196. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2197. WOL_DRV_STATE_SHUTDOWN |
  2198. WOL_DRV_WOL |
  2199. WOL_SET_MAGIC_PKT);
  2200. if (device_should_wake) {
  2201. u32 mac_mode;
  2202. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2203. if (do_low_power) {
  2204. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2205. udelay(40);
  2206. }
  2207. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2208. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2209. else
  2210. mac_mode = MAC_MODE_PORT_MODE_MII;
  2211. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2212. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2213. ASIC_REV_5700) {
  2214. u32 speed = (tp->tg3_flags &
  2215. TG3_FLAG_WOL_SPEED_100MB) ?
  2216. SPEED_100 : SPEED_10;
  2217. if (tg3_5700_link_polarity(tp, speed))
  2218. mac_mode |= MAC_MODE_LINK_POLARITY;
  2219. else
  2220. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2221. }
  2222. } else {
  2223. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2224. }
  2225. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2226. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2227. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2228. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2229. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2230. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2231. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2232. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2233. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2234. mac_mode |= tp->mac_mode &
  2235. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2236. if (mac_mode & MAC_MODE_APE_TX_EN)
  2237. mac_mode |= MAC_MODE_TDE_ENABLE;
  2238. }
  2239. tw32_f(MAC_MODE, mac_mode);
  2240. udelay(100);
  2241. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2242. udelay(10);
  2243. }
  2244. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2245. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2246. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2247. u32 base_val;
  2248. base_val = tp->pci_clock_ctrl;
  2249. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2250. CLOCK_CTRL_TXCLK_DISABLE);
  2251. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2252. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2253. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2254. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2255. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2256. /* do nothing */
  2257. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2258. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2259. u32 newbits1, newbits2;
  2260. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2261. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2262. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2263. CLOCK_CTRL_TXCLK_DISABLE |
  2264. CLOCK_CTRL_ALTCLK);
  2265. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2266. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2267. newbits1 = CLOCK_CTRL_625_CORE;
  2268. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2269. } else {
  2270. newbits1 = CLOCK_CTRL_ALTCLK;
  2271. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2272. }
  2273. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2274. 40);
  2275. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2276. 40);
  2277. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2278. u32 newbits3;
  2279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2281. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2282. CLOCK_CTRL_TXCLK_DISABLE |
  2283. CLOCK_CTRL_44MHZ_CORE);
  2284. } else {
  2285. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2286. }
  2287. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2288. tp->pci_clock_ctrl | newbits3, 40);
  2289. }
  2290. }
  2291. if (!(device_should_wake) &&
  2292. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2293. tg3_power_down_phy(tp, do_low_power);
  2294. tg3_frob_aux_power(tp);
  2295. /* Workaround for unstable PLL clock */
  2296. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2297. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2298. u32 val = tr32(0x7d00);
  2299. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2300. tw32(0x7d00, val);
  2301. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2302. int err;
  2303. err = tg3_nvram_lock(tp);
  2304. tg3_halt_cpu(tp, RX_CPU_BASE);
  2305. if (!err)
  2306. tg3_nvram_unlock(tp);
  2307. }
  2308. }
  2309. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2310. if (device_should_wake)
  2311. pci_enable_wake(tp->pdev, state, true);
  2312. /* Finally, set the new power state. */
  2313. pci_set_power_state(tp->pdev, state);
  2314. return 0;
  2315. }
  2316. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2317. {
  2318. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2319. case MII_TG3_AUX_STAT_10HALF:
  2320. *speed = SPEED_10;
  2321. *duplex = DUPLEX_HALF;
  2322. break;
  2323. case MII_TG3_AUX_STAT_10FULL:
  2324. *speed = SPEED_10;
  2325. *duplex = DUPLEX_FULL;
  2326. break;
  2327. case MII_TG3_AUX_STAT_100HALF:
  2328. *speed = SPEED_100;
  2329. *duplex = DUPLEX_HALF;
  2330. break;
  2331. case MII_TG3_AUX_STAT_100FULL:
  2332. *speed = SPEED_100;
  2333. *duplex = DUPLEX_FULL;
  2334. break;
  2335. case MII_TG3_AUX_STAT_1000HALF:
  2336. *speed = SPEED_1000;
  2337. *duplex = DUPLEX_HALF;
  2338. break;
  2339. case MII_TG3_AUX_STAT_1000FULL:
  2340. *speed = SPEED_1000;
  2341. *duplex = DUPLEX_FULL;
  2342. break;
  2343. default:
  2344. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2345. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2346. SPEED_10;
  2347. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2348. DUPLEX_HALF;
  2349. break;
  2350. }
  2351. *speed = SPEED_INVALID;
  2352. *duplex = DUPLEX_INVALID;
  2353. break;
  2354. }
  2355. }
  2356. static void tg3_phy_copper_begin(struct tg3 *tp)
  2357. {
  2358. u32 new_adv;
  2359. int i;
  2360. if (tp->link_config.phy_is_low_power) {
  2361. /* Entering low power mode. Disable gigabit and
  2362. * 100baseT advertisements.
  2363. */
  2364. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2365. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2366. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2367. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2368. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2369. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2370. } else if (tp->link_config.speed == SPEED_INVALID) {
  2371. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2372. tp->link_config.advertising &=
  2373. ~(ADVERTISED_1000baseT_Half |
  2374. ADVERTISED_1000baseT_Full);
  2375. new_adv = ADVERTISE_CSMA;
  2376. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2377. new_adv |= ADVERTISE_10HALF;
  2378. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2379. new_adv |= ADVERTISE_10FULL;
  2380. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2381. new_adv |= ADVERTISE_100HALF;
  2382. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2383. new_adv |= ADVERTISE_100FULL;
  2384. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2385. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2386. if (tp->link_config.advertising &
  2387. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2388. new_adv = 0;
  2389. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2390. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2391. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2392. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2393. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2394. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2395. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2396. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2397. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2398. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2399. } else {
  2400. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2401. }
  2402. } else {
  2403. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2404. new_adv |= ADVERTISE_CSMA;
  2405. /* Asking for a specific link mode. */
  2406. if (tp->link_config.speed == SPEED_1000) {
  2407. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2408. if (tp->link_config.duplex == DUPLEX_FULL)
  2409. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2410. else
  2411. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2412. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2413. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2414. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2415. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2416. } else {
  2417. if (tp->link_config.speed == SPEED_100) {
  2418. if (tp->link_config.duplex == DUPLEX_FULL)
  2419. new_adv |= ADVERTISE_100FULL;
  2420. else
  2421. new_adv |= ADVERTISE_100HALF;
  2422. } else {
  2423. if (tp->link_config.duplex == DUPLEX_FULL)
  2424. new_adv |= ADVERTISE_10FULL;
  2425. else
  2426. new_adv |= ADVERTISE_10HALF;
  2427. }
  2428. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2429. new_adv = 0;
  2430. }
  2431. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2432. }
  2433. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2434. tp->link_config.speed != SPEED_INVALID) {
  2435. u32 bmcr, orig_bmcr;
  2436. tp->link_config.active_speed = tp->link_config.speed;
  2437. tp->link_config.active_duplex = tp->link_config.duplex;
  2438. bmcr = 0;
  2439. switch (tp->link_config.speed) {
  2440. default:
  2441. case SPEED_10:
  2442. break;
  2443. case SPEED_100:
  2444. bmcr |= BMCR_SPEED100;
  2445. break;
  2446. case SPEED_1000:
  2447. bmcr |= TG3_BMCR_SPEED1000;
  2448. break;
  2449. }
  2450. if (tp->link_config.duplex == DUPLEX_FULL)
  2451. bmcr |= BMCR_FULLDPLX;
  2452. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2453. (bmcr != orig_bmcr)) {
  2454. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2455. for (i = 0; i < 1500; i++) {
  2456. u32 tmp;
  2457. udelay(10);
  2458. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2459. tg3_readphy(tp, MII_BMSR, &tmp))
  2460. continue;
  2461. if (!(tmp & BMSR_LSTATUS)) {
  2462. udelay(40);
  2463. break;
  2464. }
  2465. }
  2466. tg3_writephy(tp, MII_BMCR, bmcr);
  2467. udelay(40);
  2468. }
  2469. } else {
  2470. tg3_writephy(tp, MII_BMCR,
  2471. BMCR_ANENABLE | BMCR_ANRESTART);
  2472. }
  2473. }
  2474. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2475. {
  2476. int err;
  2477. /* Turn off tap power management. */
  2478. /* Set Extended packet length bit */
  2479. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2480. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2481. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2482. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2483. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2484. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2485. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2486. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2487. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2488. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2489. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2490. udelay(40);
  2491. return err;
  2492. }
  2493. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2494. {
  2495. u32 adv_reg, all_mask = 0;
  2496. if (mask & ADVERTISED_10baseT_Half)
  2497. all_mask |= ADVERTISE_10HALF;
  2498. if (mask & ADVERTISED_10baseT_Full)
  2499. all_mask |= ADVERTISE_10FULL;
  2500. if (mask & ADVERTISED_100baseT_Half)
  2501. all_mask |= ADVERTISE_100HALF;
  2502. if (mask & ADVERTISED_100baseT_Full)
  2503. all_mask |= ADVERTISE_100FULL;
  2504. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2505. return 0;
  2506. if ((adv_reg & all_mask) != all_mask)
  2507. return 0;
  2508. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2509. u32 tg3_ctrl;
  2510. all_mask = 0;
  2511. if (mask & ADVERTISED_1000baseT_Half)
  2512. all_mask |= ADVERTISE_1000HALF;
  2513. if (mask & ADVERTISED_1000baseT_Full)
  2514. all_mask |= ADVERTISE_1000FULL;
  2515. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2516. return 0;
  2517. if ((tg3_ctrl & all_mask) != all_mask)
  2518. return 0;
  2519. }
  2520. return 1;
  2521. }
  2522. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2523. {
  2524. u32 curadv, reqadv;
  2525. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2526. return 1;
  2527. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2528. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2529. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2530. if (curadv != reqadv)
  2531. return 0;
  2532. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2533. tg3_readphy(tp, MII_LPA, rmtadv);
  2534. } else {
  2535. /* Reprogram the advertisement register, even if it
  2536. * does not affect the current link. If the link
  2537. * gets renegotiated in the future, we can save an
  2538. * additional renegotiation cycle by advertising
  2539. * it correctly in the first place.
  2540. */
  2541. if (curadv != reqadv) {
  2542. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2543. ADVERTISE_PAUSE_ASYM);
  2544. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2545. }
  2546. }
  2547. return 1;
  2548. }
  2549. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2550. {
  2551. int current_link_up;
  2552. u32 bmsr, dummy;
  2553. u32 lcl_adv, rmt_adv;
  2554. u16 current_speed;
  2555. u8 current_duplex;
  2556. int i, err;
  2557. tw32(MAC_EVENT, 0);
  2558. tw32_f(MAC_STATUS,
  2559. (MAC_STATUS_SYNC_CHANGED |
  2560. MAC_STATUS_CFG_CHANGED |
  2561. MAC_STATUS_MI_COMPLETION |
  2562. MAC_STATUS_LNKSTATE_CHANGED));
  2563. udelay(40);
  2564. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2565. tw32_f(MAC_MI_MODE,
  2566. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2567. udelay(80);
  2568. }
  2569. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2570. /* Some third-party PHYs need to be reset on link going
  2571. * down.
  2572. */
  2573. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2576. netif_carrier_ok(tp->dev)) {
  2577. tg3_readphy(tp, MII_BMSR, &bmsr);
  2578. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2579. !(bmsr & BMSR_LSTATUS))
  2580. force_reset = 1;
  2581. }
  2582. if (force_reset)
  2583. tg3_phy_reset(tp);
  2584. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2585. tg3_readphy(tp, MII_BMSR, &bmsr);
  2586. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2587. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2588. bmsr = 0;
  2589. if (!(bmsr & BMSR_LSTATUS)) {
  2590. err = tg3_init_5401phy_dsp(tp);
  2591. if (err)
  2592. return err;
  2593. tg3_readphy(tp, MII_BMSR, &bmsr);
  2594. for (i = 0; i < 1000; i++) {
  2595. udelay(10);
  2596. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2597. (bmsr & BMSR_LSTATUS)) {
  2598. udelay(40);
  2599. break;
  2600. }
  2601. }
  2602. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2603. TG3_PHY_REV_BCM5401_B0 &&
  2604. !(bmsr & BMSR_LSTATUS) &&
  2605. tp->link_config.active_speed == SPEED_1000) {
  2606. err = tg3_phy_reset(tp);
  2607. if (!err)
  2608. err = tg3_init_5401phy_dsp(tp);
  2609. if (err)
  2610. return err;
  2611. }
  2612. }
  2613. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2614. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2615. /* 5701 {A0,B0} CRC bug workaround */
  2616. tg3_writephy(tp, 0x15, 0x0a75);
  2617. tg3_writephy(tp, 0x1c, 0x8c68);
  2618. tg3_writephy(tp, 0x1c, 0x8d68);
  2619. tg3_writephy(tp, 0x1c, 0x8c68);
  2620. }
  2621. /* Clear pending interrupts... */
  2622. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2623. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2624. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2625. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2626. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2627. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2629. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2630. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2631. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2632. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2633. else
  2634. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2635. }
  2636. current_link_up = 0;
  2637. current_speed = SPEED_INVALID;
  2638. current_duplex = DUPLEX_INVALID;
  2639. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2640. u32 val;
  2641. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2642. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2643. if (!(val & (1 << 10))) {
  2644. val |= (1 << 10);
  2645. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2646. goto relink;
  2647. }
  2648. }
  2649. bmsr = 0;
  2650. for (i = 0; i < 100; i++) {
  2651. tg3_readphy(tp, MII_BMSR, &bmsr);
  2652. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2653. (bmsr & BMSR_LSTATUS))
  2654. break;
  2655. udelay(40);
  2656. }
  2657. if (bmsr & BMSR_LSTATUS) {
  2658. u32 aux_stat, bmcr;
  2659. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2660. for (i = 0; i < 2000; i++) {
  2661. udelay(10);
  2662. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2663. aux_stat)
  2664. break;
  2665. }
  2666. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2667. &current_speed,
  2668. &current_duplex);
  2669. bmcr = 0;
  2670. for (i = 0; i < 200; i++) {
  2671. tg3_readphy(tp, MII_BMCR, &bmcr);
  2672. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2673. continue;
  2674. if (bmcr && bmcr != 0x7fff)
  2675. break;
  2676. udelay(10);
  2677. }
  2678. lcl_adv = 0;
  2679. rmt_adv = 0;
  2680. tp->link_config.active_speed = current_speed;
  2681. tp->link_config.active_duplex = current_duplex;
  2682. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2683. if ((bmcr & BMCR_ANENABLE) &&
  2684. tg3_copper_is_advertising_all(tp,
  2685. tp->link_config.advertising)) {
  2686. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2687. &rmt_adv))
  2688. current_link_up = 1;
  2689. }
  2690. } else {
  2691. if (!(bmcr & BMCR_ANENABLE) &&
  2692. tp->link_config.speed == current_speed &&
  2693. tp->link_config.duplex == current_duplex &&
  2694. tp->link_config.flowctrl ==
  2695. tp->link_config.active_flowctrl) {
  2696. current_link_up = 1;
  2697. }
  2698. }
  2699. if (current_link_up == 1 &&
  2700. tp->link_config.active_duplex == DUPLEX_FULL)
  2701. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2702. }
  2703. relink:
  2704. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2705. u32 tmp;
  2706. tg3_phy_copper_begin(tp);
  2707. tg3_readphy(tp, MII_BMSR, &tmp);
  2708. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2709. (tmp & BMSR_LSTATUS))
  2710. current_link_up = 1;
  2711. }
  2712. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2713. if (current_link_up == 1) {
  2714. if (tp->link_config.active_speed == SPEED_100 ||
  2715. tp->link_config.active_speed == SPEED_10)
  2716. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2717. else
  2718. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2719. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2720. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2721. else
  2722. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2723. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2724. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2725. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2726. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2727. if (current_link_up == 1 &&
  2728. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2729. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2730. else
  2731. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2732. }
  2733. /* ??? Without this setting Netgear GA302T PHY does not
  2734. * ??? send/receive packets...
  2735. */
  2736. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2737. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2738. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2739. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2740. udelay(80);
  2741. }
  2742. tw32_f(MAC_MODE, tp->mac_mode);
  2743. udelay(40);
  2744. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2745. /* Polled via timer. */
  2746. tw32_f(MAC_EVENT, 0);
  2747. } else {
  2748. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2749. }
  2750. udelay(40);
  2751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2752. current_link_up == 1 &&
  2753. tp->link_config.active_speed == SPEED_1000 &&
  2754. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2755. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2756. udelay(120);
  2757. tw32_f(MAC_STATUS,
  2758. (MAC_STATUS_SYNC_CHANGED |
  2759. MAC_STATUS_CFG_CHANGED));
  2760. udelay(40);
  2761. tg3_write_mem(tp,
  2762. NIC_SRAM_FIRMWARE_MBOX,
  2763. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2764. }
  2765. /* Prevent send BD corruption. */
  2766. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2767. u16 oldlnkctl, newlnkctl;
  2768. pci_read_config_word(tp->pdev,
  2769. tp->pcie_cap + PCI_EXP_LNKCTL,
  2770. &oldlnkctl);
  2771. if (tp->link_config.active_speed == SPEED_100 ||
  2772. tp->link_config.active_speed == SPEED_10)
  2773. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2774. else
  2775. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2776. if (newlnkctl != oldlnkctl)
  2777. pci_write_config_word(tp->pdev,
  2778. tp->pcie_cap + PCI_EXP_LNKCTL,
  2779. newlnkctl);
  2780. }
  2781. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2782. if (current_link_up)
  2783. netif_carrier_on(tp->dev);
  2784. else
  2785. netif_carrier_off(tp->dev);
  2786. tg3_link_report(tp);
  2787. }
  2788. return 0;
  2789. }
  2790. struct tg3_fiber_aneginfo {
  2791. int state;
  2792. #define ANEG_STATE_UNKNOWN 0
  2793. #define ANEG_STATE_AN_ENABLE 1
  2794. #define ANEG_STATE_RESTART_INIT 2
  2795. #define ANEG_STATE_RESTART 3
  2796. #define ANEG_STATE_DISABLE_LINK_OK 4
  2797. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2798. #define ANEG_STATE_ABILITY_DETECT 6
  2799. #define ANEG_STATE_ACK_DETECT_INIT 7
  2800. #define ANEG_STATE_ACK_DETECT 8
  2801. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2802. #define ANEG_STATE_COMPLETE_ACK 10
  2803. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2804. #define ANEG_STATE_IDLE_DETECT 12
  2805. #define ANEG_STATE_LINK_OK 13
  2806. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2807. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2808. u32 flags;
  2809. #define MR_AN_ENABLE 0x00000001
  2810. #define MR_RESTART_AN 0x00000002
  2811. #define MR_AN_COMPLETE 0x00000004
  2812. #define MR_PAGE_RX 0x00000008
  2813. #define MR_NP_LOADED 0x00000010
  2814. #define MR_TOGGLE_TX 0x00000020
  2815. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2816. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2817. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2818. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2819. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2820. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2821. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2822. #define MR_TOGGLE_RX 0x00002000
  2823. #define MR_NP_RX 0x00004000
  2824. #define MR_LINK_OK 0x80000000
  2825. unsigned long link_time, cur_time;
  2826. u32 ability_match_cfg;
  2827. int ability_match_count;
  2828. char ability_match, idle_match, ack_match;
  2829. u32 txconfig, rxconfig;
  2830. #define ANEG_CFG_NP 0x00000080
  2831. #define ANEG_CFG_ACK 0x00000040
  2832. #define ANEG_CFG_RF2 0x00000020
  2833. #define ANEG_CFG_RF1 0x00000010
  2834. #define ANEG_CFG_PS2 0x00000001
  2835. #define ANEG_CFG_PS1 0x00008000
  2836. #define ANEG_CFG_HD 0x00004000
  2837. #define ANEG_CFG_FD 0x00002000
  2838. #define ANEG_CFG_INVAL 0x00001f06
  2839. };
  2840. #define ANEG_OK 0
  2841. #define ANEG_DONE 1
  2842. #define ANEG_TIMER_ENAB 2
  2843. #define ANEG_FAILED -1
  2844. #define ANEG_STATE_SETTLE_TIME 10000
  2845. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2846. struct tg3_fiber_aneginfo *ap)
  2847. {
  2848. u16 flowctrl;
  2849. unsigned long delta;
  2850. u32 rx_cfg_reg;
  2851. int ret;
  2852. if (ap->state == ANEG_STATE_UNKNOWN) {
  2853. ap->rxconfig = 0;
  2854. ap->link_time = 0;
  2855. ap->cur_time = 0;
  2856. ap->ability_match_cfg = 0;
  2857. ap->ability_match_count = 0;
  2858. ap->ability_match = 0;
  2859. ap->idle_match = 0;
  2860. ap->ack_match = 0;
  2861. }
  2862. ap->cur_time++;
  2863. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2864. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2865. if (rx_cfg_reg != ap->ability_match_cfg) {
  2866. ap->ability_match_cfg = rx_cfg_reg;
  2867. ap->ability_match = 0;
  2868. ap->ability_match_count = 0;
  2869. } else {
  2870. if (++ap->ability_match_count > 1) {
  2871. ap->ability_match = 1;
  2872. ap->ability_match_cfg = rx_cfg_reg;
  2873. }
  2874. }
  2875. if (rx_cfg_reg & ANEG_CFG_ACK)
  2876. ap->ack_match = 1;
  2877. else
  2878. ap->ack_match = 0;
  2879. ap->idle_match = 0;
  2880. } else {
  2881. ap->idle_match = 1;
  2882. ap->ability_match_cfg = 0;
  2883. ap->ability_match_count = 0;
  2884. ap->ability_match = 0;
  2885. ap->ack_match = 0;
  2886. rx_cfg_reg = 0;
  2887. }
  2888. ap->rxconfig = rx_cfg_reg;
  2889. ret = ANEG_OK;
  2890. switch (ap->state) {
  2891. case ANEG_STATE_UNKNOWN:
  2892. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2893. ap->state = ANEG_STATE_AN_ENABLE;
  2894. /* fallthru */
  2895. case ANEG_STATE_AN_ENABLE:
  2896. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2897. if (ap->flags & MR_AN_ENABLE) {
  2898. ap->link_time = 0;
  2899. ap->cur_time = 0;
  2900. ap->ability_match_cfg = 0;
  2901. ap->ability_match_count = 0;
  2902. ap->ability_match = 0;
  2903. ap->idle_match = 0;
  2904. ap->ack_match = 0;
  2905. ap->state = ANEG_STATE_RESTART_INIT;
  2906. } else {
  2907. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2908. }
  2909. break;
  2910. case ANEG_STATE_RESTART_INIT:
  2911. ap->link_time = ap->cur_time;
  2912. ap->flags &= ~(MR_NP_LOADED);
  2913. ap->txconfig = 0;
  2914. tw32(MAC_TX_AUTO_NEG, 0);
  2915. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2916. tw32_f(MAC_MODE, tp->mac_mode);
  2917. udelay(40);
  2918. ret = ANEG_TIMER_ENAB;
  2919. ap->state = ANEG_STATE_RESTART;
  2920. /* fallthru */
  2921. case ANEG_STATE_RESTART:
  2922. delta = ap->cur_time - ap->link_time;
  2923. if (delta > ANEG_STATE_SETTLE_TIME)
  2924. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2925. else
  2926. ret = ANEG_TIMER_ENAB;
  2927. break;
  2928. case ANEG_STATE_DISABLE_LINK_OK:
  2929. ret = ANEG_DONE;
  2930. break;
  2931. case ANEG_STATE_ABILITY_DETECT_INIT:
  2932. ap->flags &= ~(MR_TOGGLE_TX);
  2933. ap->txconfig = ANEG_CFG_FD;
  2934. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2935. if (flowctrl & ADVERTISE_1000XPAUSE)
  2936. ap->txconfig |= ANEG_CFG_PS1;
  2937. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2938. ap->txconfig |= ANEG_CFG_PS2;
  2939. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2940. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2941. tw32_f(MAC_MODE, tp->mac_mode);
  2942. udelay(40);
  2943. ap->state = ANEG_STATE_ABILITY_DETECT;
  2944. break;
  2945. case ANEG_STATE_ABILITY_DETECT:
  2946. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2947. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2948. break;
  2949. case ANEG_STATE_ACK_DETECT_INIT:
  2950. ap->txconfig |= ANEG_CFG_ACK;
  2951. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2952. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2953. tw32_f(MAC_MODE, tp->mac_mode);
  2954. udelay(40);
  2955. ap->state = ANEG_STATE_ACK_DETECT;
  2956. /* fallthru */
  2957. case ANEG_STATE_ACK_DETECT:
  2958. if (ap->ack_match != 0) {
  2959. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2960. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2961. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2962. } else {
  2963. ap->state = ANEG_STATE_AN_ENABLE;
  2964. }
  2965. } else if (ap->ability_match != 0 &&
  2966. ap->rxconfig == 0) {
  2967. ap->state = ANEG_STATE_AN_ENABLE;
  2968. }
  2969. break;
  2970. case ANEG_STATE_COMPLETE_ACK_INIT:
  2971. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2972. ret = ANEG_FAILED;
  2973. break;
  2974. }
  2975. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2976. MR_LP_ADV_HALF_DUPLEX |
  2977. MR_LP_ADV_SYM_PAUSE |
  2978. MR_LP_ADV_ASYM_PAUSE |
  2979. MR_LP_ADV_REMOTE_FAULT1 |
  2980. MR_LP_ADV_REMOTE_FAULT2 |
  2981. MR_LP_ADV_NEXT_PAGE |
  2982. MR_TOGGLE_RX |
  2983. MR_NP_RX);
  2984. if (ap->rxconfig & ANEG_CFG_FD)
  2985. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2986. if (ap->rxconfig & ANEG_CFG_HD)
  2987. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2988. if (ap->rxconfig & ANEG_CFG_PS1)
  2989. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2990. if (ap->rxconfig & ANEG_CFG_PS2)
  2991. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2992. if (ap->rxconfig & ANEG_CFG_RF1)
  2993. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2994. if (ap->rxconfig & ANEG_CFG_RF2)
  2995. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2996. if (ap->rxconfig & ANEG_CFG_NP)
  2997. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2998. ap->link_time = ap->cur_time;
  2999. ap->flags ^= (MR_TOGGLE_TX);
  3000. if (ap->rxconfig & 0x0008)
  3001. ap->flags |= MR_TOGGLE_RX;
  3002. if (ap->rxconfig & ANEG_CFG_NP)
  3003. ap->flags |= MR_NP_RX;
  3004. ap->flags |= MR_PAGE_RX;
  3005. ap->state = ANEG_STATE_COMPLETE_ACK;
  3006. ret = ANEG_TIMER_ENAB;
  3007. break;
  3008. case ANEG_STATE_COMPLETE_ACK:
  3009. if (ap->ability_match != 0 &&
  3010. ap->rxconfig == 0) {
  3011. ap->state = ANEG_STATE_AN_ENABLE;
  3012. break;
  3013. }
  3014. delta = ap->cur_time - ap->link_time;
  3015. if (delta > ANEG_STATE_SETTLE_TIME) {
  3016. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3017. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3018. } else {
  3019. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3020. !(ap->flags & MR_NP_RX)) {
  3021. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3022. } else {
  3023. ret = ANEG_FAILED;
  3024. }
  3025. }
  3026. }
  3027. break;
  3028. case ANEG_STATE_IDLE_DETECT_INIT:
  3029. ap->link_time = ap->cur_time;
  3030. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3031. tw32_f(MAC_MODE, tp->mac_mode);
  3032. udelay(40);
  3033. ap->state = ANEG_STATE_IDLE_DETECT;
  3034. ret = ANEG_TIMER_ENAB;
  3035. break;
  3036. case ANEG_STATE_IDLE_DETECT:
  3037. if (ap->ability_match != 0 &&
  3038. ap->rxconfig == 0) {
  3039. ap->state = ANEG_STATE_AN_ENABLE;
  3040. break;
  3041. }
  3042. delta = ap->cur_time - ap->link_time;
  3043. if (delta > ANEG_STATE_SETTLE_TIME) {
  3044. /* XXX another gem from the Broadcom driver :( */
  3045. ap->state = ANEG_STATE_LINK_OK;
  3046. }
  3047. break;
  3048. case ANEG_STATE_LINK_OK:
  3049. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3050. ret = ANEG_DONE;
  3051. break;
  3052. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3053. /* ??? unimplemented */
  3054. break;
  3055. case ANEG_STATE_NEXT_PAGE_WAIT:
  3056. /* ??? unimplemented */
  3057. break;
  3058. default:
  3059. ret = ANEG_FAILED;
  3060. break;
  3061. }
  3062. return ret;
  3063. }
  3064. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3065. {
  3066. int res = 0;
  3067. struct tg3_fiber_aneginfo aninfo;
  3068. int status = ANEG_FAILED;
  3069. unsigned int tick;
  3070. u32 tmp;
  3071. tw32_f(MAC_TX_AUTO_NEG, 0);
  3072. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3073. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3074. udelay(40);
  3075. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3076. udelay(40);
  3077. memset(&aninfo, 0, sizeof(aninfo));
  3078. aninfo.flags |= MR_AN_ENABLE;
  3079. aninfo.state = ANEG_STATE_UNKNOWN;
  3080. aninfo.cur_time = 0;
  3081. tick = 0;
  3082. while (++tick < 195000) {
  3083. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3084. if (status == ANEG_DONE || status == ANEG_FAILED)
  3085. break;
  3086. udelay(1);
  3087. }
  3088. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3089. tw32_f(MAC_MODE, tp->mac_mode);
  3090. udelay(40);
  3091. *txflags = aninfo.txconfig;
  3092. *rxflags = aninfo.flags;
  3093. if (status == ANEG_DONE &&
  3094. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3095. MR_LP_ADV_FULL_DUPLEX)))
  3096. res = 1;
  3097. return res;
  3098. }
  3099. static void tg3_init_bcm8002(struct tg3 *tp)
  3100. {
  3101. u32 mac_status = tr32(MAC_STATUS);
  3102. int i;
  3103. /* Reset when initting first time or we have a link. */
  3104. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3105. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3106. return;
  3107. /* Set PLL lock range. */
  3108. tg3_writephy(tp, 0x16, 0x8007);
  3109. /* SW reset */
  3110. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3111. /* Wait for reset to complete. */
  3112. /* XXX schedule_timeout() ... */
  3113. for (i = 0; i < 500; i++)
  3114. udelay(10);
  3115. /* Config mode; select PMA/Ch 1 regs. */
  3116. tg3_writephy(tp, 0x10, 0x8411);
  3117. /* Enable auto-lock and comdet, select txclk for tx. */
  3118. tg3_writephy(tp, 0x11, 0x0a10);
  3119. tg3_writephy(tp, 0x18, 0x00a0);
  3120. tg3_writephy(tp, 0x16, 0x41ff);
  3121. /* Assert and deassert POR. */
  3122. tg3_writephy(tp, 0x13, 0x0400);
  3123. udelay(40);
  3124. tg3_writephy(tp, 0x13, 0x0000);
  3125. tg3_writephy(tp, 0x11, 0x0a50);
  3126. udelay(40);
  3127. tg3_writephy(tp, 0x11, 0x0a10);
  3128. /* Wait for signal to stabilize */
  3129. /* XXX schedule_timeout() ... */
  3130. for (i = 0; i < 15000; i++)
  3131. udelay(10);
  3132. /* Deselect the channel register so we can read the PHYID
  3133. * later.
  3134. */
  3135. tg3_writephy(tp, 0x10, 0x8011);
  3136. }
  3137. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3138. {
  3139. u16 flowctrl;
  3140. u32 sg_dig_ctrl, sg_dig_status;
  3141. u32 serdes_cfg, expected_sg_dig_ctrl;
  3142. int workaround, port_a;
  3143. int current_link_up;
  3144. serdes_cfg = 0;
  3145. expected_sg_dig_ctrl = 0;
  3146. workaround = 0;
  3147. port_a = 1;
  3148. current_link_up = 0;
  3149. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3150. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3151. workaround = 1;
  3152. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3153. port_a = 0;
  3154. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3155. /* preserve bits 20-23 for voltage regulator */
  3156. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3157. }
  3158. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3159. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3160. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3161. if (workaround) {
  3162. u32 val = serdes_cfg;
  3163. if (port_a)
  3164. val |= 0xc010000;
  3165. else
  3166. val |= 0x4010000;
  3167. tw32_f(MAC_SERDES_CFG, val);
  3168. }
  3169. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3170. }
  3171. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3172. tg3_setup_flow_control(tp, 0, 0);
  3173. current_link_up = 1;
  3174. }
  3175. goto out;
  3176. }
  3177. /* Want auto-negotiation. */
  3178. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3179. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3180. if (flowctrl & ADVERTISE_1000XPAUSE)
  3181. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3182. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3183. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3184. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3185. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3186. tp->serdes_counter &&
  3187. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3188. MAC_STATUS_RCVD_CFG)) ==
  3189. MAC_STATUS_PCS_SYNCED)) {
  3190. tp->serdes_counter--;
  3191. current_link_up = 1;
  3192. goto out;
  3193. }
  3194. restart_autoneg:
  3195. if (workaround)
  3196. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3197. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3198. udelay(5);
  3199. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3200. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3201. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3202. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3203. MAC_STATUS_SIGNAL_DET)) {
  3204. sg_dig_status = tr32(SG_DIG_STATUS);
  3205. mac_status = tr32(MAC_STATUS);
  3206. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3207. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3208. u32 local_adv = 0, remote_adv = 0;
  3209. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3210. local_adv |= ADVERTISE_1000XPAUSE;
  3211. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3212. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3213. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3214. remote_adv |= LPA_1000XPAUSE;
  3215. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3216. remote_adv |= LPA_1000XPAUSE_ASYM;
  3217. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3218. current_link_up = 1;
  3219. tp->serdes_counter = 0;
  3220. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3221. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3222. if (tp->serdes_counter)
  3223. tp->serdes_counter--;
  3224. else {
  3225. if (workaround) {
  3226. u32 val = serdes_cfg;
  3227. if (port_a)
  3228. val |= 0xc010000;
  3229. else
  3230. val |= 0x4010000;
  3231. tw32_f(MAC_SERDES_CFG, val);
  3232. }
  3233. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3234. udelay(40);
  3235. /* Link parallel detection - link is up */
  3236. /* only if we have PCS_SYNC and not */
  3237. /* receiving config code words */
  3238. mac_status = tr32(MAC_STATUS);
  3239. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3240. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3241. tg3_setup_flow_control(tp, 0, 0);
  3242. current_link_up = 1;
  3243. tp->tg3_flags2 |=
  3244. TG3_FLG2_PARALLEL_DETECT;
  3245. tp->serdes_counter =
  3246. SERDES_PARALLEL_DET_TIMEOUT;
  3247. } else
  3248. goto restart_autoneg;
  3249. }
  3250. }
  3251. } else {
  3252. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3253. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3254. }
  3255. out:
  3256. return current_link_up;
  3257. }
  3258. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3259. {
  3260. int current_link_up = 0;
  3261. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3262. goto out;
  3263. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3264. u32 txflags, rxflags;
  3265. int i;
  3266. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3267. u32 local_adv = 0, remote_adv = 0;
  3268. if (txflags & ANEG_CFG_PS1)
  3269. local_adv |= ADVERTISE_1000XPAUSE;
  3270. if (txflags & ANEG_CFG_PS2)
  3271. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3272. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3273. remote_adv |= LPA_1000XPAUSE;
  3274. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3275. remote_adv |= LPA_1000XPAUSE_ASYM;
  3276. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3277. current_link_up = 1;
  3278. }
  3279. for (i = 0; i < 30; i++) {
  3280. udelay(20);
  3281. tw32_f(MAC_STATUS,
  3282. (MAC_STATUS_SYNC_CHANGED |
  3283. MAC_STATUS_CFG_CHANGED));
  3284. udelay(40);
  3285. if ((tr32(MAC_STATUS) &
  3286. (MAC_STATUS_SYNC_CHANGED |
  3287. MAC_STATUS_CFG_CHANGED)) == 0)
  3288. break;
  3289. }
  3290. mac_status = tr32(MAC_STATUS);
  3291. if (current_link_up == 0 &&
  3292. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3293. !(mac_status & MAC_STATUS_RCVD_CFG))
  3294. current_link_up = 1;
  3295. } else {
  3296. tg3_setup_flow_control(tp, 0, 0);
  3297. /* Forcing 1000FD link up. */
  3298. current_link_up = 1;
  3299. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3300. udelay(40);
  3301. tw32_f(MAC_MODE, tp->mac_mode);
  3302. udelay(40);
  3303. }
  3304. out:
  3305. return current_link_up;
  3306. }
  3307. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3308. {
  3309. u32 orig_pause_cfg;
  3310. u16 orig_active_speed;
  3311. u8 orig_active_duplex;
  3312. u32 mac_status;
  3313. int current_link_up;
  3314. int i;
  3315. orig_pause_cfg = tp->link_config.active_flowctrl;
  3316. orig_active_speed = tp->link_config.active_speed;
  3317. orig_active_duplex = tp->link_config.active_duplex;
  3318. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3319. netif_carrier_ok(tp->dev) &&
  3320. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3321. mac_status = tr32(MAC_STATUS);
  3322. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3323. MAC_STATUS_SIGNAL_DET |
  3324. MAC_STATUS_CFG_CHANGED |
  3325. MAC_STATUS_RCVD_CFG);
  3326. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3327. MAC_STATUS_SIGNAL_DET)) {
  3328. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3329. MAC_STATUS_CFG_CHANGED));
  3330. return 0;
  3331. }
  3332. }
  3333. tw32_f(MAC_TX_AUTO_NEG, 0);
  3334. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3335. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3336. tw32_f(MAC_MODE, tp->mac_mode);
  3337. udelay(40);
  3338. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3339. tg3_init_bcm8002(tp);
  3340. /* Enable link change event even when serdes polling. */
  3341. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3342. udelay(40);
  3343. current_link_up = 0;
  3344. mac_status = tr32(MAC_STATUS);
  3345. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3346. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3347. else
  3348. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3349. tp->napi[0].hw_status->status =
  3350. (SD_STATUS_UPDATED |
  3351. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3352. for (i = 0; i < 100; i++) {
  3353. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3354. MAC_STATUS_CFG_CHANGED));
  3355. udelay(5);
  3356. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3357. MAC_STATUS_CFG_CHANGED |
  3358. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3359. break;
  3360. }
  3361. mac_status = tr32(MAC_STATUS);
  3362. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3363. current_link_up = 0;
  3364. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3365. tp->serdes_counter == 0) {
  3366. tw32_f(MAC_MODE, (tp->mac_mode |
  3367. MAC_MODE_SEND_CONFIGS));
  3368. udelay(1);
  3369. tw32_f(MAC_MODE, tp->mac_mode);
  3370. }
  3371. }
  3372. if (current_link_up == 1) {
  3373. tp->link_config.active_speed = SPEED_1000;
  3374. tp->link_config.active_duplex = DUPLEX_FULL;
  3375. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3376. LED_CTRL_LNKLED_OVERRIDE |
  3377. LED_CTRL_1000MBPS_ON));
  3378. } else {
  3379. tp->link_config.active_speed = SPEED_INVALID;
  3380. tp->link_config.active_duplex = DUPLEX_INVALID;
  3381. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3382. LED_CTRL_LNKLED_OVERRIDE |
  3383. LED_CTRL_TRAFFIC_OVERRIDE));
  3384. }
  3385. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3386. if (current_link_up)
  3387. netif_carrier_on(tp->dev);
  3388. else
  3389. netif_carrier_off(tp->dev);
  3390. tg3_link_report(tp);
  3391. } else {
  3392. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3393. if (orig_pause_cfg != now_pause_cfg ||
  3394. orig_active_speed != tp->link_config.active_speed ||
  3395. orig_active_duplex != tp->link_config.active_duplex)
  3396. tg3_link_report(tp);
  3397. }
  3398. return 0;
  3399. }
  3400. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3401. {
  3402. int current_link_up, err = 0;
  3403. u32 bmsr, bmcr;
  3404. u16 current_speed;
  3405. u8 current_duplex;
  3406. u32 local_adv, remote_adv;
  3407. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3408. tw32_f(MAC_MODE, tp->mac_mode);
  3409. udelay(40);
  3410. tw32(MAC_EVENT, 0);
  3411. tw32_f(MAC_STATUS,
  3412. (MAC_STATUS_SYNC_CHANGED |
  3413. MAC_STATUS_CFG_CHANGED |
  3414. MAC_STATUS_MI_COMPLETION |
  3415. MAC_STATUS_LNKSTATE_CHANGED));
  3416. udelay(40);
  3417. if (force_reset)
  3418. tg3_phy_reset(tp);
  3419. current_link_up = 0;
  3420. current_speed = SPEED_INVALID;
  3421. current_duplex = DUPLEX_INVALID;
  3422. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3423. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3425. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3426. bmsr |= BMSR_LSTATUS;
  3427. else
  3428. bmsr &= ~BMSR_LSTATUS;
  3429. }
  3430. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3431. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3432. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3433. /* do nothing, just check for link up at the end */
  3434. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3435. u32 adv, new_adv;
  3436. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3437. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3438. ADVERTISE_1000XPAUSE |
  3439. ADVERTISE_1000XPSE_ASYM |
  3440. ADVERTISE_SLCT);
  3441. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3442. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3443. new_adv |= ADVERTISE_1000XHALF;
  3444. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3445. new_adv |= ADVERTISE_1000XFULL;
  3446. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3447. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3448. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3449. tg3_writephy(tp, MII_BMCR, bmcr);
  3450. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3451. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3452. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3453. return err;
  3454. }
  3455. } else {
  3456. u32 new_bmcr;
  3457. bmcr &= ~BMCR_SPEED1000;
  3458. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3459. if (tp->link_config.duplex == DUPLEX_FULL)
  3460. new_bmcr |= BMCR_FULLDPLX;
  3461. if (new_bmcr != bmcr) {
  3462. /* BMCR_SPEED1000 is a reserved bit that needs
  3463. * to be set on write.
  3464. */
  3465. new_bmcr |= BMCR_SPEED1000;
  3466. /* Force a linkdown */
  3467. if (netif_carrier_ok(tp->dev)) {
  3468. u32 adv;
  3469. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3470. adv &= ~(ADVERTISE_1000XFULL |
  3471. ADVERTISE_1000XHALF |
  3472. ADVERTISE_SLCT);
  3473. tg3_writephy(tp, MII_ADVERTISE, adv);
  3474. tg3_writephy(tp, MII_BMCR, bmcr |
  3475. BMCR_ANRESTART |
  3476. BMCR_ANENABLE);
  3477. udelay(10);
  3478. netif_carrier_off(tp->dev);
  3479. }
  3480. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3481. bmcr = new_bmcr;
  3482. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3483. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3484. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3485. ASIC_REV_5714) {
  3486. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3487. bmsr |= BMSR_LSTATUS;
  3488. else
  3489. bmsr &= ~BMSR_LSTATUS;
  3490. }
  3491. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3492. }
  3493. }
  3494. if (bmsr & BMSR_LSTATUS) {
  3495. current_speed = SPEED_1000;
  3496. current_link_up = 1;
  3497. if (bmcr & BMCR_FULLDPLX)
  3498. current_duplex = DUPLEX_FULL;
  3499. else
  3500. current_duplex = DUPLEX_HALF;
  3501. local_adv = 0;
  3502. remote_adv = 0;
  3503. if (bmcr & BMCR_ANENABLE) {
  3504. u32 common;
  3505. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3506. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3507. common = local_adv & remote_adv;
  3508. if (common & (ADVERTISE_1000XHALF |
  3509. ADVERTISE_1000XFULL)) {
  3510. if (common & ADVERTISE_1000XFULL)
  3511. current_duplex = DUPLEX_FULL;
  3512. else
  3513. current_duplex = DUPLEX_HALF;
  3514. } else {
  3515. current_link_up = 0;
  3516. }
  3517. }
  3518. }
  3519. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3520. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3521. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3522. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3523. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3524. tw32_f(MAC_MODE, tp->mac_mode);
  3525. udelay(40);
  3526. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3527. tp->link_config.active_speed = current_speed;
  3528. tp->link_config.active_duplex = current_duplex;
  3529. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3530. if (current_link_up)
  3531. netif_carrier_on(tp->dev);
  3532. else {
  3533. netif_carrier_off(tp->dev);
  3534. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3535. }
  3536. tg3_link_report(tp);
  3537. }
  3538. return err;
  3539. }
  3540. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3541. {
  3542. if (tp->serdes_counter) {
  3543. /* Give autoneg time to complete. */
  3544. tp->serdes_counter--;
  3545. return;
  3546. }
  3547. if (!netif_carrier_ok(tp->dev) &&
  3548. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3549. u32 bmcr;
  3550. tg3_readphy(tp, MII_BMCR, &bmcr);
  3551. if (bmcr & BMCR_ANENABLE) {
  3552. u32 phy1, phy2;
  3553. /* Select shadow register 0x1f */
  3554. tg3_writephy(tp, 0x1c, 0x7c00);
  3555. tg3_readphy(tp, 0x1c, &phy1);
  3556. /* Select expansion interrupt status register */
  3557. tg3_writephy(tp, 0x17, 0x0f01);
  3558. tg3_readphy(tp, 0x15, &phy2);
  3559. tg3_readphy(tp, 0x15, &phy2);
  3560. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3561. /* We have signal detect and not receiving
  3562. * config code words, link is up by parallel
  3563. * detection.
  3564. */
  3565. bmcr &= ~BMCR_ANENABLE;
  3566. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3567. tg3_writephy(tp, MII_BMCR, bmcr);
  3568. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3569. }
  3570. }
  3571. } else if (netif_carrier_ok(tp->dev) &&
  3572. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3573. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3574. u32 phy2;
  3575. /* Select expansion interrupt status register */
  3576. tg3_writephy(tp, 0x17, 0x0f01);
  3577. tg3_readphy(tp, 0x15, &phy2);
  3578. if (phy2 & 0x20) {
  3579. u32 bmcr;
  3580. /* Config code words received, turn on autoneg. */
  3581. tg3_readphy(tp, MII_BMCR, &bmcr);
  3582. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3583. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3584. }
  3585. }
  3586. }
  3587. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3588. {
  3589. int err;
  3590. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  3591. err = tg3_setup_fiber_phy(tp, force_reset);
  3592. else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  3593. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3594. else
  3595. err = tg3_setup_copper_phy(tp, force_reset);
  3596. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3597. u32 val, scale;
  3598. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3599. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3600. scale = 65;
  3601. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3602. scale = 6;
  3603. else
  3604. scale = 12;
  3605. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3606. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3607. tw32(GRC_MISC_CFG, val);
  3608. }
  3609. if (tp->link_config.active_speed == SPEED_1000 &&
  3610. tp->link_config.active_duplex == DUPLEX_HALF)
  3611. tw32(MAC_TX_LENGTHS,
  3612. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3613. (6 << TX_LENGTHS_IPG_SHIFT) |
  3614. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3615. else
  3616. tw32(MAC_TX_LENGTHS,
  3617. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3618. (6 << TX_LENGTHS_IPG_SHIFT) |
  3619. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3620. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3621. if (netif_carrier_ok(tp->dev)) {
  3622. tw32(HOSTCC_STAT_COAL_TICKS,
  3623. tp->coal.stats_block_coalesce_usecs);
  3624. } else {
  3625. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3626. }
  3627. }
  3628. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3629. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3630. if (!netif_carrier_ok(tp->dev))
  3631. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3632. tp->pwrmgmt_thresh;
  3633. else
  3634. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3635. tw32(PCIE_PWR_MGMT_THRESH, val);
  3636. }
  3637. return err;
  3638. }
  3639. /* This is called whenever we suspect that the system chipset is re-
  3640. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3641. * is bogus tx completions. We try to recover by setting the
  3642. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3643. * in the workqueue.
  3644. */
  3645. static void tg3_tx_recover(struct tg3 *tp)
  3646. {
  3647. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3648. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3649. netdev_warn(tp->dev,
  3650. "The system may be re-ordering memory-mapped I/O "
  3651. "cycles to the network device, attempting to recover. "
  3652. "Please report the problem to the driver maintainer "
  3653. "and include system chipset information.\n");
  3654. spin_lock(&tp->lock);
  3655. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3656. spin_unlock(&tp->lock);
  3657. }
  3658. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3659. {
  3660. smp_mb();
  3661. return tnapi->tx_pending -
  3662. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3663. }
  3664. /* Tigon3 never reports partial packet sends. So we do not
  3665. * need special logic to handle SKBs that have not had all
  3666. * of their frags sent yet, like SunGEM does.
  3667. */
  3668. static void tg3_tx(struct tg3_napi *tnapi)
  3669. {
  3670. struct tg3 *tp = tnapi->tp;
  3671. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3672. u32 sw_idx = tnapi->tx_cons;
  3673. struct netdev_queue *txq;
  3674. int index = tnapi - tp->napi;
  3675. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3676. index--;
  3677. txq = netdev_get_tx_queue(tp->dev, index);
  3678. while (sw_idx != hw_idx) {
  3679. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3680. struct sk_buff *skb = ri->skb;
  3681. int i, tx_bug = 0;
  3682. if (unlikely(skb == NULL)) {
  3683. tg3_tx_recover(tp);
  3684. return;
  3685. }
  3686. pci_unmap_single(tp->pdev,
  3687. dma_unmap_addr(ri, mapping),
  3688. skb_headlen(skb),
  3689. PCI_DMA_TODEVICE);
  3690. ri->skb = NULL;
  3691. sw_idx = NEXT_TX(sw_idx);
  3692. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3693. ri = &tnapi->tx_buffers[sw_idx];
  3694. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3695. tx_bug = 1;
  3696. pci_unmap_page(tp->pdev,
  3697. dma_unmap_addr(ri, mapping),
  3698. skb_shinfo(skb)->frags[i].size,
  3699. PCI_DMA_TODEVICE);
  3700. sw_idx = NEXT_TX(sw_idx);
  3701. }
  3702. dev_kfree_skb(skb);
  3703. if (unlikely(tx_bug)) {
  3704. tg3_tx_recover(tp);
  3705. return;
  3706. }
  3707. }
  3708. tnapi->tx_cons = sw_idx;
  3709. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3710. * before checking for netif_queue_stopped(). Without the
  3711. * memory barrier, there is a small possibility that tg3_start_xmit()
  3712. * will miss it and cause the queue to be stopped forever.
  3713. */
  3714. smp_mb();
  3715. if (unlikely(netif_tx_queue_stopped(txq) &&
  3716. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3717. __netif_tx_lock(txq, smp_processor_id());
  3718. if (netif_tx_queue_stopped(txq) &&
  3719. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3720. netif_tx_wake_queue(txq);
  3721. __netif_tx_unlock(txq);
  3722. }
  3723. }
  3724. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3725. {
  3726. if (!ri->skb)
  3727. return;
  3728. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3729. map_sz, PCI_DMA_FROMDEVICE);
  3730. dev_kfree_skb_any(ri->skb);
  3731. ri->skb = NULL;
  3732. }
  3733. /* Returns size of skb allocated or < 0 on error.
  3734. *
  3735. * We only need to fill in the address because the other members
  3736. * of the RX descriptor are invariant, see tg3_init_rings.
  3737. *
  3738. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3739. * posting buffers we only dirty the first cache line of the RX
  3740. * descriptor (containing the address). Whereas for the RX status
  3741. * buffers the cpu only reads the last cacheline of the RX descriptor
  3742. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3743. */
  3744. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3745. u32 opaque_key, u32 dest_idx_unmasked)
  3746. {
  3747. struct tg3_rx_buffer_desc *desc;
  3748. struct ring_info *map, *src_map;
  3749. struct sk_buff *skb;
  3750. dma_addr_t mapping;
  3751. int skb_size, dest_idx;
  3752. src_map = NULL;
  3753. switch (opaque_key) {
  3754. case RXD_OPAQUE_RING_STD:
  3755. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3756. desc = &tpr->rx_std[dest_idx];
  3757. map = &tpr->rx_std_buffers[dest_idx];
  3758. skb_size = tp->rx_pkt_map_sz;
  3759. break;
  3760. case RXD_OPAQUE_RING_JUMBO:
  3761. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3762. desc = &tpr->rx_jmb[dest_idx].std;
  3763. map = &tpr->rx_jmb_buffers[dest_idx];
  3764. skb_size = TG3_RX_JMB_MAP_SZ;
  3765. break;
  3766. default:
  3767. return -EINVAL;
  3768. }
  3769. /* Do not overwrite any of the map or rp information
  3770. * until we are sure we can commit to a new buffer.
  3771. *
  3772. * Callers depend upon this behavior and assume that
  3773. * we leave everything unchanged if we fail.
  3774. */
  3775. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3776. if (skb == NULL)
  3777. return -ENOMEM;
  3778. skb_reserve(skb, tp->rx_offset);
  3779. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3780. PCI_DMA_FROMDEVICE);
  3781. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3782. dev_kfree_skb(skb);
  3783. return -EIO;
  3784. }
  3785. map->skb = skb;
  3786. dma_unmap_addr_set(map, mapping, mapping);
  3787. desc->addr_hi = ((u64)mapping >> 32);
  3788. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3789. return skb_size;
  3790. }
  3791. /* We only need to move over in the address because the other
  3792. * members of the RX descriptor are invariant. See notes above
  3793. * tg3_alloc_rx_skb for full details.
  3794. */
  3795. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3796. struct tg3_rx_prodring_set *dpr,
  3797. u32 opaque_key, int src_idx,
  3798. u32 dest_idx_unmasked)
  3799. {
  3800. struct tg3 *tp = tnapi->tp;
  3801. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3802. struct ring_info *src_map, *dest_map;
  3803. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3804. int dest_idx;
  3805. switch (opaque_key) {
  3806. case RXD_OPAQUE_RING_STD:
  3807. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3808. dest_desc = &dpr->rx_std[dest_idx];
  3809. dest_map = &dpr->rx_std_buffers[dest_idx];
  3810. src_desc = &spr->rx_std[src_idx];
  3811. src_map = &spr->rx_std_buffers[src_idx];
  3812. break;
  3813. case RXD_OPAQUE_RING_JUMBO:
  3814. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3815. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3816. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3817. src_desc = &spr->rx_jmb[src_idx].std;
  3818. src_map = &spr->rx_jmb_buffers[src_idx];
  3819. break;
  3820. default:
  3821. return;
  3822. }
  3823. dest_map->skb = src_map->skb;
  3824. dma_unmap_addr_set(dest_map, mapping,
  3825. dma_unmap_addr(src_map, mapping));
  3826. dest_desc->addr_hi = src_desc->addr_hi;
  3827. dest_desc->addr_lo = src_desc->addr_lo;
  3828. /* Ensure that the update to the skb happens after the physical
  3829. * addresses have been transferred to the new BD location.
  3830. */
  3831. smp_wmb();
  3832. src_map->skb = NULL;
  3833. }
  3834. /* The RX ring scheme is composed of multiple rings which post fresh
  3835. * buffers to the chip, and one special ring the chip uses to report
  3836. * status back to the host.
  3837. *
  3838. * The special ring reports the status of received packets to the
  3839. * host. The chip does not write into the original descriptor the
  3840. * RX buffer was obtained from. The chip simply takes the original
  3841. * descriptor as provided by the host, updates the status and length
  3842. * field, then writes this into the next status ring entry.
  3843. *
  3844. * Each ring the host uses to post buffers to the chip is described
  3845. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3846. * it is first placed into the on-chip ram. When the packet's length
  3847. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3848. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3849. * which is within the range of the new packet's length is chosen.
  3850. *
  3851. * The "separate ring for rx status" scheme may sound queer, but it makes
  3852. * sense from a cache coherency perspective. If only the host writes
  3853. * to the buffer post rings, and only the chip writes to the rx status
  3854. * rings, then cache lines never move beyond shared-modified state.
  3855. * If both the host and chip were to write into the same ring, cache line
  3856. * eviction could occur since both entities want it in an exclusive state.
  3857. */
  3858. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3859. {
  3860. struct tg3 *tp = tnapi->tp;
  3861. u32 work_mask, rx_std_posted = 0;
  3862. u32 std_prod_idx, jmb_prod_idx;
  3863. u32 sw_idx = tnapi->rx_rcb_ptr;
  3864. u16 hw_idx;
  3865. int received;
  3866. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3867. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3868. /*
  3869. * We need to order the read of hw_idx and the read of
  3870. * the opaque cookie.
  3871. */
  3872. rmb();
  3873. work_mask = 0;
  3874. received = 0;
  3875. std_prod_idx = tpr->rx_std_prod_idx;
  3876. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3877. while (sw_idx != hw_idx && budget > 0) {
  3878. struct ring_info *ri;
  3879. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3880. unsigned int len;
  3881. struct sk_buff *skb;
  3882. dma_addr_t dma_addr;
  3883. u32 opaque_key, desc_idx, *post_ptr;
  3884. bool hw_vlan __maybe_unused = false;
  3885. u16 vtag __maybe_unused = 0;
  3886. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3887. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3888. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3889. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3890. dma_addr = dma_unmap_addr(ri, mapping);
  3891. skb = ri->skb;
  3892. post_ptr = &std_prod_idx;
  3893. rx_std_posted++;
  3894. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3895. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3896. dma_addr = dma_unmap_addr(ri, mapping);
  3897. skb = ri->skb;
  3898. post_ptr = &jmb_prod_idx;
  3899. } else
  3900. goto next_pkt_nopost;
  3901. work_mask |= opaque_key;
  3902. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3903. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3904. drop_it:
  3905. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3906. desc_idx, *post_ptr);
  3907. drop_it_no_recycle:
  3908. /* Other statistics kept track of by card. */
  3909. tp->net_stats.rx_dropped++;
  3910. goto next_pkt;
  3911. }
  3912. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3913. ETH_FCS_LEN;
  3914. if (len > TG3_RX_COPY_THRESH(tp)) {
  3915. int skb_size;
  3916. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3917. *post_ptr);
  3918. if (skb_size < 0)
  3919. goto drop_it;
  3920. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3921. PCI_DMA_FROMDEVICE);
  3922. /* Ensure that the update to the skb happens
  3923. * after the usage of the old DMA mapping.
  3924. */
  3925. smp_wmb();
  3926. ri->skb = NULL;
  3927. skb_put(skb, len);
  3928. } else {
  3929. struct sk_buff *copy_skb;
  3930. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3931. desc_idx, *post_ptr);
  3932. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3933. TG3_RAW_IP_ALIGN);
  3934. if (copy_skb == NULL)
  3935. goto drop_it_no_recycle;
  3936. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  3937. skb_put(copy_skb, len);
  3938. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3939. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3940. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3941. /* We'll reuse the original ring buffer. */
  3942. skb = copy_skb;
  3943. }
  3944. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3945. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3946. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3947. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3948. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3949. else
  3950. skb->ip_summed = CHECKSUM_NONE;
  3951. skb->protocol = eth_type_trans(skb, tp->dev);
  3952. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3953. skb->protocol != htons(ETH_P_8021Q)) {
  3954. dev_kfree_skb(skb);
  3955. goto next_pkt;
  3956. }
  3957. if (desc->type_flags & RXD_FLAG_VLAN &&
  3958. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  3959. vtag = desc->err_vlan & RXD_VLAN_MASK;
  3960. #if TG3_VLAN_TAG_USED
  3961. if (tp->vlgrp)
  3962. hw_vlan = true;
  3963. else
  3964. #endif
  3965. {
  3966. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  3967. __skb_push(skb, VLAN_HLEN);
  3968. memmove(ve, skb->data + VLAN_HLEN,
  3969. ETH_ALEN * 2);
  3970. ve->h_vlan_proto = htons(ETH_P_8021Q);
  3971. ve->h_vlan_TCI = htons(vtag);
  3972. }
  3973. }
  3974. #if TG3_VLAN_TAG_USED
  3975. if (hw_vlan)
  3976. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  3977. else
  3978. #endif
  3979. napi_gro_receive(&tnapi->napi, skb);
  3980. received++;
  3981. budget--;
  3982. next_pkt:
  3983. (*post_ptr)++;
  3984. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3985. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3986. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3987. tpr->rx_std_prod_idx);
  3988. work_mask &= ~RXD_OPAQUE_RING_STD;
  3989. rx_std_posted = 0;
  3990. }
  3991. next_pkt_nopost:
  3992. sw_idx++;
  3993. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3994. /* Refresh hw_idx to see if there is new work */
  3995. if (sw_idx == hw_idx) {
  3996. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3997. rmb();
  3998. }
  3999. }
  4000. /* ACK the status ring. */
  4001. tnapi->rx_rcb_ptr = sw_idx;
  4002. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4003. /* Refill RX ring(s). */
  4004. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4005. if (work_mask & RXD_OPAQUE_RING_STD) {
  4006. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4007. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4008. tpr->rx_std_prod_idx);
  4009. }
  4010. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4011. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  4012. TG3_RX_JUMBO_RING_SIZE;
  4013. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4014. tpr->rx_jmb_prod_idx);
  4015. }
  4016. mmiowb();
  4017. } else if (work_mask) {
  4018. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4019. * updated before the producer indices can be updated.
  4020. */
  4021. smp_wmb();
  4022. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4023. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  4024. if (tnapi != &tp->napi[1])
  4025. napi_schedule(&tp->napi[1].napi);
  4026. }
  4027. return received;
  4028. }
  4029. static void tg3_poll_link(struct tg3 *tp)
  4030. {
  4031. /* handle link change and other phy events */
  4032. if (!(tp->tg3_flags &
  4033. (TG3_FLAG_USE_LINKCHG_REG |
  4034. TG3_FLAG_POLL_SERDES))) {
  4035. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4036. if (sblk->status & SD_STATUS_LINK_CHG) {
  4037. sblk->status = SD_STATUS_UPDATED |
  4038. (sblk->status & ~SD_STATUS_LINK_CHG);
  4039. spin_lock(&tp->lock);
  4040. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4041. tw32_f(MAC_STATUS,
  4042. (MAC_STATUS_SYNC_CHANGED |
  4043. MAC_STATUS_CFG_CHANGED |
  4044. MAC_STATUS_MI_COMPLETION |
  4045. MAC_STATUS_LNKSTATE_CHANGED));
  4046. udelay(40);
  4047. } else
  4048. tg3_setup_phy(tp, 0);
  4049. spin_unlock(&tp->lock);
  4050. }
  4051. }
  4052. }
  4053. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4054. struct tg3_rx_prodring_set *dpr,
  4055. struct tg3_rx_prodring_set *spr)
  4056. {
  4057. u32 si, di, cpycnt, src_prod_idx;
  4058. int i, err = 0;
  4059. while (1) {
  4060. src_prod_idx = spr->rx_std_prod_idx;
  4061. /* Make sure updates to the rx_std_buffers[] entries and the
  4062. * standard producer index are seen in the correct order.
  4063. */
  4064. smp_rmb();
  4065. if (spr->rx_std_cons_idx == src_prod_idx)
  4066. break;
  4067. if (spr->rx_std_cons_idx < src_prod_idx)
  4068. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4069. else
  4070. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4071. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4072. si = spr->rx_std_cons_idx;
  4073. di = dpr->rx_std_prod_idx;
  4074. for (i = di; i < di + cpycnt; i++) {
  4075. if (dpr->rx_std_buffers[i].skb) {
  4076. cpycnt = i - di;
  4077. err = -ENOSPC;
  4078. break;
  4079. }
  4080. }
  4081. if (!cpycnt)
  4082. break;
  4083. /* Ensure that updates to the rx_std_buffers ring and the
  4084. * shadowed hardware producer ring from tg3_recycle_skb() are
  4085. * ordered correctly WRT the skb check above.
  4086. */
  4087. smp_rmb();
  4088. memcpy(&dpr->rx_std_buffers[di],
  4089. &spr->rx_std_buffers[si],
  4090. cpycnt * sizeof(struct ring_info));
  4091. for (i = 0; i < cpycnt; i++, di++, si++) {
  4092. struct tg3_rx_buffer_desc *sbd, *dbd;
  4093. sbd = &spr->rx_std[si];
  4094. dbd = &dpr->rx_std[di];
  4095. dbd->addr_hi = sbd->addr_hi;
  4096. dbd->addr_lo = sbd->addr_lo;
  4097. }
  4098. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4099. TG3_RX_RING_SIZE;
  4100. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4101. TG3_RX_RING_SIZE;
  4102. }
  4103. while (1) {
  4104. src_prod_idx = spr->rx_jmb_prod_idx;
  4105. /* Make sure updates to the rx_jmb_buffers[] entries and
  4106. * the jumbo producer index are seen in the correct order.
  4107. */
  4108. smp_rmb();
  4109. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4110. break;
  4111. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4112. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4113. else
  4114. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4115. cpycnt = min(cpycnt,
  4116. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4117. si = spr->rx_jmb_cons_idx;
  4118. di = dpr->rx_jmb_prod_idx;
  4119. for (i = di; i < di + cpycnt; i++) {
  4120. if (dpr->rx_jmb_buffers[i].skb) {
  4121. cpycnt = i - di;
  4122. err = -ENOSPC;
  4123. break;
  4124. }
  4125. }
  4126. if (!cpycnt)
  4127. break;
  4128. /* Ensure that updates to the rx_jmb_buffers ring and the
  4129. * shadowed hardware producer ring from tg3_recycle_skb() are
  4130. * ordered correctly WRT the skb check above.
  4131. */
  4132. smp_rmb();
  4133. memcpy(&dpr->rx_jmb_buffers[di],
  4134. &spr->rx_jmb_buffers[si],
  4135. cpycnt * sizeof(struct ring_info));
  4136. for (i = 0; i < cpycnt; i++, di++, si++) {
  4137. struct tg3_rx_buffer_desc *sbd, *dbd;
  4138. sbd = &spr->rx_jmb[si].std;
  4139. dbd = &dpr->rx_jmb[di].std;
  4140. dbd->addr_hi = sbd->addr_hi;
  4141. dbd->addr_lo = sbd->addr_lo;
  4142. }
  4143. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4144. TG3_RX_JUMBO_RING_SIZE;
  4145. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4146. TG3_RX_JUMBO_RING_SIZE;
  4147. }
  4148. return err;
  4149. }
  4150. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4151. {
  4152. struct tg3 *tp = tnapi->tp;
  4153. /* run TX completion thread */
  4154. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4155. tg3_tx(tnapi);
  4156. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4157. return work_done;
  4158. }
  4159. /* run RX thread, within the bounds set by NAPI.
  4160. * All RX "locking" is done by ensuring outside
  4161. * code synchronizes with tg3->napi.poll()
  4162. */
  4163. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4164. work_done += tg3_rx(tnapi, budget - work_done);
  4165. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4166. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4167. int i, err = 0;
  4168. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4169. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4170. for (i = 1; i < tp->irq_cnt; i++)
  4171. err |= tg3_rx_prodring_xfer(tp, dpr,
  4172. tp->napi[i].prodring);
  4173. wmb();
  4174. if (std_prod_idx != dpr->rx_std_prod_idx)
  4175. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4176. dpr->rx_std_prod_idx);
  4177. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4178. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4179. dpr->rx_jmb_prod_idx);
  4180. mmiowb();
  4181. if (err)
  4182. tw32_f(HOSTCC_MODE, tp->coal_now);
  4183. }
  4184. return work_done;
  4185. }
  4186. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4187. {
  4188. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4189. struct tg3 *tp = tnapi->tp;
  4190. int work_done = 0;
  4191. struct tg3_hw_status *sblk = tnapi->hw_status;
  4192. while (1) {
  4193. work_done = tg3_poll_work(tnapi, work_done, budget);
  4194. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4195. goto tx_recovery;
  4196. if (unlikely(work_done >= budget))
  4197. break;
  4198. /* tp->last_tag is used in tg3_int_reenable() below
  4199. * to tell the hw how much work has been processed,
  4200. * so we must read it before checking for more work.
  4201. */
  4202. tnapi->last_tag = sblk->status_tag;
  4203. tnapi->last_irq_tag = tnapi->last_tag;
  4204. rmb();
  4205. /* check for RX/TX work to do */
  4206. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4207. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4208. napi_complete(napi);
  4209. /* Reenable interrupts. */
  4210. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4211. mmiowb();
  4212. break;
  4213. }
  4214. }
  4215. return work_done;
  4216. tx_recovery:
  4217. /* work_done is guaranteed to be less than budget. */
  4218. napi_complete(napi);
  4219. schedule_work(&tp->reset_task);
  4220. return work_done;
  4221. }
  4222. static int tg3_poll(struct napi_struct *napi, int budget)
  4223. {
  4224. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4225. struct tg3 *tp = tnapi->tp;
  4226. int work_done = 0;
  4227. struct tg3_hw_status *sblk = tnapi->hw_status;
  4228. while (1) {
  4229. tg3_poll_link(tp);
  4230. work_done = tg3_poll_work(tnapi, work_done, budget);
  4231. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4232. goto tx_recovery;
  4233. if (unlikely(work_done >= budget))
  4234. break;
  4235. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4236. /* tp->last_tag is used in tg3_int_reenable() below
  4237. * to tell the hw how much work has been processed,
  4238. * so we must read it before checking for more work.
  4239. */
  4240. tnapi->last_tag = sblk->status_tag;
  4241. tnapi->last_irq_tag = tnapi->last_tag;
  4242. rmb();
  4243. } else
  4244. sblk->status &= ~SD_STATUS_UPDATED;
  4245. if (likely(!tg3_has_work(tnapi))) {
  4246. napi_complete(napi);
  4247. tg3_int_reenable(tnapi);
  4248. break;
  4249. }
  4250. }
  4251. return work_done;
  4252. tx_recovery:
  4253. /* work_done is guaranteed to be less than budget. */
  4254. napi_complete(napi);
  4255. schedule_work(&tp->reset_task);
  4256. return work_done;
  4257. }
  4258. static void tg3_irq_quiesce(struct tg3 *tp)
  4259. {
  4260. int i;
  4261. BUG_ON(tp->irq_sync);
  4262. tp->irq_sync = 1;
  4263. smp_mb();
  4264. for (i = 0; i < tp->irq_cnt; i++)
  4265. synchronize_irq(tp->napi[i].irq_vec);
  4266. }
  4267. static inline int tg3_irq_sync(struct tg3 *tp)
  4268. {
  4269. return tp->irq_sync;
  4270. }
  4271. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4272. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4273. * with as well. Most of the time, this is not necessary except when
  4274. * shutting down the device.
  4275. */
  4276. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4277. {
  4278. spin_lock_bh(&tp->lock);
  4279. if (irq_sync)
  4280. tg3_irq_quiesce(tp);
  4281. }
  4282. static inline void tg3_full_unlock(struct tg3 *tp)
  4283. {
  4284. spin_unlock_bh(&tp->lock);
  4285. }
  4286. /* One-shot MSI handler - Chip automatically disables interrupt
  4287. * after sending MSI so driver doesn't have to do it.
  4288. */
  4289. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4290. {
  4291. struct tg3_napi *tnapi = dev_id;
  4292. struct tg3 *tp = tnapi->tp;
  4293. prefetch(tnapi->hw_status);
  4294. if (tnapi->rx_rcb)
  4295. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4296. if (likely(!tg3_irq_sync(tp)))
  4297. napi_schedule(&tnapi->napi);
  4298. return IRQ_HANDLED;
  4299. }
  4300. /* MSI ISR - No need to check for interrupt sharing and no need to
  4301. * flush status block and interrupt mailbox. PCI ordering rules
  4302. * guarantee that MSI will arrive after the status block.
  4303. */
  4304. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4305. {
  4306. struct tg3_napi *tnapi = dev_id;
  4307. struct tg3 *tp = tnapi->tp;
  4308. prefetch(tnapi->hw_status);
  4309. if (tnapi->rx_rcb)
  4310. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4311. /*
  4312. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4313. * chip-internal interrupt pending events.
  4314. * Writing non-zero to intr-mbox-0 additional tells the
  4315. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4316. * event coalescing.
  4317. */
  4318. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4319. if (likely(!tg3_irq_sync(tp)))
  4320. napi_schedule(&tnapi->napi);
  4321. return IRQ_RETVAL(1);
  4322. }
  4323. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4324. {
  4325. struct tg3_napi *tnapi = dev_id;
  4326. struct tg3 *tp = tnapi->tp;
  4327. struct tg3_hw_status *sblk = tnapi->hw_status;
  4328. unsigned int handled = 1;
  4329. /* In INTx mode, it is possible for the interrupt to arrive at
  4330. * the CPU before the status block posted prior to the interrupt.
  4331. * Reading the PCI State register will confirm whether the
  4332. * interrupt is ours and will flush the status block.
  4333. */
  4334. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4335. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4336. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4337. handled = 0;
  4338. goto out;
  4339. }
  4340. }
  4341. /*
  4342. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4343. * chip-internal interrupt pending events.
  4344. * Writing non-zero to intr-mbox-0 additional tells the
  4345. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4346. * event coalescing.
  4347. *
  4348. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4349. * spurious interrupts. The flush impacts performance but
  4350. * excessive spurious interrupts can be worse in some cases.
  4351. */
  4352. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4353. if (tg3_irq_sync(tp))
  4354. goto out;
  4355. sblk->status &= ~SD_STATUS_UPDATED;
  4356. if (likely(tg3_has_work(tnapi))) {
  4357. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4358. napi_schedule(&tnapi->napi);
  4359. } else {
  4360. /* No work, shared interrupt perhaps? re-enable
  4361. * interrupts, and flush that PCI write
  4362. */
  4363. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4364. 0x00000000);
  4365. }
  4366. out:
  4367. return IRQ_RETVAL(handled);
  4368. }
  4369. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4370. {
  4371. struct tg3_napi *tnapi = dev_id;
  4372. struct tg3 *tp = tnapi->tp;
  4373. struct tg3_hw_status *sblk = tnapi->hw_status;
  4374. unsigned int handled = 1;
  4375. /* In INTx mode, it is possible for the interrupt to arrive at
  4376. * the CPU before the status block posted prior to the interrupt.
  4377. * Reading the PCI State register will confirm whether the
  4378. * interrupt is ours and will flush the status block.
  4379. */
  4380. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4381. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4382. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4383. handled = 0;
  4384. goto out;
  4385. }
  4386. }
  4387. /*
  4388. * writing any value to intr-mbox-0 clears PCI INTA# and
  4389. * chip-internal interrupt pending events.
  4390. * writing non-zero to intr-mbox-0 additional tells the
  4391. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4392. * event coalescing.
  4393. *
  4394. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4395. * spurious interrupts. The flush impacts performance but
  4396. * excessive spurious interrupts can be worse in some cases.
  4397. */
  4398. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4399. /*
  4400. * In a shared interrupt configuration, sometimes other devices'
  4401. * interrupts will scream. We record the current status tag here
  4402. * so that the above check can report that the screaming interrupts
  4403. * are unhandled. Eventually they will be silenced.
  4404. */
  4405. tnapi->last_irq_tag = sblk->status_tag;
  4406. if (tg3_irq_sync(tp))
  4407. goto out;
  4408. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4409. napi_schedule(&tnapi->napi);
  4410. out:
  4411. return IRQ_RETVAL(handled);
  4412. }
  4413. /* ISR for interrupt test */
  4414. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4415. {
  4416. struct tg3_napi *tnapi = dev_id;
  4417. struct tg3 *tp = tnapi->tp;
  4418. struct tg3_hw_status *sblk = tnapi->hw_status;
  4419. if ((sblk->status & SD_STATUS_UPDATED) ||
  4420. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4421. tg3_disable_ints(tp);
  4422. return IRQ_RETVAL(1);
  4423. }
  4424. return IRQ_RETVAL(0);
  4425. }
  4426. static int tg3_init_hw(struct tg3 *, int);
  4427. static int tg3_halt(struct tg3 *, int, int);
  4428. /* Restart hardware after configuration changes, self-test, etc.
  4429. * Invoked with tp->lock held.
  4430. */
  4431. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4432. __releases(tp->lock)
  4433. __acquires(tp->lock)
  4434. {
  4435. int err;
  4436. err = tg3_init_hw(tp, reset_phy);
  4437. if (err) {
  4438. netdev_err(tp->dev,
  4439. "Failed to re-initialize device, aborting\n");
  4440. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4441. tg3_full_unlock(tp);
  4442. del_timer_sync(&tp->timer);
  4443. tp->irq_sync = 0;
  4444. tg3_napi_enable(tp);
  4445. dev_close(tp->dev);
  4446. tg3_full_lock(tp, 0);
  4447. }
  4448. return err;
  4449. }
  4450. #ifdef CONFIG_NET_POLL_CONTROLLER
  4451. static void tg3_poll_controller(struct net_device *dev)
  4452. {
  4453. int i;
  4454. struct tg3 *tp = netdev_priv(dev);
  4455. for (i = 0; i < tp->irq_cnt; i++)
  4456. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4457. }
  4458. #endif
  4459. static void tg3_reset_task(struct work_struct *work)
  4460. {
  4461. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4462. int err;
  4463. unsigned int restart_timer;
  4464. tg3_full_lock(tp, 0);
  4465. if (!netif_running(tp->dev)) {
  4466. tg3_full_unlock(tp);
  4467. return;
  4468. }
  4469. tg3_full_unlock(tp);
  4470. tg3_phy_stop(tp);
  4471. tg3_netif_stop(tp);
  4472. tg3_full_lock(tp, 1);
  4473. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4474. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4475. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4476. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4477. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4478. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4479. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4480. }
  4481. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4482. err = tg3_init_hw(tp, 1);
  4483. if (err)
  4484. goto out;
  4485. tg3_netif_start(tp);
  4486. if (restart_timer)
  4487. mod_timer(&tp->timer, jiffies + 1);
  4488. out:
  4489. tg3_full_unlock(tp);
  4490. if (!err)
  4491. tg3_phy_start(tp);
  4492. }
  4493. static void tg3_dump_short_state(struct tg3 *tp)
  4494. {
  4495. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4496. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4497. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4498. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4499. }
  4500. static void tg3_tx_timeout(struct net_device *dev)
  4501. {
  4502. struct tg3 *tp = netdev_priv(dev);
  4503. if (netif_msg_tx_err(tp)) {
  4504. netdev_err(dev, "transmit timed out, resetting\n");
  4505. tg3_dump_short_state(tp);
  4506. }
  4507. schedule_work(&tp->reset_task);
  4508. }
  4509. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4510. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4511. {
  4512. u32 base = (u32) mapping & 0xffffffff;
  4513. return ((base > 0xffffdcc0) &&
  4514. (base + len + 8 < base));
  4515. }
  4516. /* Test for DMA addresses > 40-bit */
  4517. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4518. int len)
  4519. {
  4520. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4521. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4522. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4523. return 0;
  4524. #else
  4525. return 0;
  4526. #endif
  4527. }
  4528. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4529. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4530. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4531. struct sk_buff *skb, u32 last_plus_one,
  4532. u32 *start, u32 base_flags, u32 mss)
  4533. {
  4534. struct tg3 *tp = tnapi->tp;
  4535. struct sk_buff *new_skb;
  4536. dma_addr_t new_addr = 0;
  4537. u32 entry = *start;
  4538. int i, ret = 0;
  4539. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4540. new_skb = skb_copy(skb, GFP_ATOMIC);
  4541. else {
  4542. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4543. new_skb = skb_copy_expand(skb,
  4544. skb_headroom(skb) + more_headroom,
  4545. skb_tailroom(skb), GFP_ATOMIC);
  4546. }
  4547. if (!new_skb) {
  4548. ret = -1;
  4549. } else {
  4550. /* New SKB is guaranteed to be linear. */
  4551. entry = *start;
  4552. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4553. PCI_DMA_TODEVICE);
  4554. /* Make sure the mapping succeeded */
  4555. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4556. ret = -1;
  4557. dev_kfree_skb(new_skb);
  4558. new_skb = NULL;
  4559. /* Make sure new skb does not cross any 4G boundaries.
  4560. * Drop the packet if it does.
  4561. */
  4562. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4563. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4564. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4565. PCI_DMA_TODEVICE);
  4566. ret = -1;
  4567. dev_kfree_skb(new_skb);
  4568. new_skb = NULL;
  4569. } else {
  4570. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4571. base_flags, 1 | (mss << 1));
  4572. *start = NEXT_TX(entry);
  4573. }
  4574. }
  4575. /* Now clean up the sw ring entries. */
  4576. i = 0;
  4577. while (entry != last_plus_one) {
  4578. int len;
  4579. if (i == 0)
  4580. len = skb_headlen(skb);
  4581. else
  4582. len = skb_shinfo(skb)->frags[i-1].size;
  4583. pci_unmap_single(tp->pdev,
  4584. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4585. mapping),
  4586. len, PCI_DMA_TODEVICE);
  4587. if (i == 0) {
  4588. tnapi->tx_buffers[entry].skb = new_skb;
  4589. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4590. new_addr);
  4591. } else {
  4592. tnapi->tx_buffers[entry].skb = NULL;
  4593. }
  4594. entry = NEXT_TX(entry);
  4595. i++;
  4596. }
  4597. dev_kfree_skb(skb);
  4598. return ret;
  4599. }
  4600. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4601. dma_addr_t mapping, int len, u32 flags,
  4602. u32 mss_and_is_end)
  4603. {
  4604. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4605. int is_end = (mss_and_is_end & 0x1);
  4606. u32 mss = (mss_and_is_end >> 1);
  4607. u32 vlan_tag = 0;
  4608. if (is_end)
  4609. flags |= TXD_FLAG_END;
  4610. if (flags & TXD_FLAG_VLAN) {
  4611. vlan_tag = flags >> 16;
  4612. flags &= 0xffff;
  4613. }
  4614. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4615. txd->addr_hi = ((u64) mapping >> 32);
  4616. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4617. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4618. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4619. }
  4620. /* hard_start_xmit for devices that don't have any bugs and
  4621. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4622. */
  4623. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4624. struct net_device *dev)
  4625. {
  4626. struct tg3 *tp = netdev_priv(dev);
  4627. u32 len, entry, base_flags, mss;
  4628. dma_addr_t mapping;
  4629. struct tg3_napi *tnapi;
  4630. struct netdev_queue *txq;
  4631. unsigned int i, last;
  4632. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4633. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4634. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4635. tnapi++;
  4636. /* We are running in BH disabled context with netif_tx_lock
  4637. * and TX reclaim runs via tp->napi.poll inside of a software
  4638. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4639. * no IRQ context deadlocks to worry about either. Rejoice!
  4640. */
  4641. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4642. if (!netif_tx_queue_stopped(txq)) {
  4643. netif_tx_stop_queue(txq);
  4644. /* This is a hard error, log it. */
  4645. netdev_err(dev,
  4646. "BUG! Tx Ring full when queue awake!\n");
  4647. }
  4648. return NETDEV_TX_BUSY;
  4649. }
  4650. entry = tnapi->tx_prod;
  4651. base_flags = 0;
  4652. mss = 0;
  4653. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4654. int tcp_opt_len, ip_tcp_len;
  4655. u32 hdrlen;
  4656. if (skb_header_cloned(skb) &&
  4657. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4658. dev_kfree_skb(skb);
  4659. goto out_unlock;
  4660. }
  4661. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4662. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4663. else {
  4664. struct iphdr *iph = ip_hdr(skb);
  4665. tcp_opt_len = tcp_optlen(skb);
  4666. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4667. iph->check = 0;
  4668. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4669. hdrlen = ip_tcp_len + tcp_opt_len;
  4670. }
  4671. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4672. mss |= (hdrlen & 0xc) << 12;
  4673. if (hdrlen & 0x10)
  4674. base_flags |= 0x00000010;
  4675. base_flags |= (hdrlen & 0x3e0) << 5;
  4676. } else
  4677. mss |= hdrlen << 9;
  4678. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4679. TXD_FLAG_CPU_POST_DMA);
  4680. tcp_hdr(skb)->check = 0;
  4681. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4682. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4683. }
  4684. #if TG3_VLAN_TAG_USED
  4685. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4686. base_flags |= (TXD_FLAG_VLAN |
  4687. (vlan_tx_tag_get(skb) << 16));
  4688. #endif
  4689. len = skb_headlen(skb);
  4690. /* Queue skb data, a.k.a. the main skb fragment. */
  4691. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4692. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4693. dev_kfree_skb(skb);
  4694. goto out_unlock;
  4695. }
  4696. tnapi->tx_buffers[entry].skb = skb;
  4697. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4698. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4699. !mss && skb->len > ETH_DATA_LEN)
  4700. base_flags |= TXD_FLAG_JMB_PKT;
  4701. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4702. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4703. entry = NEXT_TX(entry);
  4704. /* Now loop through additional data fragments, and queue them. */
  4705. if (skb_shinfo(skb)->nr_frags > 0) {
  4706. last = skb_shinfo(skb)->nr_frags - 1;
  4707. for (i = 0; i <= last; i++) {
  4708. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4709. len = frag->size;
  4710. mapping = pci_map_page(tp->pdev,
  4711. frag->page,
  4712. frag->page_offset,
  4713. len, PCI_DMA_TODEVICE);
  4714. if (pci_dma_mapping_error(tp->pdev, mapping))
  4715. goto dma_error;
  4716. tnapi->tx_buffers[entry].skb = NULL;
  4717. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4718. mapping);
  4719. tg3_set_txd(tnapi, entry, mapping, len,
  4720. base_flags, (i == last) | (mss << 1));
  4721. entry = NEXT_TX(entry);
  4722. }
  4723. }
  4724. /* Packets are ready, update Tx producer idx local and on card. */
  4725. tw32_tx_mbox(tnapi->prodmbox, entry);
  4726. tnapi->tx_prod = entry;
  4727. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4728. netif_tx_stop_queue(txq);
  4729. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4730. netif_tx_wake_queue(txq);
  4731. }
  4732. out_unlock:
  4733. mmiowb();
  4734. return NETDEV_TX_OK;
  4735. dma_error:
  4736. last = i;
  4737. entry = tnapi->tx_prod;
  4738. tnapi->tx_buffers[entry].skb = NULL;
  4739. pci_unmap_single(tp->pdev,
  4740. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4741. skb_headlen(skb),
  4742. PCI_DMA_TODEVICE);
  4743. for (i = 0; i <= last; i++) {
  4744. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4745. entry = NEXT_TX(entry);
  4746. pci_unmap_page(tp->pdev,
  4747. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4748. mapping),
  4749. frag->size, PCI_DMA_TODEVICE);
  4750. }
  4751. dev_kfree_skb(skb);
  4752. return NETDEV_TX_OK;
  4753. }
  4754. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4755. struct net_device *);
  4756. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4757. * TSO header is greater than 80 bytes.
  4758. */
  4759. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4760. {
  4761. struct sk_buff *segs, *nskb;
  4762. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4763. /* Estimate the number of fragments in the worst case */
  4764. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4765. netif_stop_queue(tp->dev);
  4766. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4767. return NETDEV_TX_BUSY;
  4768. netif_wake_queue(tp->dev);
  4769. }
  4770. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4771. if (IS_ERR(segs))
  4772. goto tg3_tso_bug_end;
  4773. do {
  4774. nskb = segs;
  4775. segs = segs->next;
  4776. nskb->next = NULL;
  4777. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4778. } while (segs);
  4779. tg3_tso_bug_end:
  4780. dev_kfree_skb(skb);
  4781. return NETDEV_TX_OK;
  4782. }
  4783. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4784. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4785. */
  4786. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4787. struct net_device *dev)
  4788. {
  4789. struct tg3 *tp = netdev_priv(dev);
  4790. u32 len, entry, base_flags, mss;
  4791. int would_hit_hwbug;
  4792. dma_addr_t mapping;
  4793. struct tg3_napi *tnapi;
  4794. struct netdev_queue *txq;
  4795. unsigned int i, last;
  4796. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4797. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4798. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4799. tnapi++;
  4800. /* We are running in BH disabled context with netif_tx_lock
  4801. * and TX reclaim runs via tp->napi.poll inside of a software
  4802. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4803. * no IRQ context deadlocks to worry about either. Rejoice!
  4804. */
  4805. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4806. if (!netif_tx_queue_stopped(txq)) {
  4807. netif_tx_stop_queue(txq);
  4808. /* This is a hard error, log it. */
  4809. netdev_err(dev,
  4810. "BUG! Tx Ring full when queue awake!\n");
  4811. }
  4812. return NETDEV_TX_BUSY;
  4813. }
  4814. entry = tnapi->tx_prod;
  4815. base_flags = 0;
  4816. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4817. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4818. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4819. struct iphdr *iph;
  4820. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4821. if (skb_header_cloned(skb) &&
  4822. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4823. dev_kfree_skb(skb);
  4824. goto out_unlock;
  4825. }
  4826. tcp_opt_len = tcp_optlen(skb);
  4827. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4828. hdr_len = ip_tcp_len + tcp_opt_len;
  4829. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4830. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4831. return tg3_tso_bug(tp, skb);
  4832. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4833. TXD_FLAG_CPU_POST_DMA);
  4834. iph = ip_hdr(skb);
  4835. iph->check = 0;
  4836. iph->tot_len = htons(mss + hdr_len);
  4837. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4838. tcp_hdr(skb)->check = 0;
  4839. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4840. } else
  4841. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4842. iph->daddr, 0,
  4843. IPPROTO_TCP,
  4844. 0);
  4845. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4846. mss |= (hdr_len & 0xc) << 12;
  4847. if (hdr_len & 0x10)
  4848. base_flags |= 0x00000010;
  4849. base_flags |= (hdr_len & 0x3e0) << 5;
  4850. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4851. mss |= hdr_len << 9;
  4852. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4854. if (tcp_opt_len || iph->ihl > 5) {
  4855. int tsflags;
  4856. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4857. mss |= (tsflags << 11);
  4858. }
  4859. } else {
  4860. if (tcp_opt_len || iph->ihl > 5) {
  4861. int tsflags;
  4862. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4863. base_flags |= tsflags << 12;
  4864. }
  4865. }
  4866. }
  4867. #if TG3_VLAN_TAG_USED
  4868. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4869. base_flags |= (TXD_FLAG_VLAN |
  4870. (vlan_tx_tag_get(skb) << 16));
  4871. #endif
  4872. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4873. !mss && skb->len > ETH_DATA_LEN)
  4874. base_flags |= TXD_FLAG_JMB_PKT;
  4875. len = skb_headlen(skb);
  4876. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4877. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4878. dev_kfree_skb(skb);
  4879. goto out_unlock;
  4880. }
  4881. tnapi->tx_buffers[entry].skb = skb;
  4882. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4883. would_hit_hwbug = 0;
  4884. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4885. would_hit_hwbug = 1;
  4886. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4887. tg3_4g_overflow_test(mapping, len))
  4888. would_hit_hwbug = 1;
  4889. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4890. tg3_40bit_overflow_test(tp, mapping, len))
  4891. would_hit_hwbug = 1;
  4892. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4893. would_hit_hwbug = 1;
  4894. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4895. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4896. entry = NEXT_TX(entry);
  4897. /* Now loop through additional data fragments, and queue them. */
  4898. if (skb_shinfo(skb)->nr_frags > 0) {
  4899. last = skb_shinfo(skb)->nr_frags - 1;
  4900. for (i = 0; i <= last; i++) {
  4901. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4902. len = frag->size;
  4903. mapping = pci_map_page(tp->pdev,
  4904. frag->page,
  4905. frag->page_offset,
  4906. len, PCI_DMA_TODEVICE);
  4907. tnapi->tx_buffers[entry].skb = NULL;
  4908. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4909. mapping);
  4910. if (pci_dma_mapping_error(tp->pdev, mapping))
  4911. goto dma_error;
  4912. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4913. len <= 8)
  4914. would_hit_hwbug = 1;
  4915. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4916. tg3_4g_overflow_test(mapping, len))
  4917. would_hit_hwbug = 1;
  4918. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4919. tg3_40bit_overflow_test(tp, mapping, len))
  4920. would_hit_hwbug = 1;
  4921. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4922. tg3_set_txd(tnapi, entry, mapping, len,
  4923. base_flags, (i == last)|(mss << 1));
  4924. else
  4925. tg3_set_txd(tnapi, entry, mapping, len,
  4926. base_flags, (i == last));
  4927. entry = NEXT_TX(entry);
  4928. }
  4929. }
  4930. if (would_hit_hwbug) {
  4931. u32 last_plus_one = entry;
  4932. u32 start;
  4933. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4934. start &= (TG3_TX_RING_SIZE - 1);
  4935. /* If the workaround fails due to memory/mapping
  4936. * failure, silently drop this packet.
  4937. */
  4938. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4939. &start, base_flags, mss))
  4940. goto out_unlock;
  4941. entry = start;
  4942. }
  4943. /* Packets are ready, update Tx producer idx local and on card. */
  4944. tw32_tx_mbox(tnapi->prodmbox, entry);
  4945. tnapi->tx_prod = entry;
  4946. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4947. netif_tx_stop_queue(txq);
  4948. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4949. netif_tx_wake_queue(txq);
  4950. }
  4951. out_unlock:
  4952. mmiowb();
  4953. return NETDEV_TX_OK;
  4954. dma_error:
  4955. last = i;
  4956. entry = tnapi->tx_prod;
  4957. tnapi->tx_buffers[entry].skb = NULL;
  4958. pci_unmap_single(tp->pdev,
  4959. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4960. skb_headlen(skb),
  4961. PCI_DMA_TODEVICE);
  4962. for (i = 0; i <= last; i++) {
  4963. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4964. entry = NEXT_TX(entry);
  4965. pci_unmap_page(tp->pdev,
  4966. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4967. mapping),
  4968. frag->size, PCI_DMA_TODEVICE);
  4969. }
  4970. dev_kfree_skb(skb);
  4971. return NETDEV_TX_OK;
  4972. }
  4973. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4974. int new_mtu)
  4975. {
  4976. dev->mtu = new_mtu;
  4977. if (new_mtu > ETH_DATA_LEN) {
  4978. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4979. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4980. ethtool_op_set_tso(dev, 0);
  4981. } else {
  4982. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4983. }
  4984. } else {
  4985. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4986. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4987. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4988. }
  4989. }
  4990. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4991. {
  4992. struct tg3 *tp = netdev_priv(dev);
  4993. int err;
  4994. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4995. return -EINVAL;
  4996. if (!netif_running(dev)) {
  4997. /* We'll just catch it later when the
  4998. * device is up'd.
  4999. */
  5000. tg3_set_mtu(dev, tp, new_mtu);
  5001. return 0;
  5002. }
  5003. tg3_phy_stop(tp);
  5004. tg3_netif_stop(tp);
  5005. tg3_full_lock(tp, 1);
  5006. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5007. tg3_set_mtu(dev, tp, new_mtu);
  5008. err = tg3_restart_hw(tp, 0);
  5009. if (!err)
  5010. tg3_netif_start(tp);
  5011. tg3_full_unlock(tp);
  5012. if (!err)
  5013. tg3_phy_start(tp);
  5014. return err;
  5015. }
  5016. static void tg3_rx_prodring_free(struct tg3 *tp,
  5017. struct tg3_rx_prodring_set *tpr)
  5018. {
  5019. int i;
  5020. if (tpr != &tp->prodring[0]) {
  5021. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5022. i = (i + 1) % TG3_RX_RING_SIZE)
  5023. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5024. tp->rx_pkt_map_sz);
  5025. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5026. for (i = tpr->rx_jmb_cons_idx;
  5027. i != tpr->rx_jmb_prod_idx;
  5028. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  5029. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5030. TG3_RX_JMB_MAP_SZ);
  5031. }
  5032. }
  5033. return;
  5034. }
  5035. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5036. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5037. tp->rx_pkt_map_sz);
  5038. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5039. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5040. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5041. TG3_RX_JMB_MAP_SZ);
  5042. }
  5043. }
  5044. /* Initialize rx rings for packet processing.
  5045. *
  5046. * The chip has been shut down and the driver detached from
  5047. * the networking, so no interrupts or new tx packets will
  5048. * end up in the driver. tp->{tx,}lock are held and thus
  5049. * we may not sleep.
  5050. */
  5051. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5052. struct tg3_rx_prodring_set *tpr)
  5053. {
  5054. u32 i, rx_pkt_dma_sz;
  5055. tpr->rx_std_cons_idx = 0;
  5056. tpr->rx_std_prod_idx = 0;
  5057. tpr->rx_jmb_cons_idx = 0;
  5058. tpr->rx_jmb_prod_idx = 0;
  5059. if (tpr != &tp->prodring[0]) {
  5060. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5061. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5062. memset(&tpr->rx_jmb_buffers[0], 0,
  5063. TG3_RX_JMB_BUFF_RING_SIZE);
  5064. goto done;
  5065. }
  5066. /* Zero out all descriptors. */
  5067. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5068. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5069. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5070. tp->dev->mtu > ETH_DATA_LEN)
  5071. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5072. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5073. /* Initialize invariants of the rings, we only set this
  5074. * stuff once. This works because the card does not
  5075. * write into the rx buffer posting rings.
  5076. */
  5077. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5078. struct tg3_rx_buffer_desc *rxd;
  5079. rxd = &tpr->rx_std[i];
  5080. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5081. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5082. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5083. (i << RXD_OPAQUE_INDEX_SHIFT));
  5084. }
  5085. /* Now allocate fresh SKBs for each rx ring. */
  5086. for (i = 0; i < tp->rx_pending; i++) {
  5087. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5088. netdev_warn(tp->dev,
  5089. "Using a smaller RX standard ring. Only "
  5090. "%d out of %d buffers were allocated "
  5091. "successfully\n", i, tp->rx_pending);
  5092. if (i == 0)
  5093. goto initfail;
  5094. tp->rx_pending = i;
  5095. break;
  5096. }
  5097. }
  5098. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5099. goto done;
  5100. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5101. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5102. goto done;
  5103. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5104. struct tg3_rx_buffer_desc *rxd;
  5105. rxd = &tpr->rx_jmb[i].std;
  5106. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5107. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5108. RXD_FLAG_JUMBO;
  5109. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5110. (i << RXD_OPAQUE_INDEX_SHIFT));
  5111. }
  5112. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5113. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5114. netdev_warn(tp->dev,
  5115. "Using a smaller RX jumbo ring. Only %d "
  5116. "out of %d buffers were allocated "
  5117. "successfully\n", i, tp->rx_jumbo_pending);
  5118. if (i == 0)
  5119. goto initfail;
  5120. tp->rx_jumbo_pending = i;
  5121. break;
  5122. }
  5123. }
  5124. done:
  5125. return 0;
  5126. initfail:
  5127. tg3_rx_prodring_free(tp, tpr);
  5128. return -ENOMEM;
  5129. }
  5130. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5131. struct tg3_rx_prodring_set *tpr)
  5132. {
  5133. kfree(tpr->rx_std_buffers);
  5134. tpr->rx_std_buffers = NULL;
  5135. kfree(tpr->rx_jmb_buffers);
  5136. tpr->rx_jmb_buffers = NULL;
  5137. if (tpr->rx_std) {
  5138. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5139. tpr->rx_std, tpr->rx_std_mapping);
  5140. tpr->rx_std = NULL;
  5141. }
  5142. if (tpr->rx_jmb) {
  5143. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5144. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5145. tpr->rx_jmb = NULL;
  5146. }
  5147. }
  5148. static int tg3_rx_prodring_init(struct tg3 *tp,
  5149. struct tg3_rx_prodring_set *tpr)
  5150. {
  5151. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5152. if (!tpr->rx_std_buffers)
  5153. return -ENOMEM;
  5154. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5155. &tpr->rx_std_mapping);
  5156. if (!tpr->rx_std)
  5157. goto err_out;
  5158. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5159. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5160. GFP_KERNEL);
  5161. if (!tpr->rx_jmb_buffers)
  5162. goto err_out;
  5163. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5164. TG3_RX_JUMBO_RING_BYTES,
  5165. &tpr->rx_jmb_mapping);
  5166. if (!tpr->rx_jmb)
  5167. goto err_out;
  5168. }
  5169. return 0;
  5170. err_out:
  5171. tg3_rx_prodring_fini(tp, tpr);
  5172. return -ENOMEM;
  5173. }
  5174. /* Free up pending packets in all rx/tx rings.
  5175. *
  5176. * The chip has been shut down and the driver detached from
  5177. * the networking, so no interrupts or new tx packets will
  5178. * end up in the driver. tp->{tx,}lock is not held and we are not
  5179. * in an interrupt context and thus may sleep.
  5180. */
  5181. static void tg3_free_rings(struct tg3 *tp)
  5182. {
  5183. int i, j;
  5184. for (j = 0; j < tp->irq_cnt; j++) {
  5185. struct tg3_napi *tnapi = &tp->napi[j];
  5186. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5187. if (!tnapi->tx_buffers)
  5188. continue;
  5189. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5190. struct ring_info *txp;
  5191. struct sk_buff *skb;
  5192. unsigned int k;
  5193. txp = &tnapi->tx_buffers[i];
  5194. skb = txp->skb;
  5195. if (skb == NULL) {
  5196. i++;
  5197. continue;
  5198. }
  5199. pci_unmap_single(tp->pdev,
  5200. dma_unmap_addr(txp, mapping),
  5201. skb_headlen(skb),
  5202. PCI_DMA_TODEVICE);
  5203. txp->skb = NULL;
  5204. i++;
  5205. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5206. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5207. pci_unmap_page(tp->pdev,
  5208. dma_unmap_addr(txp, mapping),
  5209. skb_shinfo(skb)->frags[k].size,
  5210. PCI_DMA_TODEVICE);
  5211. i++;
  5212. }
  5213. dev_kfree_skb_any(skb);
  5214. }
  5215. }
  5216. }
  5217. /* Initialize tx/rx rings for packet processing.
  5218. *
  5219. * The chip has been shut down and the driver detached from
  5220. * the networking, so no interrupts or new tx packets will
  5221. * end up in the driver. tp->{tx,}lock are held and thus
  5222. * we may not sleep.
  5223. */
  5224. static int tg3_init_rings(struct tg3 *tp)
  5225. {
  5226. int i;
  5227. /* Free up all the SKBs. */
  5228. tg3_free_rings(tp);
  5229. for (i = 0; i < tp->irq_cnt; i++) {
  5230. struct tg3_napi *tnapi = &tp->napi[i];
  5231. tnapi->last_tag = 0;
  5232. tnapi->last_irq_tag = 0;
  5233. tnapi->hw_status->status = 0;
  5234. tnapi->hw_status->status_tag = 0;
  5235. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5236. tnapi->tx_prod = 0;
  5237. tnapi->tx_cons = 0;
  5238. if (tnapi->tx_ring)
  5239. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5240. tnapi->rx_rcb_ptr = 0;
  5241. if (tnapi->rx_rcb)
  5242. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5243. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5244. tg3_free_rings(tp);
  5245. return -ENOMEM;
  5246. }
  5247. }
  5248. return 0;
  5249. }
  5250. /*
  5251. * Must not be invoked with interrupt sources disabled and
  5252. * the hardware shutdown down.
  5253. */
  5254. static void tg3_free_consistent(struct tg3 *tp)
  5255. {
  5256. int i;
  5257. for (i = 0; i < tp->irq_cnt; i++) {
  5258. struct tg3_napi *tnapi = &tp->napi[i];
  5259. if (tnapi->tx_ring) {
  5260. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5261. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5262. tnapi->tx_ring = NULL;
  5263. }
  5264. kfree(tnapi->tx_buffers);
  5265. tnapi->tx_buffers = NULL;
  5266. if (tnapi->rx_rcb) {
  5267. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5268. tnapi->rx_rcb,
  5269. tnapi->rx_rcb_mapping);
  5270. tnapi->rx_rcb = NULL;
  5271. }
  5272. if (tnapi->hw_status) {
  5273. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5274. tnapi->hw_status,
  5275. tnapi->status_mapping);
  5276. tnapi->hw_status = NULL;
  5277. }
  5278. }
  5279. if (tp->hw_stats) {
  5280. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5281. tp->hw_stats, tp->stats_mapping);
  5282. tp->hw_stats = NULL;
  5283. }
  5284. for (i = 0; i < tp->irq_cnt; i++)
  5285. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5286. }
  5287. /*
  5288. * Must not be invoked with interrupt sources disabled and
  5289. * the hardware shutdown down. Can sleep.
  5290. */
  5291. static int tg3_alloc_consistent(struct tg3 *tp)
  5292. {
  5293. int i;
  5294. for (i = 0; i < tp->irq_cnt; i++) {
  5295. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5296. goto err_out;
  5297. }
  5298. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5299. sizeof(struct tg3_hw_stats),
  5300. &tp->stats_mapping);
  5301. if (!tp->hw_stats)
  5302. goto err_out;
  5303. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5304. for (i = 0; i < tp->irq_cnt; i++) {
  5305. struct tg3_napi *tnapi = &tp->napi[i];
  5306. struct tg3_hw_status *sblk;
  5307. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5308. TG3_HW_STATUS_SIZE,
  5309. &tnapi->status_mapping);
  5310. if (!tnapi->hw_status)
  5311. goto err_out;
  5312. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5313. sblk = tnapi->hw_status;
  5314. /* If multivector TSS is enabled, vector 0 does not handle
  5315. * tx interrupts. Don't allocate any resources for it.
  5316. */
  5317. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5318. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5319. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5320. TG3_TX_RING_SIZE,
  5321. GFP_KERNEL);
  5322. if (!tnapi->tx_buffers)
  5323. goto err_out;
  5324. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5325. TG3_TX_RING_BYTES,
  5326. &tnapi->tx_desc_mapping);
  5327. if (!tnapi->tx_ring)
  5328. goto err_out;
  5329. }
  5330. /*
  5331. * When RSS is enabled, the status block format changes
  5332. * slightly. The "rx_jumbo_consumer", "reserved",
  5333. * and "rx_mini_consumer" members get mapped to the
  5334. * other three rx return ring producer indexes.
  5335. */
  5336. switch (i) {
  5337. default:
  5338. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5339. break;
  5340. case 2:
  5341. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5342. break;
  5343. case 3:
  5344. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5345. break;
  5346. case 4:
  5347. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5348. break;
  5349. }
  5350. tnapi->prodring = &tp->prodring[i];
  5351. /*
  5352. * If multivector RSS is enabled, vector 0 does not handle
  5353. * rx or tx interrupts. Don't allocate any resources for it.
  5354. */
  5355. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5356. continue;
  5357. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5358. TG3_RX_RCB_RING_BYTES(tp),
  5359. &tnapi->rx_rcb_mapping);
  5360. if (!tnapi->rx_rcb)
  5361. goto err_out;
  5362. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5363. }
  5364. return 0;
  5365. err_out:
  5366. tg3_free_consistent(tp);
  5367. return -ENOMEM;
  5368. }
  5369. #define MAX_WAIT_CNT 1000
  5370. /* To stop a block, clear the enable bit and poll till it
  5371. * clears. tp->lock is held.
  5372. */
  5373. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5374. {
  5375. unsigned int i;
  5376. u32 val;
  5377. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5378. switch (ofs) {
  5379. case RCVLSC_MODE:
  5380. case DMAC_MODE:
  5381. case MBFREE_MODE:
  5382. case BUFMGR_MODE:
  5383. case MEMARB_MODE:
  5384. /* We can't enable/disable these bits of the
  5385. * 5705/5750, just say success.
  5386. */
  5387. return 0;
  5388. default:
  5389. break;
  5390. }
  5391. }
  5392. val = tr32(ofs);
  5393. val &= ~enable_bit;
  5394. tw32_f(ofs, val);
  5395. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5396. udelay(100);
  5397. val = tr32(ofs);
  5398. if ((val & enable_bit) == 0)
  5399. break;
  5400. }
  5401. if (i == MAX_WAIT_CNT && !silent) {
  5402. dev_err(&tp->pdev->dev,
  5403. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5404. ofs, enable_bit);
  5405. return -ENODEV;
  5406. }
  5407. return 0;
  5408. }
  5409. /* tp->lock is held. */
  5410. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5411. {
  5412. int i, err;
  5413. tg3_disable_ints(tp);
  5414. tp->rx_mode &= ~RX_MODE_ENABLE;
  5415. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5416. udelay(10);
  5417. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5418. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5419. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5420. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5421. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5422. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5423. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5424. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5425. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5426. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5427. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5428. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5429. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5430. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5431. tw32_f(MAC_MODE, tp->mac_mode);
  5432. udelay(40);
  5433. tp->tx_mode &= ~TX_MODE_ENABLE;
  5434. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5435. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5436. udelay(100);
  5437. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5438. break;
  5439. }
  5440. if (i >= MAX_WAIT_CNT) {
  5441. dev_err(&tp->pdev->dev,
  5442. "%s timed out, TX_MODE_ENABLE will not clear "
  5443. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5444. err |= -ENODEV;
  5445. }
  5446. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5447. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5448. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5449. tw32(FTQ_RESET, 0xffffffff);
  5450. tw32(FTQ_RESET, 0x00000000);
  5451. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5452. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5453. for (i = 0; i < tp->irq_cnt; i++) {
  5454. struct tg3_napi *tnapi = &tp->napi[i];
  5455. if (tnapi->hw_status)
  5456. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5457. }
  5458. if (tp->hw_stats)
  5459. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5460. return err;
  5461. }
  5462. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5463. {
  5464. int i;
  5465. u32 apedata;
  5466. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5467. if (apedata != APE_SEG_SIG_MAGIC)
  5468. return;
  5469. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5470. if (!(apedata & APE_FW_STATUS_READY))
  5471. return;
  5472. /* Wait for up to 1 millisecond for APE to service previous event. */
  5473. for (i = 0; i < 10; i++) {
  5474. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5475. return;
  5476. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5477. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5478. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5479. event | APE_EVENT_STATUS_EVENT_PENDING);
  5480. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5481. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5482. break;
  5483. udelay(100);
  5484. }
  5485. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5486. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5487. }
  5488. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5489. {
  5490. u32 event;
  5491. u32 apedata;
  5492. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5493. return;
  5494. switch (kind) {
  5495. case RESET_KIND_INIT:
  5496. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5497. APE_HOST_SEG_SIG_MAGIC);
  5498. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5499. APE_HOST_SEG_LEN_MAGIC);
  5500. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5501. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5502. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5503. APE_HOST_DRIVER_ID_MAGIC);
  5504. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5505. APE_HOST_BEHAV_NO_PHYLOCK);
  5506. event = APE_EVENT_STATUS_STATE_START;
  5507. break;
  5508. case RESET_KIND_SHUTDOWN:
  5509. /* With the interface we are currently using,
  5510. * APE does not track driver state. Wiping
  5511. * out the HOST SEGMENT SIGNATURE forces
  5512. * the APE to assume OS absent status.
  5513. */
  5514. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5515. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5516. break;
  5517. case RESET_KIND_SUSPEND:
  5518. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5519. break;
  5520. default:
  5521. return;
  5522. }
  5523. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5524. tg3_ape_send_event(tp, event);
  5525. }
  5526. /* tp->lock is held. */
  5527. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5528. {
  5529. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5530. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5531. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5532. switch (kind) {
  5533. case RESET_KIND_INIT:
  5534. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5535. DRV_STATE_START);
  5536. break;
  5537. case RESET_KIND_SHUTDOWN:
  5538. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5539. DRV_STATE_UNLOAD);
  5540. break;
  5541. case RESET_KIND_SUSPEND:
  5542. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5543. DRV_STATE_SUSPEND);
  5544. break;
  5545. default:
  5546. break;
  5547. }
  5548. }
  5549. if (kind == RESET_KIND_INIT ||
  5550. kind == RESET_KIND_SUSPEND)
  5551. tg3_ape_driver_state_change(tp, kind);
  5552. }
  5553. /* tp->lock is held. */
  5554. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5555. {
  5556. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5557. switch (kind) {
  5558. case RESET_KIND_INIT:
  5559. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5560. DRV_STATE_START_DONE);
  5561. break;
  5562. case RESET_KIND_SHUTDOWN:
  5563. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5564. DRV_STATE_UNLOAD_DONE);
  5565. break;
  5566. default:
  5567. break;
  5568. }
  5569. }
  5570. if (kind == RESET_KIND_SHUTDOWN)
  5571. tg3_ape_driver_state_change(tp, kind);
  5572. }
  5573. /* tp->lock is held. */
  5574. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5575. {
  5576. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5577. switch (kind) {
  5578. case RESET_KIND_INIT:
  5579. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5580. DRV_STATE_START);
  5581. break;
  5582. case RESET_KIND_SHUTDOWN:
  5583. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5584. DRV_STATE_UNLOAD);
  5585. break;
  5586. case RESET_KIND_SUSPEND:
  5587. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5588. DRV_STATE_SUSPEND);
  5589. break;
  5590. default:
  5591. break;
  5592. }
  5593. }
  5594. }
  5595. static int tg3_poll_fw(struct tg3 *tp)
  5596. {
  5597. int i;
  5598. u32 val;
  5599. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5600. /* Wait up to 20ms for init done. */
  5601. for (i = 0; i < 200; i++) {
  5602. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5603. return 0;
  5604. udelay(100);
  5605. }
  5606. return -ENODEV;
  5607. }
  5608. /* Wait for firmware initialization to complete. */
  5609. for (i = 0; i < 100000; i++) {
  5610. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5611. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5612. break;
  5613. udelay(10);
  5614. }
  5615. /* Chip might not be fitted with firmware. Some Sun onboard
  5616. * parts are configured like that. So don't signal the timeout
  5617. * of the above loop as an error, but do report the lack of
  5618. * running firmware once.
  5619. */
  5620. if (i >= 100000 &&
  5621. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5622. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5623. netdev_info(tp->dev, "No firmware running\n");
  5624. }
  5625. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5626. /* The 57765 A0 needs a little more
  5627. * time to do some important work.
  5628. */
  5629. mdelay(10);
  5630. }
  5631. return 0;
  5632. }
  5633. /* Save PCI command register before chip reset */
  5634. static void tg3_save_pci_state(struct tg3 *tp)
  5635. {
  5636. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5637. }
  5638. /* Restore PCI state after chip reset */
  5639. static void tg3_restore_pci_state(struct tg3 *tp)
  5640. {
  5641. u32 val;
  5642. /* Re-enable indirect register accesses. */
  5643. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5644. tp->misc_host_ctrl);
  5645. /* Set MAX PCI retry to zero. */
  5646. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5647. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5648. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5649. val |= PCISTATE_RETRY_SAME_DMA;
  5650. /* Allow reads and writes to the APE register and memory space. */
  5651. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5652. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5653. PCISTATE_ALLOW_APE_SHMEM_WR |
  5654. PCISTATE_ALLOW_APE_PSPACE_WR;
  5655. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5656. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5657. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5658. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5659. pcie_set_readrq(tp->pdev, 4096);
  5660. else {
  5661. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5662. tp->pci_cacheline_sz);
  5663. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5664. tp->pci_lat_timer);
  5665. }
  5666. }
  5667. /* Make sure PCI-X relaxed ordering bit is clear. */
  5668. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5669. u16 pcix_cmd;
  5670. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5671. &pcix_cmd);
  5672. pcix_cmd &= ~PCI_X_CMD_ERO;
  5673. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5674. pcix_cmd);
  5675. }
  5676. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5677. /* Chip reset on 5780 will reset MSI enable bit,
  5678. * so need to restore it.
  5679. */
  5680. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5681. u16 ctrl;
  5682. pci_read_config_word(tp->pdev,
  5683. tp->msi_cap + PCI_MSI_FLAGS,
  5684. &ctrl);
  5685. pci_write_config_word(tp->pdev,
  5686. tp->msi_cap + PCI_MSI_FLAGS,
  5687. ctrl | PCI_MSI_FLAGS_ENABLE);
  5688. val = tr32(MSGINT_MODE);
  5689. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5690. }
  5691. }
  5692. }
  5693. static void tg3_stop_fw(struct tg3 *);
  5694. /* tp->lock is held. */
  5695. static int tg3_chip_reset(struct tg3 *tp)
  5696. {
  5697. u32 val;
  5698. void (*write_op)(struct tg3 *, u32, u32);
  5699. int i, err;
  5700. tg3_nvram_lock(tp);
  5701. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5702. /* No matching tg3_nvram_unlock() after this because
  5703. * chip reset below will undo the nvram lock.
  5704. */
  5705. tp->nvram_lock_cnt = 0;
  5706. /* GRC_MISC_CFG core clock reset will clear the memory
  5707. * enable bit in PCI register 4 and the MSI enable bit
  5708. * on some chips, so we save relevant registers here.
  5709. */
  5710. tg3_save_pci_state(tp);
  5711. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5712. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5713. tw32(GRC_FASTBOOT_PC, 0);
  5714. /*
  5715. * We must avoid the readl() that normally takes place.
  5716. * It locks machines, causes machine checks, and other
  5717. * fun things. So, temporarily disable the 5701
  5718. * hardware workaround, while we do the reset.
  5719. */
  5720. write_op = tp->write32;
  5721. if (write_op == tg3_write_flush_reg32)
  5722. tp->write32 = tg3_write32;
  5723. /* Prevent the irq handler from reading or writing PCI registers
  5724. * during chip reset when the memory enable bit in the PCI command
  5725. * register may be cleared. The chip does not generate interrupt
  5726. * at this time, but the irq handler may still be called due to irq
  5727. * sharing or irqpoll.
  5728. */
  5729. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5730. for (i = 0; i < tp->irq_cnt; i++) {
  5731. struct tg3_napi *tnapi = &tp->napi[i];
  5732. if (tnapi->hw_status) {
  5733. tnapi->hw_status->status = 0;
  5734. tnapi->hw_status->status_tag = 0;
  5735. }
  5736. tnapi->last_tag = 0;
  5737. tnapi->last_irq_tag = 0;
  5738. }
  5739. smp_mb();
  5740. for (i = 0; i < tp->irq_cnt; i++)
  5741. synchronize_irq(tp->napi[i].irq_vec);
  5742. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5743. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5744. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5745. }
  5746. /* do the reset */
  5747. val = GRC_MISC_CFG_CORECLK_RESET;
  5748. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5749. if (tr32(0x7e2c) == 0x60) {
  5750. tw32(0x7e2c, 0x20);
  5751. }
  5752. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5753. tw32(GRC_MISC_CFG, (1 << 29));
  5754. val |= (1 << 29);
  5755. }
  5756. }
  5757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5758. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5759. tw32(GRC_VCPU_EXT_CTRL,
  5760. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5761. }
  5762. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5763. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5764. tw32(GRC_MISC_CFG, val);
  5765. /* restore 5701 hardware bug workaround write method */
  5766. tp->write32 = write_op;
  5767. /* Unfortunately, we have to delay before the PCI read back.
  5768. * Some 575X chips even will not respond to a PCI cfg access
  5769. * when the reset command is given to the chip.
  5770. *
  5771. * How do these hardware designers expect things to work
  5772. * properly if the PCI write is posted for a long period
  5773. * of time? It is always necessary to have some method by
  5774. * which a register read back can occur to push the write
  5775. * out which does the reset.
  5776. *
  5777. * For most tg3 variants the trick below was working.
  5778. * Ho hum...
  5779. */
  5780. udelay(120);
  5781. /* Flush PCI posted writes. The normal MMIO registers
  5782. * are inaccessible at this time so this is the only
  5783. * way to make this reliably (actually, this is no longer
  5784. * the case, see above). I tried to use indirect
  5785. * register read/write but this upset some 5701 variants.
  5786. */
  5787. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5788. udelay(120);
  5789. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5790. u16 val16;
  5791. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5792. int i;
  5793. u32 cfg_val;
  5794. /* Wait for link training to complete. */
  5795. for (i = 0; i < 5000; i++)
  5796. udelay(100);
  5797. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5798. pci_write_config_dword(tp->pdev, 0xc4,
  5799. cfg_val | (1 << 15));
  5800. }
  5801. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5802. pci_read_config_word(tp->pdev,
  5803. tp->pcie_cap + PCI_EXP_DEVCTL,
  5804. &val16);
  5805. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5806. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5807. /*
  5808. * Older PCIe devices only support the 128 byte
  5809. * MPS setting. Enforce the restriction.
  5810. */
  5811. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5812. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5813. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5814. pci_write_config_word(tp->pdev,
  5815. tp->pcie_cap + PCI_EXP_DEVCTL,
  5816. val16);
  5817. pcie_set_readrq(tp->pdev, 4096);
  5818. /* Clear error status */
  5819. pci_write_config_word(tp->pdev,
  5820. tp->pcie_cap + PCI_EXP_DEVSTA,
  5821. PCI_EXP_DEVSTA_CED |
  5822. PCI_EXP_DEVSTA_NFED |
  5823. PCI_EXP_DEVSTA_FED |
  5824. PCI_EXP_DEVSTA_URD);
  5825. }
  5826. tg3_restore_pci_state(tp);
  5827. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5828. val = 0;
  5829. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5830. val = tr32(MEMARB_MODE);
  5831. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5832. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5833. tg3_stop_fw(tp);
  5834. tw32(0x5000, 0x400);
  5835. }
  5836. tw32(GRC_MODE, tp->grc_mode);
  5837. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5838. val = tr32(0xc4);
  5839. tw32(0xc4, val | (1 << 15));
  5840. }
  5841. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5843. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5844. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5845. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5846. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5847. }
  5848. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5849. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5850. tw32_f(MAC_MODE, tp->mac_mode);
  5851. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5852. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5853. tw32_f(MAC_MODE, tp->mac_mode);
  5854. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5855. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5856. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5857. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5858. tw32_f(MAC_MODE, tp->mac_mode);
  5859. } else
  5860. tw32_f(MAC_MODE, 0);
  5861. udelay(40);
  5862. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5863. err = tg3_poll_fw(tp);
  5864. if (err)
  5865. return err;
  5866. tg3_mdio_start(tp);
  5867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5868. u8 phy_addr;
  5869. phy_addr = tp->phy_addr;
  5870. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5871. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5872. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5873. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5874. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5875. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5876. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5877. udelay(10);
  5878. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5879. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5880. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5881. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5882. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5883. udelay(10);
  5884. tp->phy_addr = phy_addr;
  5885. }
  5886. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5887. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5888. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5889. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5890. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5891. val = tr32(0x7c00);
  5892. tw32(0x7c00, val | (1 << 25));
  5893. }
  5894. /* Reprobe ASF enable state. */
  5895. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5896. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5897. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5898. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5899. u32 nic_cfg;
  5900. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5901. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5902. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5903. tp->last_event_jiffies = jiffies;
  5904. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5905. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5906. }
  5907. }
  5908. return 0;
  5909. }
  5910. /* tp->lock is held. */
  5911. static void tg3_stop_fw(struct tg3 *tp)
  5912. {
  5913. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5914. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5915. /* Wait for RX cpu to ACK the previous event. */
  5916. tg3_wait_for_event_ack(tp);
  5917. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5918. tg3_generate_fw_event(tp);
  5919. /* Wait for RX cpu to ACK this event. */
  5920. tg3_wait_for_event_ack(tp);
  5921. }
  5922. }
  5923. /* tp->lock is held. */
  5924. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5925. {
  5926. int err;
  5927. tg3_stop_fw(tp);
  5928. tg3_write_sig_pre_reset(tp, kind);
  5929. tg3_abort_hw(tp, silent);
  5930. err = tg3_chip_reset(tp);
  5931. __tg3_set_mac_addr(tp, 0);
  5932. tg3_write_sig_legacy(tp, kind);
  5933. tg3_write_sig_post_reset(tp, kind);
  5934. if (err)
  5935. return err;
  5936. return 0;
  5937. }
  5938. #define RX_CPU_SCRATCH_BASE 0x30000
  5939. #define RX_CPU_SCRATCH_SIZE 0x04000
  5940. #define TX_CPU_SCRATCH_BASE 0x34000
  5941. #define TX_CPU_SCRATCH_SIZE 0x04000
  5942. /* tp->lock is held. */
  5943. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5944. {
  5945. int i;
  5946. BUG_ON(offset == TX_CPU_BASE &&
  5947. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5949. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5950. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5951. return 0;
  5952. }
  5953. if (offset == RX_CPU_BASE) {
  5954. for (i = 0; i < 10000; i++) {
  5955. tw32(offset + CPU_STATE, 0xffffffff);
  5956. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5957. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5958. break;
  5959. }
  5960. tw32(offset + CPU_STATE, 0xffffffff);
  5961. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5962. udelay(10);
  5963. } else {
  5964. for (i = 0; i < 10000; i++) {
  5965. tw32(offset + CPU_STATE, 0xffffffff);
  5966. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5967. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5968. break;
  5969. }
  5970. }
  5971. if (i >= 10000) {
  5972. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5973. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5974. return -ENODEV;
  5975. }
  5976. /* Clear firmware's nvram arbitration. */
  5977. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5978. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5979. return 0;
  5980. }
  5981. struct fw_info {
  5982. unsigned int fw_base;
  5983. unsigned int fw_len;
  5984. const __be32 *fw_data;
  5985. };
  5986. /* tp->lock is held. */
  5987. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5988. int cpu_scratch_size, struct fw_info *info)
  5989. {
  5990. int err, lock_err, i;
  5991. void (*write_op)(struct tg3 *, u32, u32);
  5992. if (cpu_base == TX_CPU_BASE &&
  5993. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5994. netdev_err(tp->dev,
  5995. "%s: Trying to load TX cpu firmware which is 5705\n",
  5996. __func__);
  5997. return -EINVAL;
  5998. }
  5999. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6000. write_op = tg3_write_mem;
  6001. else
  6002. write_op = tg3_write_indirect_reg32;
  6003. /* It is possible that bootcode is still loading at this point.
  6004. * Get the nvram lock first before halting the cpu.
  6005. */
  6006. lock_err = tg3_nvram_lock(tp);
  6007. err = tg3_halt_cpu(tp, cpu_base);
  6008. if (!lock_err)
  6009. tg3_nvram_unlock(tp);
  6010. if (err)
  6011. goto out;
  6012. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6013. write_op(tp, cpu_scratch_base + i, 0);
  6014. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6015. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6016. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6017. write_op(tp, (cpu_scratch_base +
  6018. (info->fw_base & 0xffff) +
  6019. (i * sizeof(u32))),
  6020. be32_to_cpu(info->fw_data[i]));
  6021. err = 0;
  6022. out:
  6023. return err;
  6024. }
  6025. /* tp->lock is held. */
  6026. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6027. {
  6028. struct fw_info info;
  6029. const __be32 *fw_data;
  6030. int err, i;
  6031. fw_data = (void *)tp->fw->data;
  6032. /* Firmware blob starts with version numbers, followed by
  6033. start address and length. We are setting complete length.
  6034. length = end_address_of_bss - start_address_of_text.
  6035. Remainder is the blob to be loaded contiguously
  6036. from start address. */
  6037. info.fw_base = be32_to_cpu(fw_data[1]);
  6038. info.fw_len = tp->fw->size - 12;
  6039. info.fw_data = &fw_data[3];
  6040. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6041. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6042. &info);
  6043. if (err)
  6044. return err;
  6045. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6046. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6047. &info);
  6048. if (err)
  6049. return err;
  6050. /* Now startup only the RX cpu. */
  6051. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6052. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6053. for (i = 0; i < 5; i++) {
  6054. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6055. break;
  6056. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6057. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6058. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6059. udelay(1000);
  6060. }
  6061. if (i >= 5) {
  6062. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6063. "should be %08x\n", __func__,
  6064. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6065. return -ENODEV;
  6066. }
  6067. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6068. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6069. return 0;
  6070. }
  6071. /* 5705 needs a special version of the TSO firmware. */
  6072. /* tp->lock is held. */
  6073. static int tg3_load_tso_firmware(struct tg3 *tp)
  6074. {
  6075. struct fw_info info;
  6076. const __be32 *fw_data;
  6077. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6078. int err, i;
  6079. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6080. return 0;
  6081. fw_data = (void *)tp->fw->data;
  6082. /* Firmware blob starts with version numbers, followed by
  6083. start address and length. We are setting complete length.
  6084. length = end_address_of_bss - start_address_of_text.
  6085. Remainder is the blob to be loaded contiguously
  6086. from start address. */
  6087. info.fw_base = be32_to_cpu(fw_data[1]);
  6088. cpu_scratch_size = tp->fw_len;
  6089. info.fw_len = tp->fw->size - 12;
  6090. info.fw_data = &fw_data[3];
  6091. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6092. cpu_base = RX_CPU_BASE;
  6093. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6094. } else {
  6095. cpu_base = TX_CPU_BASE;
  6096. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6097. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6098. }
  6099. err = tg3_load_firmware_cpu(tp, cpu_base,
  6100. cpu_scratch_base, cpu_scratch_size,
  6101. &info);
  6102. if (err)
  6103. return err;
  6104. /* Now startup the cpu. */
  6105. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6106. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6107. for (i = 0; i < 5; i++) {
  6108. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6109. break;
  6110. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6111. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6112. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6113. udelay(1000);
  6114. }
  6115. if (i >= 5) {
  6116. netdev_err(tp->dev,
  6117. "%s fails to set CPU PC, is %08x should be %08x\n",
  6118. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6119. return -ENODEV;
  6120. }
  6121. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6122. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6123. return 0;
  6124. }
  6125. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6126. {
  6127. struct tg3 *tp = netdev_priv(dev);
  6128. struct sockaddr *addr = p;
  6129. int err = 0, skip_mac_1 = 0;
  6130. if (!is_valid_ether_addr(addr->sa_data))
  6131. return -EINVAL;
  6132. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6133. if (!netif_running(dev))
  6134. return 0;
  6135. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6136. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6137. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6138. addr0_low = tr32(MAC_ADDR_0_LOW);
  6139. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6140. addr1_low = tr32(MAC_ADDR_1_LOW);
  6141. /* Skip MAC addr 1 if ASF is using it. */
  6142. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6143. !(addr1_high == 0 && addr1_low == 0))
  6144. skip_mac_1 = 1;
  6145. }
  6146. spin_lock_bh(&tp->lock);
  6147. __tg3_set_mac_addr(tp, skip_mac_1);
  6148. spin_unlock_bh(&tp->lock);
  6149. return err;
  6150. }
  6151. /* tp->lock is held. */
  6152. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6153. dma_addr_t mapping, u32 maxlen_flags,
  6154. u32 nic_addr)
  6155. {
  6156. tg3_write_mem(tp,
  6157. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6158. ((u64) mapping >> 32));
  6159. tg3_write_mem(tp,
  6160. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6161. ((u64) mapping & 0xffffffff));
  6162. tg3_write_mem(tp,
  6163. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6164. maxlen_flags);
  6165. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6166. tg3_write_mem(tp,
  6167. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6168. nic_addr);
  6169. }
  6170. static void __tg3_set_rx_mode(struct net_device *);
  6171. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6172. {
  6173. int i;
  6174. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6175. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6176. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6177. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6178. } else {
  6179. tw32(HOSTCC_TXCOL_TICKS, 0);
  6180. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6181. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6182. }
  6183. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6184. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6185. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6186. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6187. } else {
  6188. tw32(HOSTCC_RXCOL_TICKS, 0);
  6189. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6190. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6191. }
  6192. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6193. u32 val = ec->stats_block_coalesce_usecs;
  6194. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6195. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6196. if (!netif_carrier_ok(tp->dev))
  6197. val = 0;
  6198. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6199. }
  6200. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6201. u32 reg;
  6202. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6203. tw32(reg, ec->rx_coalesce_usecs);
  6204. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6205. tw32(reg, ec->rx_max_coalesced_frames);
  6206. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6207. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6208. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6209. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6210. tw32(reg, ec->tx_coalesce_usecs);
  6211. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6212. tw32(reg, ec->tx_max_coalesced_frames);
  6213. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6214. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6215. }
  6216. }
  6217. for (; i < tp->irq_max - 1; i++) {
  6218. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6219. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6220. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6221. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6222. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6223. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6224. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6225. }
  6226. }
  6227. }
  6228. /* tp->lock is held. */
  6229. static void tg3_rings_reset(struct tg3 *tp)
  6230. {
  6231. int i;
  6232. u32 stblk, txrcb, rxrcb, limit;
  6233. struct tg3_napi *tnapi = &tp->napi[0];
  6234. /* Disable all transmit rings but the first. */
  6235. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6236. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6237. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6238. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6239. else
  6240. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6241. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6242. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6243. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6244. BDINFO_FLAGS_DISABLED);
  6245. /* Disable all receive return rings but the first. */
  6246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6247. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6248. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6249. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6250. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6252. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6253. else
  6254. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6255. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6256. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6257. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6258. BDINFO_FLAGS_DISABLED);
  6259. /* Disable interrupts */
  6260. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6261. /* Zero mailbox registers. */
  6262. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6263. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6264. tp->napi[i].tx_prod = 0;
  6265. tp->napi[i].tx_cons = 0;
  6266. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6267. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6268. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6269. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6270. }
  6271. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6272. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6273. } else {
  6274. tp->napi[0].tx_prod = 0;
  6275. tp->napi[0].tx_cons = 0;
  6276. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6277. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6278. }
  6279. /* Make sure the NIC-based send BD rings are disabled. */
  6280. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6281. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6282. for (i = 0; i < 16; i++)
  6283. tw32_tx_mbox(mbox + i * 8, 0);
  6284. }
  6285. txrcb = NIC_SRAM_SEND_RCB;
  6286. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6287. /* Clear status block in ram. */
  6288. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6289. /* Set status block DMA address */
  6290. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6291. ((u64) tnapi->status_mapping >> 32));
  6292. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6293. ((u64) tnapi->status_mapping & 0xffffffff));
  6294. if (tnapi->tx_ring) {
  6295. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6296. (TG3_TX_RING_SIZE <<
  6297. BDINFO_FLAGS_MAXLEN_SHIFT),
  6298. NIC_SRAM_TX_BUFFER_DESC);
  6299. txrcb += TG3_BDINFO_SIZE;
  6300. }
  6301. if (tnapi->rx_rcb) {
  6302. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6303. (TG3_RX_RCB_RING_SIZE(tp) <<
  6304. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6305. rxrcb += TG3_BDINFO_SIZE;
  6306. }
  6307. stblk = HOSTCC_STATBLCK_RING1;
  6308. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6309. u64 mapping = (u64)tnapi->status_mapping;
  6310. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6311. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6312. /* Clear status block in ram. */
  6313. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6314. if (tnapi->tx_ring) {
  6315. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6316. (TG3_TX_RING_SIZE <<
  6317. BDINFO_FLAGS_MAXLEN_SHIFT),
  6318. NIC_SRAM_TX_BUFFER_DESC);
  6319. txrcb += TG3_BDINFO_SIZE;
  6320. }
  6321. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6322. (TG3_RX_RCB_RING_SIZE(tp) <<
  6323. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6324. stblk += 8;
  6325. rxrcb += TG3_BDINFO_SIZE;
  6326. }
  6327. }
  6328. /* tp->lock is held. */
  6329. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6330. {
  6331. u32 val, rdmac_mode;
  6332. int i, err, limit;
  6333. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6334. tg3_disable_ints(tp);
  6335. tg3_stop_fw(tp);
  6336. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6337. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6338. tg3_abort_hw(tp, 1);
  6339. if (reset_phy)
  6340. tg3_phy_reset(tp);
  6341. err = tg3_chip_reset(tp);
  6342. if (err)
  6343. return err;
  6344. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6345. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6346. val = tr32(TG3_CPMU_CTRL);
  6347. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6348. tw32(TG3_CPMU_CTRL, val);
  6349. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6350. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6351. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6352. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6353. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6354. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6355. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6356. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6357. val = tr32(TG3_CPMU_HST_ACC);
  6358. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6359. val |= CPMU_HST_ACC_MACCLK_6_25;
  6360. tw32(TG3_CPMU_HST_ACC, val);
  6361. }
  6362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6363. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6364. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6365. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6366. tw32(PCIE_PWR_MGMT_THRESH, val);
  6367. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6368. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6369. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6370. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6371. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6372. }
  6373. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6374. u32 grc_mode = tr32(GRC_MODE);
  6375. /* Access the lower 1K of PL PCIE block registers. */
  6376. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6377. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6378. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6379. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6380. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6381. tw32(GRC_MODE, grc_mode);
  6382. }
  6383. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6384. u32 grc_mode = tr32(GRC_MODE);
  6385. /* Access the lower 1K of PL PCIE block registers. */
  6386. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6387. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6388. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6389. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6390. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6391. tw32(GRC_MODE, grc_mode);
  6392. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6393. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6394. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6395. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6396. }
  6397. /* This works around an issue with Athlon chipsets on
  6398. * B3 tigon3 silicon. This bit has no effect on any
  6399. * other revision. But do not set this on PCI Express
  6400. * chips and don't even touch the clocks if the CPMU is present.
  6401. */
  6402. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6403. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6404. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6405. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6406. }
  6407. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6408. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6409. val = tr32(TG3PCI_PCISTATE);
  6410. val |= PCISTATE_RETRY_SAME_DMA;
  6411. tw32(TG3PCI_PCISTATE, val);
  6412. }
  6413. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6414. /* Allow reads and writes to the
  6415. * APE register and memory space.
  6416. */
  6417. val = tr32(TG3PCI_PCISTATE);
  6418. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6419. PCISTATE_ALLOW_APE_SHMEM_WR |
  6420. PCISTATE_ALLOW_APE_PSPACE_WR;
  6421. tw32(TG3PCI_PCISTATE, val);
  6422. }
  6423. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6424. /* Enable some hw fixes. */
  6425. val = tr32(TG3PCI_MSI_DATA);
  6426. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6427. tw32(TG3PCI_MSI_DATA, val);
  6428. }
  6429. /* Descriptor ring init may make accesses to the
  6430. * NIC SRAM area to setup the TX descriptors, so we
  6431. * can only do this after the hardware has been
  6432. * successfully reset.
  6433. */
  6434. err = tg3_init_rings(tp);
  6435. if (err)
  6436. return err;
  6437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6438. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6439. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6440. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6441. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6442. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6443. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6444. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6445. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6446. /* This value is determined during the probe time DMA
  6447. * engine test, tg3_test_dma.
  6448. */
  6449. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6450. }
  6451. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6452. GRC_MODE_4X_NIC_SEND_RINGS |
  6453. GRC_MODE_NO_TX_PHDR_CSUM |
  6454. GRC_MODE_NO_RX_PHDR_CSUM);
  6455. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6456. /* Pseudo-header checksum is done by hardware logic and not
  6457. * the offload processers, so make the chip do the pseudo-
  6458. * header checksums on receive. For transmit it is more
  6459. * convenient to do the pseudo-header checksum in software
  6460. * as Linux does that on transmit for us in all cases.
  6461. */
  6462. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6463. tw32(GRC_MODE,
  6464. tp->grc_mode |
  6465. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6466. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6467. val = tr32(GRC_MISC_CFG);
  6468. val &= ~0xff;
  6469. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6470. tw32(GRC_MISC_CFG, val);
  6471. /* Initialize MBUF/DESC pool. */
  6472. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6473. /* Do nothing. */
  6474. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6475. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6477. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6478. else
  6479. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6480. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6481. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6482. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6483. int fw_len;
  6484. fw_len = tp->fw_len;
  6485. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6486. tw32(BUFMGR_MB_POOL_ADDR,
  6487. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6488. tw32(BUFMGR_MB_POOL_SIZE,
  6489. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6490. }
  6491. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6492. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6493. tp->bufmgr_config.mbuf_read_dma_low_water);
  6494. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6495. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6496. tw32(BUFMGR_MB_HIGH_WATER,
  6497. tp->bufmgr_config.mbuf_high_water);
  6498. } else {
  6499. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6500. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6501. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6502. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6503. tw32(BUFMGR_MB_HIGH_WATER,
  6504. tp->bufmgr_config.mbuf_high_water_jumbo);
  6505. }
  6506. tw32(BUFMGR_DMA_LOW_WATER,
  6507. tp->bufmgr_config.dma_low_water);
  6508. tw32(BUFMGR_DMA_HIGH_WATER,
  6509. tp->bufmgr_config.dma_high_water);
  6510. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6511. for (i = 0; i < 2000; i++) {
  6512. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6513. break;
  6514. udelay(10);
  6515. }
  6516. if (i >= 2000) {
  6517. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6518. return -ENODEV;
  6519. }
  6520. /* Setup replenish threshold. */
  6521. val = tp->rx_pending / 8;
  6522. if (val == 0)
  6523. val = 1;
  6524. else if (val > tp->rx_std_max_post)
  6525. val = tp->rx_std_max_post;
  6526. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6527. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6528. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6529. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6530. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6531. }
  6532. tw32(RCVBDI_STD_THRESH, val);
  6533. /* Initialize TG3_BDINFO's at:
  6534. * RCVDBDI_STD_BD: standard eth size rx ring
  6535. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6536. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6537. *
  6538. * like so:
  6539. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6540. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6541. * ring attribute flags
  6542. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6543. *
  6544. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6545. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6546. *
  6547. * The size of each ring is fixed in the firmware, but the location is
  6548. * configurable.
  6549. */
  6550. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6551. ((u64) tpr->rx_std_mapping >> 32));
  6552. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6553. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6554. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6555. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6556. NIC_SRAM_RX_BUFFER_DESC);
  6557. /* Disable the mini ring */
  6558. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6559. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6560. BDINFO_FLAGS_DISABLED);
  6561. /* Program the jumbo buffer descriptor ring control
  6562. * blocks on those devices that have them.
  6563. */
  6564. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6565. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6566. /* Setup replenish threshold. */
  6567. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6568. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6569. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6570. ((u64) tpr->rx_jmb_mapping >> 32));
  6571. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6572. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6573. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6574. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6575. BDINFO_FLAGS_USE_EXT_RECV);
  6576. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6577. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6578. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6579. } else {
  6580. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6581. BDINFO_FLAGS_DISABLED);
  6582. }
  6583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6585. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6586. (TG3_RX_STD_DMA_SZ << 2);
  6587. else
  6588. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6589. } else
  6590. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6591. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6592. tpr->rx_std_prod_idx = tp->rx_pending;
  6593. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6594. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6595. tp->rx_jumbo_pending : 0;
  6596. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6599. tw32(STD_REPLENISH_LWM, 32);
  6600. tw32(JMB_REPLENISH_LWM, 16);
  6601. }
  6602. tg3_rings_reset(tp);
  6603. /* Initialize MAC address and backoff seed. */
  6604. __tg3_set_mac_addr(tp, 0);
  6605. /* MTU + ethernet header + FCS + optional VLAN tag */
  6606. tw32(MAC_RX_MTU_SIZE,
  6607. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6608. /* The slot time is changed by tg3_setup_phy if we
  6609. * run at gigabit with half duplex.
  6610. */
  6611. tw32(MAC_TX_LENGTHS,
  6612. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6613. (6 << TX_LENGTHS_IPG_SHIFT) |
  6614. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6615. /* Receive rules. */
  6616. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6617. tw32(RCVLPC_CONFIG, 0x0181);
  6618. /* Calculate RDMAC_MODE setting early, we need it to determine
  6619. * the RCVLPC_STATE_ENABLE mask.
  6620. */
  6621. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6622. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6623. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6624. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6625. RDMAC_MODE_LNGREAD_ENAB);
  6626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6627. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6629. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6631. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6632. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6633. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6634. /* If statement applies to 5705 and 5750 PCI devices only */
  6635. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6636. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6637. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6638. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6639. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6640. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6641. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6642. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6643. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6644. }
  6645. }
  6646. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6647. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6648. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6649. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6650. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6651. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6652. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6653. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6654. /* Receive/send statistics. */
  6655. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6656. val = tr32(RCVLPC_STATS_ENABLE);
  6657. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6658. tw32(RCVLPC_STATS_ENABLE, val);
  6659. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6660. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6661. val = tr32(RCVLPC_STATS_ENABLE);
  6662. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6663. tw32(RCVLPC_STATS_ENABLE, val);
  6664. } else {
  6665. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6666. }
  6667. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6668. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6669. tw32(SNDDATAI_STATSCTRL,
  6670. (SNDDATAI_SCTRL_ENABLE |
  6671. SNDDATAI_SCTRL_FASTUPD));
  6672. /* Setup host coalescing engine. */
  6673. tw32(HOSTCC_MODE, 0);
  6674. for (i = 0; i < 2000; i++) {
  6675. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6676. break;
  6677. udelay(10);
  6678. }
  6679. __tg3_set_coalesce(tp, &tp->coal);
  6680. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6681. /* Status/statistics block address. See tg3_timer,
  6682. * the tg3_periodic_fetch_stats call there, and
  6683. * tg3_get_stats to see how this works for 5705/5750 chips.
  6684. */
  6685. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6686. ((u64) tp->stats_mapping >> 32));
  6687. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6688. ((u64) tp->stats_mapping & 0xffffffff));
  6689. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6690. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6691. /* Clear statistics and status block memory areas */
  6692. for (i = NIC_SRAM_STATS_BLK;
  6693. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6694. i += sizeof(u32)) {
  6695. tg3_write_mem(tp, i, 0);
  6696. udelay(40);
  6697. }
  6698. }
  6699. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6700. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6701. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6702. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6703. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6704. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6705. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6706. /* reset to prevent losing 1st rx packet intermittently */
  6707. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6708. udelay(10);
  6709. }
  6710. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6711. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6712. else
  6713. tp->mac_mode = 0;
  6714. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6715. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6716. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6717. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6718. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6719. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6720. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6721. udelay(40);
  6722. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6723. * If TG3_FLG2_IS_NIC is zero, we should read the
  6724. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6725. * whether used as inputs or outputs, are set by boot code after
  6726. * reset.
  6727. */
  6728. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6729. u32 gpio_mask;
  6730. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6731. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6732. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6734. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6735. GRC_LCLCTRL_GPIO_OUTPUT3;
  6736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6737. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6738. tp->grc_local_ctrl &= ~gpio_mask;
  6739. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6740. /* GPIO1 must be driven high for eeprom write protect */
  6741. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6742. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6743. GRC_LCLCTRL_GPIO_OUTPUT1);
  6744. }
  6745. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6746. udelay(100);
  6747. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6748. val = tr32(MSGINT_MODE);
  6749. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6750. tw32(MSGINT_MODE, val);
  6751. }
  6752. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6753. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6754. udelay(40);
  6755. }
  6756. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6757. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6758. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6759. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6760. WDMAC_MODE_LNGREAD_ENAB);
  6761. /* If statement applies to 5705 and 5750 PCI devices only */
  6762. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6763. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6764. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6765. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6766. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6767. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6768. /* nothing */
  6769. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6770. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6771. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6772. val |= WDMAC_MODE_RX_ACCEL;
  6773. }
  6774. }
  6775. /* Enable host coalescing bug fix */
  6776. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6777. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6778. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6779. val |= WDMAC_MODE_BURST_ALL_DATA;
  6780. tw32_f(WDMAC_MODE, val);
  6781. udelay(40);
  6782. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6783. u16 pcix_cmd;
  6784. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6785. &pcix_cmd);
  6786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6787. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6788. pcix_cmd |= PCI_X_CMD_READ_2K;
  6789. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6790. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6791. pcix_cmd |= PCI_X_CMD_READ_2K;
  6792. }
  6793. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6794. pcix_cmd);
  6795. }
  6796. tw32_f(RDMAC_MODE, rdmac_mode);
  6797. udelay(40);
  6798. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6799. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6800. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6802. tw32(SNDDATAC_MODE,
  6803. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6804. else
  6805. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6806. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6807. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6808. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6809. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6810. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6811. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6812. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6813. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6814. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6815. tw32(SNDBDI_MODE, val);
  6816. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6817. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6818. err = tg3_load_5701_a0_firmware_fix(tp);
  6819. if (err)
  6820. return err;
  6821. }
  6822. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6823. err = tg3_load_tso_firmware(tp);
  6824. if (err)
  6825. return err;
  6826. }
  6827. tp->tx_mode = TX_MODE_ENABLE;
  6828. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  6830. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  6831. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6832. udelay(100);
  6833. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6834. u32 reg = MAC_RSS_INDIR_TBL_0;
  6835. u8 *ent = (u8 *)&val;
  6836. /* Setup the indirection table */
  6837. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6838. int idx = i % sizeof(val);
  6839. ent[idx] = (i % (tp->irq_cnt - 1)) + 1;
  6840. if (idx == sizeof(val) - 1) {
  6841. tw32(reg, val);
  6842. reg += 4;
  6843. }
  6844. }
  6845. /* Setup the "secret" hash key. */
  6846. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6847. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6848. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6849. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6850. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6851. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6852. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6853. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6854. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6855. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6856. }
  6857. tp->rx_mode = RX_MODE_ENABLE;
  6858. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6859. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6860. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6861. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6862. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6863. RX_MODE_RSS_IPV6_HASH_EN |
  6864. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6865. RX_MODE_RSS_IPV4_HASH_EN |
  6866. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6867. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6868. udelay(10);
  6869. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6870. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6871. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6872. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6873. udelay(10);
  6874. }
  6875. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6876. udelay(10);
  6877. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6878. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6879. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6880. /* Set drive transmission level to 1.2V */
  6881. /* only if the signal pre-emphasis bit is not set */
  6882. val = tr32(MAC_SERDES_CFG);
  6883. val &= 0xfffff000;
  6884. val |= 0x880;
  6885. tw32(MAC_SERDES_CFG, val);
  6886. }
  6887. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6888. tw32(MAC_SERDES_CFG, 0x616000);
  6889. }
  6890. /* Prevent chip from dropping frames when flow control
  6891. * is enabled.
  6892. */
  6893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6894. val = 1;
  6895. else
  6896. val = 2;
  6897. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6899. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6900. /* Use hardware link auto-negotiation */
  6901. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6902. }
  6903. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6904. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6905. u32 tmp;
  6906. tmp = tr32(SERDES_RX_CTRL);
  6907. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6908. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6909. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6910. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6911. }
  6912. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6913. if (tp->link_config.phy_is_low_power) {
  6914. tp->link_config.phy_is_low_power = 0;
  6915. tp->link_config.speed = tp->link_config.orig_speed;
  6916. tp->link_config.duplex = tp->link_config.orig_duplex;
  6917. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6918. }
  6919. err = tg3_setup_phy(tp, 0);
  6920. if (err)
  6921. return err;
  6922. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6923. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6924. u32 tmp;
  6925. /* Clear CRC stats. */
  6926. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6927. tg3_writephy(tp, MII_TG3_TEST1,
  6928. tmp | MII_TG3_TEST1_CRC_EN);
  6929. tg3_readphy(tp, 0x14, &tmp);
  6930. }
  6931. }
  6932. }
  6933. __tg3_set_rx_mode(tp->dev);
  6934. /* Initialize receive rules. */
  6935. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6936. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6937. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6938. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6939. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6940. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6941. limit = 8;
  6942. else
  6943. limit = 16;
  6944. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6945. limit -= 4;
  6946. switch (limit) {
  6947. case 16:
  6948. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6949. case 15:
  6950. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6951. case 14:
  6952. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6953. case 13:
  6954. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6955. case 12:
  6956. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6957. case 11:
  6958. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6959. case 10:
  6960. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6961. case 9:
  6962. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6963. case 8:
  6964. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6965. case 7:
  6966. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6967. case 6:
  6968. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6969. case 5:
  6970. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6971. case 4:
  6972. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6973. case 3:
  6974. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6975. case 2:
  6976. case 1:
  6977. default:
  6978. break;
  6979. }
  6980. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6981. /* Write our heartbeat update interval to APE. */
  6982. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6983. APE_HOST_HEARTBEAT_INT_DISABLE);
  6984. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6985. return 0;
  6986. }
  6987. /* Called at device open time to get the chip ready for
  6988. * packet processing. Invoked with tp->lock held.
  6989. */
  6990. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6991. {
  6992. tg3_switch_clocks(tp);
  6993. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6994. return tg3_reset_hw(tp, reset_phy);
  6995. }
  6996. #define TG3_STAT_ADD32(PSTAT, REG) \
  6997. do { u32 __val = tr32(REG); \
  6998. (PSTAT)->low += __val; \
  6999. if ((PSTAT)->low < __val) \
  7000. (PSTAT)->high += 1; \
  7001. } while (0)
  7002. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7003. {
  7004. struct tg3_hw_stats *sp = tp->hw_stats;
  7005. if (!netif_carrier_ok(tp->dev))
  7006. return;
  7007. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7008. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7009. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7010. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7011. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7012. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7013. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7014. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7015. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7016. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7017. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7018. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7019. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7020. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7021. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7022. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7023. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7024. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7025. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7026. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7027. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7028. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7029. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7030. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7031. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7032. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7033. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7034. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7035. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7036. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7037. }
  7038. static void tg3_timer(unsigned long __opaque)
  7039. {
  7040. struct tg3 *tp = (struct tg3 *) __opaque;
  7041. if (tp->irq_sync)
  7042. goto restart_timer;
  7043. spin_lock(&tp->lock);
  7044. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7045. /* All of this garbage is because when using non-tagged
  7046. * IRQ status the mailbox/status_block protocol the chip
  7047. * uses with the cpu is race prone.
  7048. */
  7049. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7050. tw32(GRC_LOCAL_CTRL,
  7051. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7052. } else {
  7053. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7054. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7055. }
  7056. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7057. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7058. spin_unlock(&tp->lock);
  7059. schedule_work(&tp->reset_task);
  7060. return;
  7061. }
  7062. }
  7063. /* This part only runs once per second. */
  7064. if (!--tp->timer_counter) {
  7065. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7066. tg3_periodic_fetch_stats(tp);
  7067. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7068. u32 mac_stat;
  7069. int phy_event;
  7070. mac_stat = tr32(MAC_STATUS);
  7071. phy_event = 0;
  7072. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7073. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7074. phy_event = 1;
  7075. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7076. phy_event = 1;
  7077. if (phy_event)
  7078. tg3_setup_phy(tp, 0);
  7079. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7080. u32 mac_stat = tr32(MAC_STATUS);
  7081. int need_setup = 0;
  7082. if (netif_carrier_ok(tp->dev) &&
  7083. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7084. need_setup = 1;
  7085. }
  7086. if (! netif_carrier_ok(tp->dev) &&
  7087. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7088. MAC_STATUS_SIGNAL_DET))) {
  7089. need_setup = 1;
  7090. }
  7091. if (need_setup) {
  7092. if (!tp->serdes_counter) {
  7093. tw32_f(MAC_MODE,
  7094. (tp->mac_mode &
  7095. ~MAC_MODE_PORT_MODE_MASK));
  7096. udelay(40);
  7097. tw32_f(MAC_MODE, tp->mac_mode);
  7098. udelay(40);
  7099. }
  7100. tg3_setup_phy(tp, 0);
  7101. }
  7102. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7103. tg3_serdes_parallel_detect(tp);
  7104. tp->timer_counter = tp->timer_multiplier;
  7105. }
  7106. /* Heartbeat is only sent once every 2 seconds.
  7107. *
  7108. * The heartbeat is to tell the ASF firmware that the host
  7109. * driver is still alive. In the event that the OS crashes,
  7110. * ASF needs to reset the hardware to free up the FIFO space
  7111. * that may be filled with rx packets destined for the host.
  7112. * If the FIFO is full, ASF will no longer function properly.
  7113. *
  7114. * Unintended resets have been reported on real time kernels
  7115. * where the timer doesn't run on time. Netpoll will also have
  7116. * same problem.
  7117. *
  7118. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7119. * to check the ring condition when the heartbeat is expiring
  7120. * before doing the reset. This will prevent most unintended
  7121. * resets.
  7122. */
  7123. if (!--tp->asf_counter) {
  7124. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7125. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7126. tg3_wait_for_event_ack(tp);
  7127. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7128. FWCMD_NICDRV_ALIVE3);
  7129. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7131. TG3_FW_UPDATE_TIMEOUT_SEC);
  7132. tg3_generate_fw_event(tp);
  7133. }
  7134. tp->asf_counter = tp->asf_multiplier;
  7135. }
  7136. spin_unlock(&tp->lock);
  7137. restart_timer:
  7138. tp->timer.expires = jiffies + tp->timer_offset;
  7139. add_timer(&tp->timer);
  7140. }
  7141. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7142. {
  7143. irq_handler_t fn;
  7144. unsigned long flags;
  7145. char *name;
  7146. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7147. if (tp->irq_cnt == 1)
  7148. name = tp->dev->name;
  7149. else {
  7150. name = &tnapi->irq_lbl[0];
  7151. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7152. name[IFNAMSIZ-1] = 0;
  7153. }
  7154. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7155. fn = tg3_msi;
  7156. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7157. fn = tg3_msi_1shot;
  7158. flags = IRQF_SAMPLE_RANDOM;
  7159. } else {
  7160. fn = tg3_interrupt;
  7161. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7162. fn = tg3_interrupt_tagged;
  7163. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7164. }
  7165. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7166. }
  7167. static int tg3_test_interrupt(struct tg3 *tp)
  7168. {
  7169. struct tg3_napi *tnapi = &tp->napi[0];
  7170. struct net_device *dev = tp->dev;
  7171. int err, i, intr_ok = 0;
  7172. u32 val;
  7173. if (!netif_running(dev))
  7174. return -ENODEV;
  7175. tg3_disable_ints(tp);
  7176. free_irq(tnapi->irq_vec, tnapi);
  7177. /*
  7178. * Turn off MSI one shot mode. Otherwise this test has no
  7179. * observable way to know whether the interrupt was delivered.
  7180. */
  7181. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7182. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7183. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7184. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7185. tw32(MSGINT_MODE, val);
  7186. }
  7187. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7188. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7189. if (err)
  7190. return err;
  7191. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7192. tg3_enable_ints(tp);
  7193. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7194. tnapi->coal_now);
  7195. for (i = 0; i < 5; i++) {
  7196. u32 int_mbox, misc_host_ctrl;
  7197. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7198. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7199. if ((int_mbox != 0) ||
  7200. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7201. intr_ok = 1;
  7202. break;
  7203. }
  7204. msleep(10);
  7205. }
  7206. tg3_disable_ints(tp);
  7207. free_irq(tnapi->irq_vec, tnapi);
  7208. err = tg3_request_irq(tp, 0);
  7209. if (err)
  7210. return err;
  7211. if (intr_ok) {
  7212. /* Reenable MSI one shot mode. */
  7213. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7215. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7216. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7217. tw32(MSGINT_MODE, val);
  7218. }
  7219. return 0;
  7220. }
  7221. return -EIO;
  7222. }
  7223. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7224. * successfully restored
  7225. */
  7226. static int tg3_test_msi(struct tg3 *tp)
  7227. {
  7228. int err;
  7229. u16 pci_cmd;
  7230. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7231. return 0;
  7232. /* Turn off SERR reporting in case MSI terminates with Master
  7233. * Abort.
  7234. */
  7235. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7236. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7237. pci_cmd & ~PCI_COMMAND_SERR);
  7238. err = tg3_test_interrupt(tp);
  7239. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7240. if (!err)
  7241. return 0;
  7242. /* other failures */
  7243. if (err != -EIO)
  7244. return err;
  7245. /* MSI test failed, go back to INTx mode */
  7246. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7247. "to INTx mode. Please report this failure to the PCI "
  7248. "maintainer and include system chipset information\n");
  7249. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7250. pci_disable_msi(tp->pdev);
  7251. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7252. tp->napi[0].irq_vec = tp->pdev->irq;
  7253. err = tg3_request_irq(tp, 0);
  7254. if (err)
  7255. return err;
  7256. /* Need to reset the chip because the MSI cycle may have terminated
  7257. * with Master Abort.
  7258. */
  7259. tg3_full_lock(tp, 1);
  7260. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7261. err = tg3_init_hw(tp, 1);
  7262. tg3_full_unlock(tp);
  7263. if (err)
  7264. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7265. return err;
  7266. }
  7267. static int tg3_request_firmware(struct tg3 *tp)
  7268. {
  7269. const __be32 *fw_data;
  7270. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7271. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7272. tp->fw_needed);
  7273. return -ENOENT;
  7274. }
  7275. fw_data = (void *)tp->fw->data;
  7276. /* Firmware blob starts with version numbers, followed by
  7277. * start address and _full_ length including BSS sections
  7278. * (which must be longer than the actual data, of course
  7279. */
  7280. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7281. if (tp->fw_len < (tp->fw->size - 12)) {
  7282. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7283. tp->fw_len, tp->fw_needed);
  7284. release_firmware(tp->fw);
  7285. tp->fw = NULL;
  7286. return -EINVAL;
  7287. }
  7288. /* We no longer need firmware; we have it. */
  7289. tp->fw_needed = NULL;
  7290. return 0;
  7291. }
  7292. static bool tg3_enable_msix(struct tg3 *tp)
  7293. {
  7294. int i, rc, cpus = num_online_cpus();
  7295. struct msix_entry msix_ent[tp->irq_max];
  7296. if (cpus == 1)
  7297. /* Just fallback to the simpler MSI mode. */
  7298. return false;
  7299. /*
  7300. * We want as many rx rings enabled as there are cpus.
  7301. * The first MSIX vector only deals with link interrupts, etc,
  7302. * so we add one to the number of vectors we are requesting.
  7303. */
  7304. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7305. for (i = 0; i < tp->irq_max; i++) {
  7306. msix_ent[i].entry = i;
  7307. msix_ent[i].vector = 0;
  7308. }
  7309. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7310. if (rc < 0) {
  7311. return false;
  7312. } else if (rc != 0) {
  7313. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7314. return false;
  7315. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7316. tp->irq_cnt, rc);
  7317. tp->irq_cnt = rc;
  7318. }
  7319. for (i = 0; i < tp->irq_max; i++)
  7320. tp->napi[i].irq_vec = msix_ent[i].vector;
  7321. tp->dev->real_num_tx_queues = 1;
  7322. if (tp->irq_cnt > 1) {
  7323. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7325. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7326. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7327. }
  7328. }
  7329. return true;
  7330. }
  7331. static void tg3_ints_init(struct tg3 *tp)
  7332. {
  7333. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7334. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7335. /* All MSI supporting chips should support tagged
  7336. * status. Assert that this is the case.
  7337. */
  7338. netdev_warn(tp->dev,
  7339. "MSI without TAGGED_STATUS? Not using MSI\n");
  7340. goto defcfg;
  7341. }
  7342. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7343. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7344. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7345. pci_enable_msi(tp->pdev) == 0)
  7346. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7347. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7348. u32 msi_mode = tr32(MSGINT_MODE);
  7349. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7350. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7351. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7352. }
  7353. defcfg:
  7354. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7355. tp->irq_cnt = 1;
  7356. tp->napi[0].irq_vec = tp->pdev->irq;
  7357. tp->dev->real_num_tx_queues = 1;
  7358. }
  7359. }
  7360. static void tg3_ints_fini(struct tg3 *tp)
  7361. {
  7362. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7363. pci_disable_msix(tp->pdev);
  7364. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7365. pci_disable_msi(tp->pdev);
  7366. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7367. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7368. }
  7369. static int tg3_open(struct net_device *dev)
  7370. {
  7371. struct tg3 *tp = netdev_priv(dev);
  7372. int i, err;
  7373. if (tp->fw_needed) {
  7374. err = tg3_request_firmware(tp);
  7375. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7376. if (err)
  7377. return err;
  7378. } else if (err) {
  7379. netdev_warn(tp->dev, "TSO capability disabled\n");
  7380. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7381. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7382. netdev_notice(tp->dev, "TSO capability restored\n");
  7383. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7384. }
  7385. }
  7386. netif_carrier_off(tp->dev);
  7387. err = tg3_set_power_state(tp, PCI_D0);
  7388. if (err)
  7389. return err;
  7390. tg3_full_lock(tp, 0);
  7391. tg3_disable_ints(tp);
  7392. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7393. tg3_full_unlock(tp);
  7394. /*
  7395. * Setup interrupts first so we know how
  7396. * many NAPI resources to allocate
  7397. */
  7398. tg3_ints_init(tp);
  7399. /* The placement of this call is tied
  7400. * to the setup and use of Host TX descriptors.
  7401. */
  7402. err = tg3_alloc_consistent(tp);
  7403. if (err)
  7404. goto err_out1;
  7405. tg3_napi_enable(tp);
  7406. for (i = 0; i < tp->irq_cnt; i++) {
  7407. struct tg3_napi *tnapi = &tp->napi[i];
  7408. err = tg3_request_irq(tp, i);
  7409. if (err) {
  7410. for (i--; i >= 0; i--)
  7411. free_irq(tnapi->irq_vec, tnapi);
  7412. break;
  7413. }
  7414. }
  7415. if (err)
  7416. goto err_out2;
  7417. tg3_full_lock(tp, 0);
  7418. err = tg3_init_hw(tp, 1);
  7419. if (err) {
  7420. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7421. tg3_free_rings(tp);
  7422. } else {
  7423. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7424. tp->timer_offset = HZ;
  7425. else
  7426. tp->timer_offset = HZ / 10;
  7427. BUG_ON(tp->timer_offset > HZ);
  7428. tp->timer_counter = tp->timer_multiplier =
  7429. (HZ / tp->timer_offset);
  7430. tp->asf_counter = tp->asf_multiplier =
  7431. ((HZ / tp->timer_offset) * 2);
  7432. init_timer(&tp->timer);
  7433. tp->timer.expires = jiffies + tp->timer_offset;
  7434. tp->timer.data = (unsigned long) tp;
  7435. tp->timer.function = tg3_timer;
  7436. }
  7437. tg3_full_unlock(tp);
  7438. if (err)
  7439. goto err_out3;
  7440. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7441. err = tg3_test_msi(tp);
  7442. if (err) {
  7443. tg3_full_lock(tp, 0);
  7444. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7445. tg3_free_rings(tp);
  7446. tg3_full_unlock(tp);
  7447. goto err_out2;
  7448. }
  7449. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7450. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7451. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7452. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7453. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7454. tw32(PCIE_TRANSACTION_CFG,
  7455. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7456. }
  7457. }
  7458. tg3_phy_start(tp);
  7459. tg3_full_lock(tp, 0);
  7460. add_timer(&tp->timer);
  7461. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7462. tg3_enable_ints(tp);
  7463. tg3_full_unlock(tp);
  7464. netif_tx_start_all_queues(dev);
  7465. return 0;
  7466. err_out3:
  7467. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7468. struct tg3_napi *tnapi = &tp->napi[i];
  7469. free_irq(tnapi->irq_vec, tnapi);
  7470. }
  7471. err_out2:
  7472. tg3_napi_disable(tp);
  7473. tg3_free_consistent(tp);
  7474. err_out1:
  7475. tg3_ints_fini(tp);
  7476. return err;
  7477. }
  7478. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7479. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7480. static int tg3_close(struct net_device *dev)
  7481. {
  7482. int i;
  7483. struct tg3 *tp = netdev_priv(dev);
  7484. tg3_napi_disable(tp);
  7485. cancel_work_sync(&tp->reset_task);
  7486. netif_tx_stop_all_queues(dev);
  7487. del_timer_sync(&tp->timer);
  7488. tg3_phy_stop(tp);
  7489. tg3_full_lock(tp, 1);
  7490. tg3_disable_ints(tp);
  7491. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7492. tg3_free_rings(tp);
  7493. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7494. tg3_full_unlock(tp);
  7495. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7496. struct tg3_napi *tnapi = &tp->napi[i];
  7497. free_irq(tnapi->irq_vec, tnapi);
  7498. }
  7499. tg3_ints_fini(tp);
  7500. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7501. sizeof(tp->net_stats_prev));
  7502. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7503. sizeof(tp->estats_prev));
  7504. tg3_free_consistent(tp);
  7505. tg3_set_power_state(tp, PCI_D3hot);
  7506. netif_carrier_off(tp->dev);
  7507. return 0;
  7508. }
  7509. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7510. {
  7511. unsigned long ret;
  7512. #if (BITS_PER_LONG == 32)
  7513. ret = val->low;
  7514. #else
  7515. ret = ((u64)val->high << 32) | ((u64)val->low);
  7516. #endif
  7517. return ret;
  7518. }
  7519. static inline u64 get_estat64(tg3_stat64_t *val)
  7520. {
  7521. return ((u64)val->high << 32) | ((u64)val->low);
  7522. }
  7523. static unsigned long calc_crc_errors(struct tg3 *tp)
  7524. {
  7525. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7526. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7527. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7529. u32 val;
  7530. spin_lock_bh(&tp->lock);
  7531. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7532. tg3_writephy(tp, MII_TG3_TEST1,
  7533. val | MII_TG3_TEST1_CRC_EN);
  7534. tg3_readphy(tp, 0x14, &val);
  7535. } else
  7536. val = 0;
  7537. spin_unlock_bh(&tp->lock);
  7538. tp->phy_crc_errors += val;
  7539. return tp->phy_crc_errors;
  7540. }
  7541. return get_stat64(&hw_stats->rx_fcs_errors);
  7542. }
  7543. #define ESTAT_ADD(member) \
  7544. estats->member = old_estats->member + \
  7545. get_estat64(&hw_stats->member)
  7546. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7547. {
  7548. struct tg3_ethtool_stats *estats = &tp->estats;
  7549. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7550. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7551. if (!hw_stats)
  7552. return old_estats;
  7553. ESTAT_ADD(rx_octets);
  7554. ESTAT_ADD(rx_fragments);
  7555. ESTAT_ADD(rx_ucast_packets);
  7556. ESTAT_ADD(rx_mcast_packets);
  7557. ESTAT_ADD(rx_bcast_packets);
  7558. ESTAT_ADD(rx_fcs_errors);
  7559. ESTAT_ADD(rx_align_errors);
  7560. ESTAT_ADD(rx_xon_pause_rcvd);
  7561. ESTAT_ADD(rx_xoff_pause_rcvd);
  7562. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7563. ESTAT_ADD(rx_xoff_entered);
  7564. ESTAT_ADD(rx_frame_too_long_errors);
  7565. ESTAT_ADD(rx_jabbers);
  7566. ESTAT_ADD(rx_undersize_packets);
  7567. ESTAT_ADD(rx_in_length_errors);
  7568. ESTAT_ADD(rx_out_length_errors);
  7569. ESTAT_ADD(rx_64_or_less_octet_packets);
  7570. ESTAT_ADD(rx_65_to_127_octet_packets);
  7571. ESTAT_ADD(rx_128_to_255_octet_packets);
  7572. ESTAT_ADD(rx_256_to_511_octet_packets);
  7573. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7574. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7575. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7576. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7577. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7578. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7579. ESTAT_ADD(tx_octets);
  7580. ESTAT_ADD(tx_collisions);
  7581. ESTAT_ADD(tx_xon_sent);
  7582. ESTAT_ADD(tx_xoff_sent);
  7583. ESTAT_ADD(tx_flow_control);
  7584. ESTAT_ADD(tx_mac_errors);
  7585. ESTAT_ADD(tx_single_collisions);
  7586. ESTAT_ADD(tx_mult_collisions);
  7587. ESTAT_ADD(tx_deferred);
  7588. ESTAT_ADD(tx_excessive_collisions);
  7589. ESTAT_ADD(tx_late_collisions);
  7590. ESTAT_ADD(tx_collide_2times);
  7591. ESTAT_ADD(tx_collide_3times);
  7592. ESTAT_ADD(tx_collide_4times);
  7593. ESTAT_ADD(tx_collide_5times);
  7594. ESTAT_ADD(tx_collide_6times);
  7595. ESTAT_ADD(tx_collide_7times);
  7596. ESTAT_ADD(tx_collide_8times);
  7597. ESTAT_ADD(tx_collide_9times);
  7598. ESTAT_ADD(tx_collide_10times);
  7599. ESTAT_ADD(tx_collide_11times);
  7600. ESTAT_ADD(tx_collide_12times);
  7601. ESTAT_ADD(tx_collide_13times);
  7602. ESTAT_ADD(tx_collide_14times);
  7603. ESTAT_ADD(tx_collide_15times);
  7604. ESTAT_ADD(tx_ucast_packets);
  7605. ESTAT_ADD(tx_mcast_packets);
  7606. ESTAT_ADD(tx_bcast_packets);
  7607. ESTAT_ADD(tx_carrier_sense_errors);
  7608. ESTAT_ADD(tx_discards);
  7609. ESTAT_ADD(tx_errors);
  7610. ESTAT_ADD(dma_writeq_full);
  7611. ESTAT_ADD(dma_write_prioq_full);
  7612. ESTAT_ADD(rxbds_empty);
  7613. ESTAT_ADD(rx_discards);
  7614. ESTAT_ADD(rx_errors);
  7615. ESTAT_ADD(rx_threshold_hit);
  7616. ESTAT_ADD(dma_readq_full);
  7617. ESTAT_ADD(dma_read_prioq_full);
  7618. ESTAT_ADD(tx_comp_queue_full);
  7619. ESTAT_ADD(ring_set_send_prod_index);
  7620. ESTAT_ADD(ring_status_update);
  7621. ESTAT_ADD(nic_irqs);
  7622. ESTAT_ADD(nic_avoided_irqs);
  7623. ESTAT_ADD(nic_tx_threshold_hit);
  7624. return estats;
  7625. }
  7626. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7627. {
  7628. struct tg3 *tp = netdev_priv(dev);
  7629. struct net_device_stats *stats = &tp->net_stats;
  7630. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7631. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7632. if (!hw_stats)
  7633. return old_stats;
  7634. stats->rx_packets = old_stats->rx_packets +
  7635. get_stat64(&hw_stats->rx_ucast_packets) +
  7636. get_stat64(&hw_stats->rx_mcast_packets) +
  7637. get_stat64(&hw_stats->rx_bcast_packets);
  7638. stats->tx_packets = old_stats->tx_packets +
  7639. get_stat64(&hw_stats->tx_ucast_packets) +
  7640. get_stat64(&hw_stats->tx_mcast_packets) +
  7641. get_stat64(&hw_stats->tx_bcast_packets);
  7642. stats->rx_bytes = old_stats->rx_bytes +
  7643. get_stat64(&hw_stats->rx_octets);
  7644. stats->tx_bytes = old_stats->tx_bytes +
  7645. get_stat64(&hw_stats->tx_octets);
  7646. stats->rx_errors = old_stats->rx_errors +
  7647. get_stat64(&hw_stats->rx_errors);
  7648. stats->tx_errors = old_stats->tx_errors +
  7649. get_stat64(&hw_stats->tx_errors) +
  7650. get_stat64(&hw_stats->tx_mac_errors) +
  7651. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7652. get_stat64(&hw_stats->tx_discards);
  7653. stats->multicast = old_stats->multicast +
  7654. get_stat64(&hw_stats->rx_mcast_packets);
  7655. stats->collisions = old_stats->collisions +
  7656. get_stat64(&hw_stats->tx_collisions);
  7657. stats->rx_length_errors = old_stats->rx_length_errors +
  7658. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7659. get_stat64(&hw_stats->rx_undersize_packets);
  7660. stats->rx_over_errors = old_stats->rx_over_errors +
  7661. get_stat64(&hw_stats->rxbds_empty);
  7662. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7663. get_stat64(&hw_stats->rx_align_errors);
  7664. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7665. get_stat64(&hw_stats->tx_discards);
  7666. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7667. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7668. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7669. calc_crc_errors(tp);
  7670. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7671. get_stat64(&hw_stats->rx_discards);
  7672. return stats;
  7673. }
  7674. static inline u32 calc_crc(unsigned char *buf, int len)
  7675. {
  7676. u32 reg;
  7677. u32 tmp;
  7678. int j, k;
  7679. reg = 0xffffffff;
  7680. for (j = 0; j < len; j++) {
  7681. reg ^= buf[j];
  7682. for (k = 0; k < 8; k++) {
  7683. tmp = reg & 0x01;
  7684. reg >>= 1;
  7685. if (tmp)
  7686. reg ^= 0xedb88320;
  7687. }
  7688. }
  7689. return ~reg;
  7690. }
  7691. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7692. {
  7693. /* accept or reject all multicast frames */
  7694. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7695. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7696. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7697. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7698. }
  7699. static void __tg3_set_rx_mode(struct net_device *dev)
  7700. {
  7701. struct tg3 *tp = netdev_priv(dev);
  7702. u32 rx_mode;
  7703. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7704. RX_MODE_KEEP_VLAN_TAG);
  7705. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7706. * flag clear.
  7707. */
  7708. #if TG3_VLAN_TAG_USED
  7709. if (!tp->vlgrp &&
  7710. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7711. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7712. #else
  7713. /* By definition, VLAN is disabled always in this
  7714. * case.
  7715. */
  7716. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7717. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7718. #endif
  7719. if (dev->flags & IFF_PROMISC) {
  7720. /* Promiscuous mode. */
  7721. rx_mode |= RX_MODE_PROMISC;
  7722. } else if (dev->flags & IFF_ALLMULTI) {
  7723. /* Accept all multicast. */
  7724. tg3_set_multi(tp, 1);
  7725. } else if (netdev_mc_empty(dev)) {
  7726. /* Reject all multicast. */
  7727. tg3_set_multi(tp, 0);
  7728. } else {
  7729. /* Accept one or more multicast(s). */
  7730. struct netdev_hw_addr *ha;
  7731. u32 mc_filter[4] = { 0, };
  7732. u32 regidx;
  7733. u32 bit;
  7734. u32 crc;
  7735. netdev_for_each_mc_addr(ha, dev) {
  7736. crc = calc_crc(ha->addr, ETH_ALEN);
  7737. bit = ~crc & 0x7f;
  7738. regidx = (bit & 0x60) >> 5;
  7739. bit &= 0x1f;
  7740. mc_filter[regidx] |= (1 << bit);
  7741. }
  7742. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7743. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7744. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7745. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7746. }
  7747. if (rx_mode != tp->rx_mode) {
  7748. tp->rx_mode = rx_mode;
  7749. tw32_f(MAC_RX_MODE, rx_mode);
  7750. udelay(10);
  7751. }
  7752. }
  7753. static void tg3_set_rx_mode(struct net_device *dev)
  7754. {
  7755. struct tg3 *tp = netdev_priv(dev);
  7756. if (!netif_running(dev))
  7757. return;
  7758. tg3_full_lock(tp, 0);
  7759. __tg3_set_rx_mode(dev);
  7760. tg3_full_unlock(tp);
  7761. }
  7762. #define TG3_REGDUMP_LEN (32 * 1024)
  7763. static int tg3_get_regs_len(struct net_device *dev)
  7764. {
  7765. return TG3_REGDUMP_LEN;
  7766. }
  7767. static void tg3_get_regs(struct net_device *dev,
  7768. struct ethtool_regs *regs, void *_p)
  7769. {
  7770. u32 *p = _p;
  7771. struct tg3 *tp = netdev_priv(dev);
  7772. u8 *orig_p = _p;
  7773. int i;
  7774. regs->version = 0;
  7775. memset(p, 0, TG3_REGDUMP_LEN);
  7776. if (tp->link_config.phy_is_low_power)
  7777. return;
  7778. tg3_full_lock(tp, 0);
  7779. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7780. #define GET_REG32_LOOP(base,len) \
  7781. do { p = (u32 *)(orig_p + (base)); \
  7782. for (i = 0; i < len; i += 4) \
  7783. __GET_REG32((base) + i); \
  7784. } while (0)
  7785. #define GET_REG32_1(reg) \
  7786. do { p = (u32 *)(orig_p + (reg)); \
  7787. __GET_REG32((reg)); \
  7788. } while (0)
  7789. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7790. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7791. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7792. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7793. GET_REG32_1(SNDDATAC_MODE);
  7794. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7795. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7796. GET_REG32_1(SNDBDC_MODE);
  7797. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7798. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7799. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7800. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7801. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7802. GET_REG32_1(RCVDCC_MODE);
  7803. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7804. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7805. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7806. GET_REG32_1(MBFREE_MODE);
  7807. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7808. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7809. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7810. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7811. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7812. GET_REG32_1(RX_CPU_MODE);
  7813. GET_REG32_1(RX_CPU_STATE);
  7814. GET_REG32_1(RX_CPU_PGMCTR);
  7815. GET_REG32_1(RX_CPU_HWBKPT);
  7816. GET_REG32_1(TX_CPU_MODE);
  7817. GET_REG32_1(TX_CPU_STATE);
  7818. GET_REG32_1(TX_CPU_PGMCTR);
  7819. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7820. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7821. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7822. GET_REG32_1(DMAC_MODE);
  7823. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7824. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7825. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7826. #undef __GET_REG32
  7827. #undef GET_REG32_LOOP
  7828. #undef GET_REG32_1
  7829. tg3_full_unlock(tp);
  7830. }
  7831. static int tg3_get_eeprom_len(struct net_device *dev)
  7832. {
  7833. struct tg3 *tp = netdev_priv(dev);
  7834. return tp->nvram_size;
  7835. }
  7836. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7837. {
  7838. struct tg3 *tp = netdev_priv(dev);
  7839. int ret;
  7840. u8 *pd;
  7841. u32 i, offset, len, b_offset, b_count;
  7842. __be32 val;
  7843. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7844. return -EINVAL;
  7845. if (tp->link_config.phy_is_low_power)
  7846. return -EAGAIN;
  7847. offset = eeprom->offset;
  7848. len = eeprom->len;
  7849. eeprom->len = 0;
  7850. eeprom->magic = TG3_EEPROM_MAGIC;
  7851. if (offset & 3) {
  7852. /* adjustments to start on required 4 byte boundary */
  7853. b_offset = offset & 3;
  7854. b_count = 4 - b_offset;
  7855. if (b_count > len) {
  7856. /* i.e. offset=1 len=2 */
  7857. b_count = len;
  7858. }
  7859. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7860. if (ret)
  7861. return ret;
  7862. memcpy(data, ((char*)&val) + b_offset, b_count);
  7863. len -= b_count;
  7864. offset += b_count;
  7865. eeprom->len += b_count;
  7866. }
  7867. /* read bytes upto the last 4 byte boundary */
  7868. pd = &data[eeprom->len];
  7869. for (i = 0; i < (len - (len & 3)); i += 4) {
  7870. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7871. if (ret) {
  7872. eeprom->len += i;
  7873. return ret;
  7874. }
  7875. memcpy(pd + i, &val, 4);
  7876. }
  7877. eeprom->len += i;
  7878. if (len & 3) {
  7879. /* read last bytes not ending on 4 byte boundary */
  7880. pd = &data[eeprom->len];
  7881. b_count = len & 3;
  7882. b_offset = offset + len - b_count;
  7883. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7884. if (ret)
  7885. return ret;
  7886. memcpy(pd, &val, b_count);
  7887. eeprom->len += b_count;
  7888. }
  7889. return 0;
  7890. }
  7891. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7892. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7893. {
  7894. struct tg3 *tp = netdev_priv(dev);
  7895. int ret;
  7896. u32 offset, len, b_offset, odd_len;
  7897. u8 *buf;
  7898. __be32 start, end;
  7899. if (tp->link_config.phy_is_low_power)
  7900. return -EAGAIN;
  7901. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7902. eeprom->magic != TG3_EEPROM_MAGIC)
  7903. return -EINVAL;
  7904. offset = eeprom->offset;
  7905. len = eeprom->len;
  7906. if ((b_offset = (offset & 3))) {
  7907. /* adjustments to start on required 4 byte boundary */
  7908. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7909. if (ret)
  7910. return ret;
  7911. len += b_offset;
  7912. offset &= ~3;
  7913. if (len < 4)
  7914. len = 4;
  7915. }
  7916. odd_len = 0;
  7917. if (len & 3) {
  7918. /* adjustments to end on required 4 byte boundary */
  7919. odd_len = 1;
  7920. len = (len + 3) & ~3;
  7921. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7922. if (ret)
  7923. return ret;
  7924. }
  7925. buf = data;
  7926. if (b_offset || odd_len) {
  7927. buf = kmalloc(len, GFP_KERNEL);
  7928. if (!buf)
  7929. return -ENOMEM;
  7930. if (b_offset)
  7931. memcpy(buf, &start, 4);
  7932. if (odd_len)
  7933. memcpy(buf+len-4, &end, 4);
  7934. memcpy(buf + b_offset, data, eeprom->len);
  7935. }
  7936. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7937. if (buf != data)
  7938. kfree(buf);
  7939. return ret;
  7940. }
  7941. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7942. {
  7943. struct tg3 *tp = netdev_priv(dev);
  7944. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7945. struct phy_device *phydev;
  7946. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7947. return -EAGAIN;
  7948. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7949. return phy_ethtool_gset(phydev, cmd);
  7950. }
  7951. cmd->supported = (SUPPORTED_Autoneg);
  7952. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7953. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7954. SUPPORTED_1000baseT_Full);
  7955. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7956. cmd->supported |= (SUPPORTED_100baseT_Half |
  7957. SUPPORTED_100baseT_Full |
  7958. SUPPORTED_10baseT_Half |
  7959. SUPPORTED_10baseT_Full |
  7960. SUPPORTED_TP);
  7961. cmd->port = PORT_TP;
  7962. } else {
  7963. cmd->supported |= SUPPORTED_FIBRE;
  7964. cmd->port = PORT_FIBRE;
  7965. }
  7966. cmd->advertising = tp->link_config.advertising;
  7967. if (netif_running(dev)) {
  7968. cmd->speed = tp->link_config.active_speed;
  7969. cmd->duplex = tp->link_config.active_duplex;
  7970. }
  7971. cmd->phy_address = tp->phy_addr;
  7972. cmd->transceiver = XCVR_INTERNAL;
  7973. cmd->autoneg = tp->link_config.autoneg;
  7974. cmd->maxtxpkt = 0;
  7975. cmd->maxrxpkt = 0;
  7976. return 0;
  7977. }
  7978. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7979. {
  7980. struct tg3 *tp = netdev_priv(dev);
  7981. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7982. struct phy_device *phydev;
  7983. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7984. return -EAGAIN;
  7985. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7986. return phy_ethtool_sset(phydev, cmd);
  7987. }
  7988. if (cmd->autoneg != AUTONEG_ENABLE &&
  7989. cmd->autoneg != AUTONEG_DISABLE)
  7990. return -EINVAL;
  7991. if (cmd->autoneg == AUTONEG_DISABLE &&
  7992. cmd->duplex != DUPLEX_FULL &&
  7993. cmd->duplex != DUPLEX_HALF)
  7994. return -EINVAL;
  7995. if (cmd->autoneg == AUTONEG_ENABLE) {
  7996. u32 mask = ADVERTISED_Autoneg |
  7997. ADVERTISED_Pause |
  7998. ADVERTISED_Asym_Pause;
  7999. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8000. mask |= ADVERTISED_1000baseT_Half |
  8001. ADVERTISED_1000baseT_Full;
  8002. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8003. mask |= ADVERTISED_100baseT_Half |
  8004. ADVERTISED_100baseT_Full |
  8005. ADVERTISED_10baseT_Half |
  8006. ADVERTISED_10baseT_Full |
  8007. ADVERTISED_TP;
  8008. else
  8009. mask |= ADVERTISED_FIBRE;
  8010. if (cmd->advertising & ~mask)
  8011. return -EINVAL;
  8012. mask &= (ADVERTISED_1000baseT_Half |
  8013. ADVERTISED_1000baseT_Full |
  8014. ADVERTISED_100baseT_Half |
  8015. ADVERTISED_100baseT_Full |
  8016. ADVERTISED_10baseT_Half |
  8017. ADVERTISED_10baseT_Full);
  8018. cmd->advertising &= mask;
  8019. } else {
  8020. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8021. if (cmd->speed != SPEED_1000)
  8022. return -EINVAL;
  8023. if (cmd->duplex != DUPLEX_FULL)
  8024. return -EINVAL;
  8025. } else {
  8026. if (cmd->speed != SPEED_100 &&
  8027. cmd->speed != SPEED_10)
  8028. return -EINVAL;
  8029. }
  8030. }
  8031. tg3_full_lock(tp, 0);
  8032. tp->link_config.autoneg = cmd->autoneg;
  8033. if (cmd->autoneg == AUTONEG_ENABLE) {
  8034. tp->link_config.advertising = (cmd->advertising |
  8035. ADVERTISED_Autoneg);
  8036. tp->link_config.speed = SPEED_INVALID;
  8037. tp->link_config.duplex = DUPLEX_INVALID;
  8038. } else {
  8039. tp->link_config.advertising = 0;
  8040. tp->link_config.speed = cmd->speed;
  8041. tp->link_config.duplex = cmd->duplex;
  8042. }
  8043. tp->link_config.orig_speed = tp->link_config.speed;
  8044. tp->link_config.orig_duplex = tp->link_config.duplex;
  8045. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8046. if (netif_running(dev))
  8047. tg3_setup_phy(tp, 1);
  8048. tg3_full_unlock(tp);
  8049. return 0;
  8050. }
  8051. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8052. {
  8053. struct tg3 *tp = netdev_priv(dev);
  8054. strcpy(info->driver, DRV_MODULE_NAME);
  8055. strcpy(info->version, DRV_MODULE_VERSION);
  8056. strcpy(info->fw_version, tp->fw_ver);
  8057. strcpy(info->bus_info, pci_name(tp->pdev));
  8058. }
  8059. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8060. {
  8061. struct tg3 *tp = netdev_priv(dev);
  8062. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8063. device_can_wakeup(&tp->pdev->dev))
  8064. wol->supported = WAKE_MAGIC;
  8065. else
  8066. wol->supported = 0;
  8067. wol->wolopts = 0;
  8068. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8069. device_can_wakeup(&tp->pdev->dev))
  8070. wol->wolopts = WAKE_MAGIC;
  8071. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8072. }
  8073. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8074. {
  8075. struct tg3 *tp = netdev_priv(dev);
  8076. struct device *dp = &tp->pdev->dev;
  8077. if (wol->wolopts & ~WAKE_MAGIC)
  8078. return -EINVAL;
  8079. if ((wol->wolopts & WAKE_MAGIC) &&
  8080. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8081. return -EINVAL;
  8082. spin_lock_bh(&tp->lock);
  8083. if (wol->wolopts & WAKE_MAGIC) {
  8084. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8085. device_set_wakeup_enable(dp, true);
  8086. } else {
  8087. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8088. device_set_wakeup_enable(dp, false);
  8089. }
  8090. spin_unlock_bh(&tp->lock);
  8091. return 0;
  8092. }
  8093. static u32 tg3_get_msglevel(struct net_device *dev)
  8094. {
  8095. struct tg3 *tp = netdev_priv(dev);
  8096. return tp->msg_enable;
  8097. }
  8098. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8099. {
  8100. struct tg3 *tp = netdev_priv(dev);
  8101. tp->msg_enable = value;
  8102. }
  8103. static int tg3_set_tso(struct net_device *dev, u32 value)
  8104. {
  8105. struct tg3 *tp = netdev_priv(dev);
  8106. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8107. if (value)
  8108. return -EINVAL;
  8109. return 0;
  8110. }
  8111. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8112. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8113. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8114. if (value) {
  8115. dev->features |= NETIF_F_TSO6;
  8116. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8117. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8118. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8119. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8120. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8121. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8122. dev->features |= NETIF_F_TSO_ECN;
  8123. } else
  8124. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8125. }
  8126. return ethtool_op_set_tso(dev, value);
  8127. }
  8128. static int tg3_nway_reset(struct net_device *dev)
  8129. {
  8130. struct tg3 *tp = netdev_priv(dev);
  8131. int r;
  8132. if (!netif_running(dev))
  8133. return -EAGAIN;
  8134. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8135. return -EINVAL;
  8136. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8137. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8138. return -EAGAIN;
  8139. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8140. } else {
  8141. u32 bmcr;
  8142. spin_lock_bh(&tp->lock);
  8143. r = -EINVAL;
  8144. tg3_readphy(tp, MII_BMCR, &bmcr);
  8145. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8146. ((bmcr & BMCR_ANENABLE) ||
  8147. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8148. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8149. BMCR_ANENABLE);
  8150. r = 0;
  8151. }
  8152. spin_unlock_bh(&tp->lock);
  8153. }
  8154. return r;
  8155. }
  8156. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8157. {
  8158. struct tg3 *tp = netdev_priv(dev);
  8159. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8160. ering->rx_mini_max_pending = 0;
  8161. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8162. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8163. else
  8164. ering->rx_jumbo_max_pending = 0;
  8165. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8166. ering->rx_pending = tp->rx_pending;
  8167. ering->rx_mini_pending = 0;
  8168. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8169. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8170. else
  8171. ering->rx_jumbo_pending = 0;
  8172. ering->tx_pending = tp->napi[0].tx_pending;
  8173. }
  8174. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8175. {
  8176. struct tg3 *tp = netdev_priv(dev);
  8177. int i, irq_sync = 0, err = 0;
  8178. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8179. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8180. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8181. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8182. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8183. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8184. return -EINVAL;
  8185. if (netif_running(dev)) {
  8186. tg3_phy_stop(tp);
  8187. tg3_netif_stop(tp);
  8188. irq_sync = 1;
  8189. }
  8190. tg3_full_lock(tp, irq_sync);
  8191. tp->rx_pending = ering->rx_pending;
  8192. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8193. tp->rx_pending > 63)
  8194. tp->rx_pending = 63;
  8195. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8196. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8197. tp->napi[i].tx_pending = ering->tx_pending;
  8198. if (netif_running(dev)) {
  8199. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8200. err = tg3_restart_hw(tp, 1);
  8201. if (!err)
  8202. tg3_netif_start(tp);
  8203. }
  8204. tg3_full_unlock(tp);
  8205. if (irq_sync && !err)
  8206. tg3_phy_start(tp);
  8207. return err;
  8208. }
  8209. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8210. {
  8211. struct tg3 *tp = netdev_priv(dev);
  8212. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8213. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8214. epause->rx_pause = 1;
  8215. else
  8216. epause->rx_pause = 0;
  8217. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8218. epause->tx_pause = 1;
  8219. else
  8220. epause->tx_pause = 0;
  8221. }
  8222. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8223. {
  8224. struct tg3 *tp = netdev_priv(dev);
  8225. int err = 0;
  8226. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8227. u32 newadv;
  8228. struct phy_device *phydev;
  8229. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8230. if (!(phydev->supported & SUPPORTED_Pause) ||
  8231. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8232. ((epause->rx_pause && !epause->tx_pause) ||
  8233. (!epause->rx_pause && epause->tx_pause))))
  8234. return -EINVAL;
  8235. tp->link_config.flowctrl = 0;
  8236. if (epause->rx_pause) {
  8237. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8238. if (epause->tx_pause) {
  8239. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8240. newadv = ADVERTISED_Pause;
  8241. } else
  8242. newadv = ADVERTISED_Pause |
  8243. ADVERTISED_Asym_Pause;
  8244. } else if (epause->tx_pause) {
  8245. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8246. newadv = ADVERTISED_Asym_Pause;
  8247. } else
  8248. newadv = 0;
  8249. if (epause->autoneg)
  8250. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8251. else
  8252. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8253. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8254. u32 oldadv = phydev->advertising &
  8255. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8256. if (oldadv != newadv) {
  8257. phydev->advertising &=
  8258. ~(ADVERTISED_Pause |
  8259. ADVERTISED_Asym_Pause);
  8260. phydev->advertising |= newadv;
  8261. if (phydev->autoneg) {
  8262. /*
  8263. * Always renegotiate the link to
  8264. * inform our link partner of our
  8265. * flow control settings, even if the
  8266. * flow control is forced. Let
  8267. * tg3_adjust_link() do the final
  8268. * flow control setup.
  8269. */
  8270. return phy_start_aneg(phydev);
  8271. }
  8272. }
  8273. if (!epause->autoneg)
  8274. tg3_setup_flow_control(tp, 0, 0);
  8275. } else {
  8276. tp->link_config.orig_advertising &=
  8277. ~(ADVERTISED_Pause |
  8278. ADVERTISED_Asym_Pause);
  8279. tp->link_config.orig_advertising |= newadv;
  8280. }
  8281. } else {
  8282. int irq_sync = 0;
  8283. if (netif_running(dev)) {
  8284. tg3_netif_stop(tp);
  8285. irq_sync = 1;
  8286. }
  8287. tg3_full_lock(tp, irq_sync);
  8288. if (epause->autoneg)
  8289. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8290. else
  8291. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8292. if (epause->rx_pause)
  8293. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8294. else
  8295. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8296. if (epause->tx_pause)
  8297. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8298. else
  8299. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8300. if (netif_running(dev)) {
  8301. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8302. err = tg3_restart_hw(tp, 1);
  8303. if (!err)
  8304. tg3_netif_start(tp);
  8305. }
  8306. tg3_full_unlock(tp);
  8307. }
  8308. return err;
  8309. }
  8310. static u32 tg3_get_rx_csum(struct net_device *dev)
  8311. {
  8312. struct tg3 *tp = netdev_priv(dev);
  8313. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8314. }
  8315. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8316. {
  8317. struct tg3 *tp = netdev_priv(dev);
  8318. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8319. if (data != 0)
  8320. return -EINVAL;
  8321. return 0;
  8322. }
  8323. spin_lock_bh(&tp->lock);
  8324. if (data)
  8325. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8326. else
  8327. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8328. spin_unlock_bh(&tp->lock);
  8329. return 0;
  8330. }
  8331. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8332. {
  8333. struct tg3 *tp = netdev_priv(dev);
  8334. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8335. if (data != 0)
  8336. return -EINVAL;
  8337. return 0;
  8338. }
  8339. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8340. ethtool_op_set_tx_ipv6_csum(dev, data);
  8341. else
  8342. ethtool_op_set_tx_csum(dev, data);
  8343. return 0;
  8344. }
  8345. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8346. {
  8347. switch (sset) {
  8348. case ETH_SS_TEST:
  8349. return TG3_NUM_TEST;
  8350. case ETH_SS_STATS:
  8351. return TG3_NUM_STATS;
  8352. default:
  8353. return -EOPNOTSUPP;
  8354. }
  8355. }
  8356. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8357. {
  8358. switch (stringset) {
  8359. case ETH_SS_STATS:
  8360. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8361. break;
  8362. case ETH_SS_TEST:
  8363. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8364. break;
  8365. default:
  8366. WARN_ON(1); /* we need a WARN() */
  8367. break;
  8368. }
  8369. }
  8370. static int tg3_phys_id(struct net_device *dev, u32 data)
  8371. {
  8372. struct tg3 *tp = netdev_priv(dev);
  8373. int i;
  8374. if (!netif_running(tp->dev))
  8375. return -EAGAIN;
  8376. if (data == 0)
  8377. data = UINT_MAX / 2;
  8378. for (i = 0; i < (data * 2); i++) {
  8379. if ((i % 2) == 0)
  8380. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8381. LED_CTRL_1000MBPS_ON |
  8382. LED_CTRL_100MBPS_ON |
  8383. LED_CTRL_10MBPS_ON |
  8384. LED_CTRL_TRAFFIC_OVERRIDE |
  8385. LED_CTRL_TRAFFIC_BLINK |
  8386. LED_CTRL_TRAFFIC_LED);
  8387. else
  8388. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8389. LED_CTRL_TRAFFIC_OVERRIDE);
  8390. if (msleep_interruptible(500))
  8391. break;
  8392. }
  8393. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8394. return 0;
  8395. }
  8396. static void tg3_get_ethtool_stats(struct net_device *dev,
  8397. struct ethtool_stats *estats, u64 *tmp_stats)
  8398. {
  8399. struct tg3 *tp = netdev_priv(dev);
  8400. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8401. }
  8402. #define NVRAM_TEST_SIZE 0x100
  8403. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8404. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8405. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8406. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8407. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8408. static int tg3_test_nvram(struct tg3 *tp)
  8409. {
  8410. u32 csum, magic;
  8411. __be32 *buf;
  8412. int i, j, k, err = 0, size;
  8413. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8414. return 0;
  8415. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8416. return -EIO;
  8417. if (magic == TG3_EEPROM_MAGIC)
  8418. size = NVRAM_TEST_SIZE;
  8419. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8420. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8421. TG3_EEPROM_SB_FORMAT_1) {
  8422. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8423. case TG3_EEPROM_SB_REVISION_0:
  8424. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8425. break;
  8426. case TG3_EEPROM_SB_REVISION_2:
  8427. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8428. break;
  8429. case TG3_EEPROM_SB_REVISION_3:
  8430. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8431. break;
  8432. default:
  8433. return 0;
  8434. }
  8435. } else
  8436. return 0;
  8437. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8438. size = NVRAM_SELFBOOT_HW_SIZE;
  8439. else
  8440. return -EIO;
  8441. buf = kmalloc(size, GFP_KERNEL);
  8442. if (buf == NULL)
  8443. return -ENOMEM;
  8444. err = -EIO;
  8445. for (i = 0, j = 0; i < size; i += 4, j++) {
  8446. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8447. if (err)
  8448. break;
  8449. }
  8450. if (i < size)
  8451. goto out;
  8452. /* Selfboot format */
  8453. magic = be32_to_cpu(buf[0]);
  8454. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8455. TG3_EEPROM_MAGIC_FW) {
  8456. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8457. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8458. TG3_EEPROM_SB_REVISION_2) {
  8459. /* For rev 2, the csum doesn't include the MBA. */
  8460. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8461. csum8 += buf8[i];
  8462. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8463. csum8 += buf8[i];
  8464. } else {
  8465. for (i = 0; i < size; i++)
  8466. csum8 += buf8[i];
  8467. }
  8468. if (csum8 == 0) {
  8469. err = 0;
  8470. goto out;
  8471. }
  8472. err = -EIO;
  8473. goto out;
  8474. }
  8475. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8476. TG3_EEPROM_MAGIC_HW) {
  8477. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8478. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8479. u8 *buf8 = (u8 *) buf;
  8480. /* Separate the parity bits and the data bytes. */
  8481. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8482. if ((i == 0) || (i == 8)) {
  8483. int l;
  8484. u8 msk;
  8485. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8486. parity[k++] = buf8[i] & msk;
  8487. i++;
  8488. } else if (i == 16) {
  8489. int l;
  8490. u8 msk;
  8491. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8492. parity[k++] = buf8[i] & msk;
  8493. i++;
  8494. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8495. parity[k++] = buf8[i] & msk;
  8496. i++;
  8497. }
  8498. data[j++] = buf8[i];
  8499. }
  8500. err = -EIO;
  8501. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8502. u8 hw8 = hweight8(data[i]);
  8503. if ((hw8 & 0x1) && parity[i])
  8504. goto out;
  8505. else if (!(hw8 & 0x1) && !parity[i])
  8506. goto out;
  8507. }
  8508. err = 0;
  8509. goto out;
  8510. }
  8511. /* Bootstrap checksum at offset 0x10 */
  8512. csum = calc_crc((unsigned char *) buf, 0x10);
  8513. if (csum != be32_to_cpu(buf[0x10/4]))
  8514. goto out;
  8515. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8516. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8517. if (csum != be32_to_cpu(buf[0xfc/4]))
  8518. goto out;
  8519. err = 0;
  8520. out:
  8521. kfree(buf);
  8522. return err;
  8523. }
  8524. #define TG3_SERDES_TIMEOUT_SEC 2
  8525. #define TG3_COPPER_TIMEOUT_SEC 6
  8526. static int tg3_test_link(struct tg3 *tp)
  8527. {
  8528. int i, max;
  8529. if (!netif_running(tp->dev))
  8530. return -ENODEV;
  8531. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8532. max = TG3_SERDES_TIMEOUT_SEC;
  8533. else
  8534. max = TG3_COPPER_TIMEOUT_SEC;
  8535. for (i = 0; i < max; i++) {
  8536. if (netif_carrier_ok(tp->dev))
  8537. return 0;
  8538. if (msleep_interruptible(1000))
  8539. break;
  8540. }
  8541. return -EIO;
  8542. }
  8543. /* Only test the commonly used registers */
  8544. static int tg3_test_registers(struct tg3 *tp)
  8545. {
  8546. int i, is_5705, is_5750;
  8547. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8548. static struct {
  8549. u16 offset;
  8550. u16 flags;
  8551. #define TG3_FL_5705 0x1
  8552. #define TG3_FL_NOT_5705 0x2
  8553. #define TG3_FL_NOT_5788 0x4
  8554. #define TG3_FL_NOT_5750 0x8
  8555. u32 read_mask;
  8556. u32 write_mask;
  8557. } reg_tbl[] = {
  8558. /* MAC Control Registers */
  8559. { MAC_MODE, TG3_FL_NOT_5705,
  8560. 0x00000000, 0x00ef6f8c },
  8561. { MAC_MODE, TG3_FL_5705,
  8562. 0x00000000, 0x01ef6b8c },
  8563. { MAC_STATUS, TG3_FL_NOT_5705,
  8564. 0x03800107, 0x00000000 },
  8565. { MAC_STATUS, TG3_FL_5705,
  8566. 0x03800100, 0x00000000 },
  8567. { MAC_ADDR_0_HIGH, 0x0000,
  8568. 0x00000000, 0x0000ffff },
  8569. { MAC_ADDR_0_LOW, 0x0000,
  8570. 0x00000000, 0xffffffff },
  8571. { MAC_RX_MTU_SIZE, 0x0000,
  8572. 0x00000000, 0x0000ffff },
  8573. { MAC_TX_MODE, 0x0000,
  8574. 0x00000000, 0x00000070 },
  8575. { MAC_TX_LENGTHS, 0x0000,
  8576. 0x00000000, 0x00003fff },
  8577. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8578. 0x00000000, 0x000007fc },
  8579. { MAC_RX_MODE, TG3_FL_5705,
  8580. 0x00000000, 0x000007dc },
  8581. { MAC_HASH_REG_0, 0x0000,
  8582. 0x00000000, 0xffffffff },
  8583. { MAC_HASH_REG_1, 0x0000,
  8584. 0x00000000, 0xffffffff },
  8585. { MAC_HASH_REG_2, 0x0000,
  8586. 0x00000000, 0xffffffff },
  8587. { MAC_HASH_REG_3, 0x0000,
  8588. 0x00000000, 0xffffffff },
  8589. /* Receive Data and Receive BD Initiator Control Registers. */
  8590. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8591. 0x00000000, 0xffffffff },
  8592. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8593. 0x00000000, 0xffffffff },
  8594. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8595. 0x00000000, 0x00000003 },
  8596. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8597. 0x00000000, 0xffffffff },
  8598. { RCVDBDI_STD_BD+0, 0x0000,
  8599. 0x00000000, 0xffffffff },
  8600. { RCVDBDI_STD_BD+4, 0x0000,
  8601. 0x00000000, 0xffffffff },
  8602. { RCVDBDI_STD_BD+8, 0x0000,
  8603. 0x00000000, 0xffff0002 },
  8604. { RCVDBDI_STD_BD+0xc, 0x0000,
  8605. 0x00000000, 0xffffffff },
  8606. /* Receive BD Initiator Control Registers. */
  8607. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8608. 0x00000000, 0xffffffff },
  8609. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8610. 0x00000000, 0x000003ff },
  8611. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8612. 0x00000000, 0xffffffff },
  8613. /* Host Coalescing Control Registers. */
  8614. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8615. 0x00000000, 0x00000004 },
  8616. { HOSTCC_MODE, TG3_FL_5705,
  8617. 0x00000000, 0x000000f6 },
  8618. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8619. 0x00000000, 0xffffffff },
  8620. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8621. 0x00000000, 0x000003ff },
  8622. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8623. 0x00000000, 0xffffffff },
  8624. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8625. 0x00000000, 0x000003ff },
  8626. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8627. 0x00000000, 0xffffffff },
  8628. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8629. 0x00000000, 0x000000ff },
  8630. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8631. 0x00000000, 0xffffffff },
  8632. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8633. 0x00000000, 0x000000ff },
  8634. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8635. 0x00000000, 0xffffffff },
  8636. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8637. 0x00000000, 0xffffffff },
  8638. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8639. 0x00000000, 0xffffffff },
  8640. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8641. 0x00000000, 0x000000ff },
  8642. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8643. 0x00000000, 0xffffffff },
  8644. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8645. 0x00000000, 0x000000ff },
  8646. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8647. 0x00000000, 0xffffffff },
  8648. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8649. 0x00000000, 0xffffffff },
  8650. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8651. 0x00000000, 0xffffffff },
  8652. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8653. 0x00000000, 0xffffffff },
  8654. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8655. 0x00000000, 0xffffffff },
  8656. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8657. 0xffffffff, 0x00000000 },
  8658. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8659. 0xffffffff, 0x00000000 },
  8660. /* Buffer Manager Control Registers. */
  8661. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8662. 0x00000000, 0x007fff80 },
  8663. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8664. 0x00000000, 0x007fffff },
  8665. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8666. 0x00000000, 0x0000003f },
  8667. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8668. 0x00000000, 0x000001ff },
  8669. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8670. 0x00000000, 0x000001ff },
  8671. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8672. 0xffffffff, 0x00000000 },
  8673. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8674. 0xffffffff, 0x00000000 },
  8675. /* Mailbox Registers */
  8676. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8677. 0x00000000, 0x000001ff },
  8678. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8679. 0x00000000, 0x000001ff },
  8680. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8681. 0x00000000, 0x000007ff },
  8682. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8683. 0x00000000, 0x000001ff },
  8684. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8685. };
  8686. is_5705 = is_5750 = 0;
  8687. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8688. is_5705 = 1;
  8689. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8690. is_5750 = 1;
  8691. }
  8692. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8693. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8694. continue;
  8695. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8696. continue;
  8697. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8698. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8699. continue;
  8700. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8701. continue;
  8702. offset = (u32) reg_tbl[i].offset;
  8703. read_mask = reg_tbl[i].read_mask;
  8704. write_mask = reg_tbl[i].write_mask;
  8705. /* Save the original register content */
  8706. save_val = tr32(offset);
  8707. /* Determine the read-only value. */
  8708. read_val = save_val & read_mask;
  8709. /* Write zero to the register, then make sure the read-only bits
  8710. * are not changed and the read/write bits are all zeros.
  8711. */
  8712. tw32(offset, 0);
  8713. val = tr32(offset);
  8714. /* Test the read-only and read/write bits. */
  8715. if (((val & read_mask) != read_val) || (val & write_mask))
  8716. goto out;
  8717. /* Write ones to all the bits defined by RdMask and WrMask, then
  8718. * make sure the read-only bits are not changed and the
  8719. * read/write bits are all ones.
  8720. */
  8721. tw32(offset, read_mask | write_mask);
  8722. val = tr32(offset);
  8723. /* Test the read-only bits. */
  8724. if ((val & read_mask) != read_val)
  8725. goto out;
  8726. /* Test the read/write bits. */
  8727. if ((val & write_mask) != write_mask)
  8728. goto out;
  8729. tw32(offset, save_val);
  8730. }
  8731. return 0;
  8732. out:
  8733. if (netif_msg_hw(tp))
  8734. netdev_err(tp->dev,
  8735. "Register test failed at offset %x\n", offset);
  8736. tw32(offset, save_val);
  8737. return -EIO;
  8738. }
  8739. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8740. {
  8741. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8742. int i;
  8743. u32 j;
  8744. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8745. for (j = 0; j < len; j += 4) {
  8746. u32 val;
  8747. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8748. tg3_read_mem(tp, offset + j, &val);
  8749. if (val != test_pattern[i])
  8750. return -EIO;
  8751. }
  8752. }
  8753. return 0;
  8754. }
  8755. static int tg3_test_memory(struct tg3 *tp)
  8756. {
  8757. static struct mem_entry {
  8758. u32 offset;
  8759. u32 len;
  8760. } mem_tbl_570x[] = {
  8761. { 0x00000000, 0x00b50},
  8762. { 0x00002000, 0x1c000},
  8763. { 0xffffffff, 0x00000}
  8764. }, mem_tbl_5705[] = {
  8765. { 0x00000100, 0x0000c},
  8766. { 0x00000200, 0x00008},
  8767. { 0x00004000, 0x00800},
  8768. { 0x00006000, 0x01000},
  8769. { 0x00008000, 0x02000},
  8770. { 0x00010000, 0x0e000},
  8771. { 0xffffffff, 0x00000}
  8772. }, mem_tbl_5755[] = {
  8773. { 0x00000200, 0x00008},
  8774. { 0x00004000, 0x00800},
  8775. { 0x00006000, 0x00800},
  8776. { 0x00008000, 0x02000},
  8777. { 0x00010000, 0x0c000},
  8778. { 0xffffffff, 0x00000}
  8779. }, mem_tbl_5906[] = {
  8780. { 0x00000200, 0x00008},
  8781. { 0x00004000, 0x00400},
  8782. { 0x00006000, 0x00400},
  8783. { 0x00008000, 0x01000},
  8784. { 0x00010000, 0x01000},
  8785. { 0xffffffff, 0x00000}
  8786. }, mem_tbl_5717[] = {
  8787. { 0x00000200, 0x00008},
  8788. { 0x00010000, 0x0a000},
  8789. { 0x00020000, 0x13c00},
  8790. { 0xffffffff, 0x00000}
  8791. }, mem_tbl_57765[] = {
  8792. { 0x00000200, 0x00008},
  8793. { 0x00004000, 0x00800},
  8794. { 0x00006000, 0x09800},
  8795. { 0x00010000, 0x0a000},
  8796. { 0xffffffff, 0x00000}
  8797. };
  8798. struct mem_entry *mem_tbl;
  8799. int err = 0;
  8800. int i;
  8801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8802. mem_tbl = mem_tbl_5717;
  8803. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8804. mem_tbl = mem_tbl_57765;
  8805. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8806. mem_tbl = mem_tbl_5755;
  8807. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8808. mem_tbl = mem_tbl_5906;
  8809. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8810. mem_tbl = mem_tbl_5705;
  8811. else
  8812. mem_tbl = mem_tbl_570x;
  8813. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8814. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8815. mem_tbl[i].len)) != 0)
  8816. break;
  8817. }
  8818. return err;
  8819. }
  8820. #define TG3_MAC_LOOPBACK 0
  8821. #define TG3_PHY_LOOPBACK 1
  8822. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8823. {
  8824. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8825. u32 desc_idx, coal_now;
  8826. struct sk_buff *skb, *rx_skb;
  8827. u8 *tx_data;
  8828. dma_addr_t map;
  8829. int num_pkts, tx_len, rx_len, i, err;
  8830. struct tg3_rx_buffer_desc *desc;
  8831. struct tg3_napi *tnapi, *rnapi;
  8832. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8833. tnapi = &tp->napi[0];
  8834. rnapi = &tp->napi[0];
  8835. if (tp->irq_cnt > 1) {
  8836. rnapi = &tp->napi[1];
  8837. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8838. tnapi = &tp->napi[1];
  8839. }
  8840. coal_now = tnapi->coal_now | rnapi->coal_now;
  8841. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8842. /* HW errata - mac loopback fails in some cases on 5780.
  8843. * Normal traffic and PHY loopback are not affected by
  8844. * errata.
  8845. */
  8846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8847. return 0;
  8848. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8849. MAC_MODE_PORT_INT_LPBACK;
  8850. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8851. mac_mode |= MAC_MODE_LINK_POLARITY;
  8852. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8853. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8854. else
  8855. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8856. tw32(MAC_MODE, mac_mode);
  8857. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8858. u32 val;
  8859. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8860. tg3_phy_fet_toggle_apd(tp, false);
  8861. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8862. } else
  8863. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8864. tg3_phy_toggle_automdix(tp, 0);
  8865. tg3_writephy(tp, MII_BMCR, val);
  8866. udelay(40);
  8867. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8868. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8869. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8870. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8871. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8872. /* The write needs to be flushed for the AC131 */
  8873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8874. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8875. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8876. } else
  8877. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8878. /* reset to prevent losing 1st rx packet intermittently */
  8879. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8880. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8881. udelay(10);
  8882. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8883. }
  8884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8885. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8886. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8887. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8888. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8889. mac_mode |= MAC_MODE_LINK_POLARITY;
  8890. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8891. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8892. }
  8893. tw32(MAC_MODE, mac_mode);
  8894. } else {
  8895. return -EINVAL;
  8896. }
  8897. err = -EIO;
  8898. tx_len = 1514;
  8899. skb = netdev_alloc_skb(tp->dev, tx_len);
  8900. if (!skb)
  8901. return -ENOMEM;
  8902. tx_data = skb_put(skb, tx_len);
  8903. memcpy(tx_data, tp->dev->dev_addr, 6);
  8904. memset(tx_data + 6, 0x0, 8);
  8905. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8906. for (i = 14; i < tx_len; i++)
  8907. tx_data[i] = (u8) (i & 0xff);
  8908. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8909. if (pci_dma_mapping_error(tp->pdev, map)) {
  8910. dev_kfree_skb(skb);
  8911. return -EIO;
  8912. }
  8913. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8914. rnapi->coal_now);
  8915. udelay(10);
  8916. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8917. num_pkts = 0;
  8918. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8919. tnapi->tx_prod++;
  8920. num_pkts++;
  8921. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8922. tr32_mailbox(tnapi->prodmbox);
  8923. udelay(10);
  8924. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8925. for (i = 0; i < 35; i++) {
  8926. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8927. coal_now);
  8928. udelay(10);
  8929. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8930. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8931. if ((tx_idx == tnapi->tx_prod) &&
  8932. (rx_idx == (rx_start_idx + num_pkts)))
  8933. break;
  8934. }
  8935. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8936. dev_kfree_skb(skb);
  8937. if (tx_idx != tnapi->tx_prod)
  8938. goto out;
  8939. if (rx_idx != rx_start_idx + num_pkts)
  8940. goto out;
  8941. desc = &rnapi->rx_rcb[rx_start_idx];
  8942. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8943. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8944. if (opaque_key != RXD_OPAQUE_RING_STD)
  8945. goto out;
  8946. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8947. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8948. goto out;
  8949. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8950. if (rx_len != tx_len)
  8951. goto out;
  8952. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8953. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8954. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8955. for (i = 14; i < tx_len; i++) {
  8956. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8957. goto out;
  8958. }
  8959. err = 0;
  8960. /* tg3_free_rings will unmap and free the rx_skb */
  8961. out:
  8962. return err;
  8963. }
  8964. #define TG3_MAC_LOOPBACK_FAILED 1
  8965. #define TG3_PHY_LOOPBACK_FAILED 2
  8966. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8967. TG3_PHY_LOOPBACK_FAILED)
  8968. static int tg3_test_loopback(struct tg3 *tp)
  8969. {
  8970. int err = 0;
  8971. u32 cpmuctrl = 0;
  8972. if (!netif_running(tp->dev))
  8973. return TG3_LOOPBACK_FAILED;
  8974. err = tg3_reset_hw(tp, 1);
  8975. if (err)
  8976. return TG3_LOOPBACK_FAILED;
  8977. /* Turn off gphy autopowerdown. */
  8978. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8979. tg3_phy_toggle_apd(tp, false);
  8980. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8981. int i;
  8982. u32 status;
  8983. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8984. /* Wait for up to 40 microseconds to acquire lock. */
  8985. for (i = 0; i < 4; i++) {
  8986. status = tr32(TG3_CPMU_MUTEX_GNT);
  8987. if (status == CPMU_MUTEX_GNT_DRIVER)
  8988. break;
  8989. udelay(10);
  8990. }
  8991. if (status != CPMU_MUTEX_GNT_DRIVER)
  8992. return TG3_LOOPBACK_FAILED;
  8993. /* Turn off link-based power management. */
  8994. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8995. tw32(TG3_CPMU_CTRL,
  8996. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8997. CPMU_CTRL_LINK_AWARE_MODE));
  8998. }
  8999. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9000. err |= TG3_MAC_LOOPBACK_FAILED;
  9001. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9002. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9003. /* Release the mutex */
  9004. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9005. }
  9006. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9007. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9008. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9009. err |= TG3_PHY_LOOPBACK_FAILED;
  9010. }
  9011. /* Re-enable gphy autopowerdown. */
  9012. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9013. tg3_phy_toggle_apd(tp, true);
  9014. return err;
  9015. }
  9016. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9017. u64 *data)
  9018. {
  9019. struct tg3 *tp = netdev_priv(dev);
  9020. if (tp->link_config.phy_is_low_power)
  9021. tg3_set_power_state(tp, PCI_D0);
  9022. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9023. if (tg3_test_nvram(tp) != 0) {
  9024. etest->flags |= ETH_TEST_FL_FAILED;
  9025. data[0] = 1;
  9026. }
  9027. if (tg3_test_link(tp) != 0) {
  9028. etest->flags |= ETH_TEST_FL_FAILED;
  9029. data[1] = 1;
  9030. }
  9031. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9032. int err, err2 = 0, irq_sync = 0;
  9033. if (netif_running(dev)) {
  9034. tg3_phy_stop(tp);
  9035. tg3_netif_stop(tp);
  9036. irq_sync = 1;
  9037. }
  9038. tg3_full_lock(tp, irq_sync);
  9039. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9040. err = tg3_nvram_lock(tp);
  9041. tg3_halt_cpu(tp, RX_CPU_BASE);
  9042. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9043. tg3_halt_cpu(tp, TX_CPU_BASE);
  9044. if (!err)
  9045. tg3_nvram_unlock(tp);
  9046. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9047. tg3_phy_reset(tp);
  9048. if (tg3_test_registers(tp) != 0) {
  9049. etest->flags |= ETH_TEST_FL_FAILED;
  9050. data[2] = 1;
  9051. }
  9052. if (tg3_test_memory(tp) != 0) {
  9053. etest->flags |= ETH_TEST_FL_FAILED;
  9054. data[3] = 1;
  9055. }
  9056. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9057. etest->flags |= ETH_TEST_FL_FAILED;
  9058. tg3_full_unlock(tp);
  9059. if (tg3_test_interrupt(tp) != 0) {
  9060. etest->flags |= ETH_TEST_FL_FAILED;
  9061. data[5] = 1;
  9062. }
  9063. tg3_full_lock(tp, 0);
  9064. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9065. if (netif_running(dev)) {
  9066. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9067. err2 = tg3_restart_hw(tp, 1);
  9068. if (!err2)
  9069. tg3_netif_start(tp);
  9070. }
  9071. tg3_full_unlock(tp);
  9072. if (irq_sync && !err2)
  9073. tg3_phy_start(tp);
  9074. }
  9075. if (tp->link_config.phy_is_low_power)
  9076. tg3_set_power_state(tp, PCI_D3hot);
  9077. }
  9078. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9079. {
  9080. struct mii_ioctl_data *data = if_mii(ifr);
  9081. struct tg3 *tp = netdev_priv(dev);
  9082. int err;
  9083. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9084. struct phy_device *phydev;
  9085. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9086. return -EAGAIN;
  9087. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9088. return phy_mii_ioctl(phydev, data, cmd);
  9089. }
  9090. switch (cmd) {
  9091. case SIOCGMIIPHY:
  9092. data->phy_id = tp->phy_addr;
  9093. /* fallthru */
  9094. case SIOCGMIIREG: {
  9095. u32 mii_regval;
  9096. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9097. break; /* We have no PHY */
  9098. if (tp->link_config.phy_is_low_power)
  9099. return -EAGAIN;
  9100. spin_lock_bh(&tp->lock);
  9101. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9102. spin_unlock_bh(&tp->lock);
  9103. data->val_out = mii_regval;
  9104. return err;
  9105. }
  9106. case SIOCSMIIREG:
  9107. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9108. break; /* We have no PHY */
  9109. if (tp->link_config.phy_is_low_power)
  9110. return -EAGAIN;
  9111. spin_lock_bh(&tp->lock);
  9112. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9113. spin_unlock_bh(&tp->lock);
  9114. return err;
  9115. default:
  9116. /* do nothing */
  9117. break;
  9118. }
  9119. return -EOPNOTSUPP;
  9120. }
  9121. #if TG3_VLAN_TAG_USED
  9122. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9123. {
  9124. struct tg3 *tp = netdev_priv(dev);
  9125. if (!netif_running(dev)) {
  9126. tp->vlgrp = grp;
  9127. return;
  9128. }
  9129. tg3_netif_stop(tp);
  9130. tg3_full_lock(tp, 0);
  9131. tp->vlgrp = grp;
  9132. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9133. __tg3_set_rx_mode(dev);
  9134. tg3_netif_start(tp);
  9135. tg3_full_unlock(tp);
  9136. }
  9137. #endif
  9138. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9139. {
  9140. struct tg3 *tp = netdev_priv(dev);
  9141. memcpy(ec, &tp->coal, sizeof(*ec));
  9142. return 0;
  9143. }
  9144. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9145. {
  9146. struct tg3 *tp = netdev_priv(dev);
  9147. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9148. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9149. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9150. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9151. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9152. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9153. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9154. }
  9155. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9156. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9157. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9158. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9159. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9160. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9161. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9162. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9163. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9164. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9165. return -EINVAL;
  9166. /* No rx interrupts will be generated if both are zero */
  9167. if ((ec->rx_coalesce_usecs == 0) &&
  9168. (ec->rx_max_coalesced_frames == 0))
  9169. return -EINVAL;
  9170. /* No tx interrupts will be generated if both are zero */
  9171. if ((ec->tx_coalesce_usecs == 0) &&
  9172. (ec->tx_max_coalesced_frames == 0))
  9173. return -EINVAL;
  9174. /* Only copy relevant parameters, ignore all others. */
  9175. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9176. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9177. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9178. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9179. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9180. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9181. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9182. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9183. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9184. if (netif_running(dev)) {
  9185. tg3_full_lock(tp, 0);
  9186. __tg3_set_coalesce(tp, &tp->coal);
  9187. tg3_full_unlock(tp);
  9188. }
  9189. return 0;
  9190. }
  9191. static const struct ethtool_ops tg3_ethtool_ops = {
  9192. .get_settings = tg3_get_settings,
  9193. .set_settings = tg3_set_settings,
  9194. .get_drvinfo = tg3_get_drvinfo,
  9195. .get_regs_len = tg3_get_regs_len,
  9196. .get_regs = tg3_get_regs,
  9197. .get_wol = tg3_get_wol,
  9198. .set_wol = tg3_set_wol,
  9199. .get_msglevel = tg3_get_msglevel,
  9200. .set_msglevel = tg3_set_msglevel,
  9201. .nway_reset = tg3_nway_reset,
  9202. .get_link = ethtool_op_get_link,
  9203. .get_eeprom_len = tg3_get_eeprom_len,
  9204. .get_eeprom = tg3_get_eeprom,
  9205. .set_eeprom = tg3_set_eeprom,
  9206. .get_ringparam = tg3_get_ringparam,
  9207. .set_ringparam = tg3_set_ringparam,
  9208. .get_pauseparam = tg3_get_pauseparam,
  9209. .set_pauseparam = tg3_set_pauseparam,
  9210. .get_rx_csum = tg3_get_rx_csum,
  9211. .set_rx_csum = tg3_set_rx_csum,
  9212. .set_tx_csum = tg3_set_tx_csum,
  9213. .set_sg = ethtool_op_set_sg,
  9214. .set_tso = tg3_set_tso,
  9215. .self_test = tg3_self_test,
  9216. .get_strings = tg3_get_strings,
  9217. .phys_id = tg3_phys_id,
  9218. .get_ethtool_stats = tg3_get_ethtool_stats,
  9219. .get_coalesce = tg3_get_coalesce,
  9220. .set_coalesce = tg3_set_coalesce,
  9221. .get_sset_count = tg3_get_sset_count,
  9222. };
  9223. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9224. {
  9225. u32 cursize, val, magic;
  9226. tp->nvram_size = EEPROM_CHIP_SIZE;
  9227. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9228. return;
  9229. if ((magic != TG3_EEPROM_MAGIC) &&
  9230. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9231. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9232. return;
  9233. /*
  9234. * Size the chip by reading offsets at increasing powers of two.
  9235. * When we encounter our validation signature, we know the addressing
  9236. * has wrapped around, and thus have our chip size.
  9237. */
  9238. cursize = 0x10;
  9239. while (cursize < tp->nvram_size) {
  9240. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9241. return;
  9242. if (val == magic)
  9243. break;
  9244. cursize <<= 1;
  9245. }
  9246. tp->nvram_size = cursize;
  9247. }
  9248. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9249. {
  9250. u32 val;
  9251. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9252. tg3_nvram_read(tp, 0, &val) != 0)
  9253. return;
  9254. /* Selfboot format */
  9255. if (val != TG3_EEPROM_MAGIC) {
  9256. tg3_get_eeprom_size(tp);
  9257. return;
  9258. }
  9259. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9260. if (val != 0) {
  9261. /* This is confusing. We want to operate on the
  9262. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9263. * call will read from NVRAM and byteswap the data
  9264. * according to the byteswapping settings for all
  9265. * other register accesses. This ensures the data we
  9266. * want will always reside in the lower 16-bits.
  9267. * However, the data in NVRAM is in LE format, which
  9268. * means the data from the NVRAM read will always be
  9269. * opposite the endianness of the CPU. The 16-bit
  9270. * byteswap then brings the data to CPU endianness.
  9271. */
  9272. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9273. return;
  9274. }
  9275. }
  9276. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9277. }
  9278. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9279. {
  9280. u32 nvcfg1;
  9281. nvcfg1 = tr32(NVRAM_CFG1);
  9282. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9283. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9284. } else {
  9285. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9286. tw32(NVRAM_CFG1, nvcfg1);
  9287. }
  9288. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9289. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9290. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9291. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9292. tp->nvram_jedecnum = JEDEC_ATMEL;
  9293. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9294. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9295. break;
  9296. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9297. tp->nvram_jedecnum = JEDEC_ATMEL;
  9298. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9299. break;
  9300. case FLASH_VENDOR_ATMEL_EEPROM:
  9301. tp->nvram_jedecnum = JEDEC_ATMEL;
  9302. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9303. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9304. break;
  9305. case FLASH_VENDOR_ST:
  9306. tp->nvram_jedecnum = JEDEC_ST;
  9307. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9308. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9309. break;
  9310. case FLASH_VENDOR_SAIFUN:
  9311. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9312. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9313. break;
  9314. case FLASH_VENDOR_SST_SMALL:
  9315. case FLASH_VENDOR_SST_LARGE:
  9316. tp->nvram_jedecnum = JEDEC_SST;
  9317. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9318. break;
  9319. }
  9320. } else {
  9321. tp->nvram_jedecnum = JEDEC_ATMEL;
  9322. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9323. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9324. }
  9325. }
  9326. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9327. {
  9328. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9329. case FLASH_5752PAGE_SIZE_256:
  9330. tp->nvram_pagesize = 256;
  9331. break;
  9332. case FLASH_5752PAGE_SIZE_512:
  9333. tp->nvram_pagesize = 512;
  9334. break;
  9335. case FLASH_5752PAGE_SIZE_1K:
  9336. tp->nvram_pagesize = 1024;
  9337. break;
  9338. case FLASH_5752PAGE_SIZE_2K:
  9339. tp->nvram_pagesize = 2048;
  9340. break;
  9341. case FLASH_5752PAGE_SIZE_4K:
  9342. tp->nvram_pagesize = 4096;
  9343. break;
  9344. case FLASH_5752PAGE_SIZE_264:
  9345. tp->nvram_pagesize = 264;
  9346. break;
  9347. case FLASH_5752PAGE_SIZE_528:
  9348. tp->nvram_pagesize = 528;
  9349. break;
  9350. }
  9351. }
  9352. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9353. {
  9354. u32 nvcfg1;
  9355. nvcfg1 = tr32(NVRAM_CFG1);
  9356. /* NVRAM protection for TPM */
  9357. if (nvcfg1 & (1 << 27))
  9358. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9359. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9360. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9361. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9362. tp->nvram_jedecnum = JEDEC_ATMEL;
  9363. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9364. break;
  9365. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9366. tp->nvram_jedecnum = JEDEC_ATMEL;
  9367. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9368. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9369. break;
  9370. case FLASH_5752VENDOR_ST_M45PE10:
  9371. case FLASH_5752VENDOR_ST_M45PE20:
  9372. case FLASH_5752VENDOR_ST_M45PE40:
  9373. tp->nvram_jedecnum = JEDEC_ST;
  9374. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9375. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9376. break;
  9377. }
  9378. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9379. tg3_nvram_get_pagesize(tp, nvcfg1);
  9380. } else {
  9381. /* For eeprom, set pagesize to maximum eeprom size */
  9382. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9383. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9384. tw32(NVRAM_CFG1, nvcfg1);
  9385. }
  9386. }
  9387. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9388. {
  9389. u32 nvcfg1, protect = 0;
  9390. nvcfg1 = tr32(NVRAM_CFG1);
  9391. /* NVRAM protection for TPM */
  9392. if (nvcfg1 & (1 << 27)) {
  9393. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9394. protect = 1;
  9395. }
  9396. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9397. switch (nvcfg1) {
  9398. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9399. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9400. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9401. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9402. tp->nvram_jedecnum = JEDEC_ATMEL;
  9403. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9404. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9405. tp->nvram_pagesize = 264;
  9406. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9407. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9408. tp->nvram_size = (protect ? 0x3e200 :
  9409. TG3_NVRAM_SIZE_512KB);
  9410. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9411. tp->nvram_size = (protect ? 0x1f200 :
  9412. TG3_NVRAM_SIZE_256KB);
  9413. else
  9414. tp->nvram_size = (protect ? 0x1f200 :
  9415. TG3_NVRAM_SIZE_128KB);
  9416. break;
  9417. case FLASH_5752VENDOR_ST_M45PE10:
  9418. case FLASH_5752VENDOR_ST_M45PE20:
  9419. case FLASH_5752VENDOR_ST_M45PE40:
  9420. tp->nvram_jedecnum = JEDEC_ST;
  9421. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9422. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9423. tp->nvram_pagesize = 256;
  9424. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9425. tp->nvram_size = (protect ?
  9426. TG3_NVRAM_SIZE_64KB :
  9427. TG3_NVRAM_SIZE_128KB);
  9428. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9429. tp->nvram_size = (protect ?
  9430. TG3_NVRAM_SIZE_64KB :
  9431. TG3_NVRAM_SIZE_256KB);
  9432. else
  9433. tp->nvram_size = (protect ?
  9434. TG3_NVRAM_SIZE_128KB :
  9435. TG3_NVRAM_SIZE_512KB);
  9436. break;
  9437. }
  9438. }
  9439. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9440. {
  9441. u32 nvcfg1;
  9442. nvcfg1 = tr32(NVRAM_CFG1);
  9443. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9444. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9445. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9446. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9447. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9448. tp->nvram_jedecnum = JEDEC_ATMEL;
  9449. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9450. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9451. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9452. tw32(NVRAM_CFG1, nvcfg1);
  9453. break;
  9454. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9455. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9456. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9457. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9458. tp->nvram_jedecnum = JEDEC_ATMEL;
  9459. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9460. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9461. tp->nvram_pagesize = 264;
  9462. break;
  9463. case FLASH_5752VENDOR_ST_M45PE10:
  9464. case FLASH_5752VENDOR_ST_M45PE20:
  9465. case FLASH_5752VENDOR_ST_M45PE40:
  9466. tp->nvram_jedecnum = JEDEC_ST;
  9467. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9468. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9469. tp->nvram_pagesize = 256;
  9470. break;
  9471. }
  9472. }
  9473. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9474. {
  9475. u32 nvcfg1, protect = 0;
  9476. nvcfg1 = tr32(NVRAM_CFG1);
  9477. /* NVRAM protection for TPM */
  9478. if (nvcfg1 & (1 << 27)) {
  9479. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9480. protect = 1;
  9481. }
  9482. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9483. switch (nvcfg1) {
  9484. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9485. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9486. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9487. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9488. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9489. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9490. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9491. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9492. tp->nvram_jedecnum = JEDEC_ATMEL;
  9493. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9494. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9495. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9496. tp->nvram_pagesize = 256;
  9497. break;
  9498. case FLASH_5761VENDOR_ST_A_M45PE20:
  9499. case FLASH_5761VENDOR_ST_A_M45PE40:
  9500. case FLASH_5761VENDOR_ST_A_M45PE80:
  9501. case FLASH_5761VENDOR_ST_A_M45PE16:
  9502. case FLASH_5761VENDOR_ST_M_M45PE20:
  9503. case FLASH_5761VENDOR_ST_M_M45PE40:
  9504. case FLASH_5761VENDOR_ST_M_M45PE80:
  9505. case FLASH_5761VENDOR_ST_M_M45PE16:
  9506. tp->nvram_jedecnum = JEDEC_ST;
  9507. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9508. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9509. tp->nvram_pagesize = 256;
  9510. break;
  9511. }
  9512. if (protect) {
  9513. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9514. } else {
  9515. switch (nvcfg1) {
  9516. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9517. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9518. case FLASH_5761VENDOR_ST_A_M45PE16:
  9519. case FLASH_5761VENDOR_ST_M_M45PE16:
  9520. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9521. break;
  9522. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9523. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9524. case FLASH_5761VENDOR_ST_A_M45PE80:
  9525. case FLASH_5761VENDOR_ST_M_M45PE80:
  9526. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9527. break;
  9528. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9529. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9530. case FLASH_5761VENDOR_ST_A_M45PE40:
  9531. case FLASH_5761VENDOR_ST_M_M45PE40:
  9532. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9533. break;
  9534. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9535. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9536. case FLASH_5761VENDOR_ST_A_M45PE20:
  9537. case FLASH_5761VENDOR_ST_M_M45PE20:
  9538. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9539. break;
  9540. }
  9541. }
  9542. }
  9543. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9544. {
  9545. tp->nvram_jedecnum = JEDEC_ATMEL;
  9546. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9547. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9548. }
  9549. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9550. {
  9551. u32 nvcfg1;
  9552. nvcfg1 = tr32(NVRAM_CFG1);
  9553. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9554. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9555. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9556. tp->nvram_jedecnum = JEDEC_ATMEL;
  9557. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9558. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9559. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9560. tw32(NVRAM_CFG1, nvcfg1);
  9561. return;
  9562. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9563. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9564. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9565. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9566. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9567. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9568. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9569. tp->nvram_jedecnum = JEDEC_ATMEL;
  9570. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9571. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9572. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9573. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9574. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9575. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9576. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9577. break;
  9578. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9579. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9580. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9581. break;
  9582. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9583. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9584. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9585. break;
  9586. }
  9587. break;
  9588. case FLASH_5752VENDOR_ST_M45PE10:
  9589. case FLASH_5752VENDOR_ST_M45PE20:
  9590. case FLASH_5752VENDOR_ST_M45PE40:
  9591. tp->nvram_jedecnum = JEDEC_ST;
  9592. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9593. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9594. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9595. case FLASH_5752VENDOR_ST_M45PE10:
  9596. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9597. break;
  9598. case FLASH_5752VENDOR_ST_M45PE20:
  9599. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9600. break;
  9601. case FLASH_5752VENDOR_ST_M45PE40:
  9602. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9603. break;
  9604. }
  9605. break;
  9606. default:
  9607. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9608. return;
  9609. }
  9610. tg3_nvram_get_pagesize(tp, nvcfg1);
  9611. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9612. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9613. }
  9614. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9615. {
  9616. u32 nvcfg1;
  9617. nvcfg1 = tr32(NVRAM_CFG1);
  9618. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9619. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9620. case FLASH_5717VENDOR_MICRO_EEPROM:
  9621. tp->nvram_jedecnum = JEDEC_ATMEL;
  9622. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9623. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9624. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9625. tw32(NVRAM_CFG1, nvcfg1);
  9626. return;
  9627. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9628. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9629. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9630. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9631. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9632. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9633. case FLASH_5717VENDOR_ATMEL_45USPT:
  9634. tp->nvram_jedecnum = JEDEC_ATMEL;
  9635. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9636. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9637. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9638. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9639. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9640. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9641. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9642. break;
  9643. default:
  9644. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9645. break;
  9646. }
  9647. break;
  9648. case FLASH_5717VENDOR_ST_M_M25PE10:
  9649. case FLASH_5717VENDOR_ST_A_M25PE10:
  9650. case FLASH_5717VENDOR_ST_M_M45PE10:
  9651. case FLASH_5717VENDOR_ST_A_M45PE10:
  9652. case FLASH_5717VENDOR_ST_M_M25PE20:
  9653. case FLASH_5717VENDOR_ST_A_M25PE20:
  9654. case FLASH_5717VENDOR_ST_M_M45PE20:
  9655. case FLASH_5717VENDOR_ST_A_M45PE20:
  9656. case FLASH_5717VENDOR_ST_25USPT:
  9657. case FLASH_5717VENDOR_ST_45USPT:
  9658. tp->nvram_jedecnum = JEDEC_ST;
  9659. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9660. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9661. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9662. case FLASH_5717VENDOR_ST_M_M25PE20:
  9663. case FLASH_5717VENDOR_ST_A_M25PE20:
  9664. case FLASH_5717VENDOR_ST_M_M45PE20:
  9665. case FLASH_5717VENDOR_ST_A_M45PE20:
  9666. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9667. break;
  9668. default:
  9669. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9670. break;
  9671. }
  9672. break;
  9673. default:
  9674. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9675. return;
  9676. }
  9677. tg3_nvram_get_pagesize(tp, nvcfg1);
  9678. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9679. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9680. }
  9681. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9682. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9683. {
  9684. tw32_f(GRC_EEPROM_ADDR,
  9685. (EEPROM_ADDR_FSM_RESET |
  9686. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9687. EEPROM_ADDR_CLKPERD_SHIFT)));
  9688. msleep(1);
  9689. /* Enable seeprom accesses. */
  9690. tw32_f(GRC_LOCAL_CTRL,
  9691. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9692. udelay(100);
  9693. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9694. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9695. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9696. if (tg3_nvram_lock(tp)) {
  9697. netdev_warn(tp->dev,
  9698. "Cannot get nvram lock, %s failed\n",
  9699. __func__);
  9700. return;
  9701. }
  9702. tg3_enable_nvram_access(tp);
  9703. tp->nvram_size = 0;
  9704. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9705. tg3_get_5752_nvram_info(tp);
  9706. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9707. tg3_get_5755_nvram_info(tp);
  9708. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9709. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9710. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9711. tg3_get_5787_nvram_info(tp);
  9712. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9713. tg3_get_5761_nvram_info(tp);
  9714. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9715. tg3_get_5906_nvram_info(tp);
  9716. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9717. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9718. tg3_get_57780_nvram_info(tp);
  9719. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9720. tg3_get_5717_nvram_info(tp);
  9721. else
  9722. tg3_get_nvram_info(tp);
  9723. if (tp->nvram_size == 0)
  9724. tg3_get_nvram_size(tp);
  9725. tg3_disable_nvram_access(tp);
  9726. tg3_nvram_unlock(tp);
  9727. } else {
  9728. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9729. tg3_get_eeprom_size(tp);
  9730. }
  9731. }
  9732. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9733. u32 offset, u32 len, u8 *buf)
  9734. {
  9735. int i, j, rc = 0;
  9736. u32 val;
  9737. for (i = 0; i < len; i += 4) {
  9738. u32 addr;
  9739. __be32 data;
  9740. addr = offset + i;
  9741. memcpy(&data, buf + i, 4);
  9742. /*
  9743. * The SEEPROM interface expects the data to always be opposite
  9744. * the native endian format. We accomplish this by reversing
  9745. * all the operations that would have been performed on the
  9746. * data from a call to tg3_nvram_read_be32().
  9747. */
  9748. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9749. val = tr32(GRC_EEPROM_ADDR);
  9750. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9751. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9752. EEPROM_ADDR_READ);
  9753. tw32(GRC_EEPROM_ADDR, val |
  9754. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9755. (addr & EEPROM_ADDR_ADDR_MASK) |
  9756. EEPROM_ADDR_START |
  9757. EEPROM_ADDR_WRITE);
  9758. for (j = 0; j < 1000; j++) {
  9759. val = tr32(GRC_EEPROM_ADDR);
  9760. if (val & EEPROM_ADDR_COMPLETE)
  9761. break;
  9762. msleep(1);
  9763. }
  9764. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9765. rc = -EBUSY;
  9766. break;
  9767. }
  9768. }
  9769. return rc;
  9770. }
  9771. /* offset and length are dword aligned */
  9772. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9773. u8 *buf)
  9774. {
  9775. int ret = 0;
  9776. u32 pagesize = tp->nvram_pagesize;
  9777. u32 pagemask = pagesize - 1;
  9778. u32 nvram_cmd;
  9779. u8 *tmp;
  9780. tmp = kmalloc(pagesize, GFP_KERNEL);
  9781. if (tmp == NULL)
  9782. return -ENOMEM;
  9783. while (len) {
  9784. int j;
  9785. u32 phy_addr, page_off, size;
  9786. phy_addr = offset & ~pagemask;
  9787. for (j = 0; j < pagesize; j += 4) {
  9788. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9789. (__be32 *) (tmp + j));
  9790. if (ret)
  9791. break;
  9792. }
  9793. if (ret)
  9794. break;
  9795. page_off = offset & pagemask;
  9796. size = pagesize;
  9797. if (len < size)
  9798. size = len;
  9799. len -= size;
  9800. memcpy(tmp + page_off, buf, size);
  9801. offset = offset + (pagesize - page_off);
  9802. tg3_enable_nvram_access(tp);
  9803. /*
  9804. * Before we can erase the flash page, we need
  9805. * to issue a special "write enable" command.
  9806. */
  9807. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9808. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9809. break;
  9810. /* Erase the target page */
  9811. tw32(NVRAM_ADDR, phy_addr);
  9812. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9813. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9814. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9815. break;
  9816. /* Issue another write enable to start the write. */
  9817. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9818. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9819. break;
  9820. for (j = 0; j < pagesize; j += 4) {
  9821. __be32 data;
  9822. data = *((__be32 *) (tmp + j));
  9823. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9824. tw32(NVRAM_ADDR, phy_addr + j);
  9825. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9826. NVRAM_CMD_WR;
  9827. if (j == 0)
  9828. nvram_cmd |= NVRAM_CMD_FIRST;
  9829. else if (j == (pagesize - 4))
  9830. nvram_cmd |= NVRAM_CMD_LAST;
  9831. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9832. break;
  9833. }
  9834. if (ret)
  9835. break;
  9836. }
  9837. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9838. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9839. kfree(tmp);
  9840. return ret;
  9841. }
  9842. /* offset and length are dword aligned */
  9843. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9844. u8 *buf)
  9845. {
  9846. int i, ret = 0;
  9847. for (i = 0; i < len; i += 4, offset += 4) {
  9848. u32 page_off, phy_addr, nvram_cmd;
  9849. __be32 data;
  9850. memcpy(&data, buf + i, 4);
  9851. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9852. page_off = offset % tp->nvram_pagesize;
  9853. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9854. tw32(NVRAM_ADDR, phy_addr);
  9855. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9856. if (page_off == 0 || i == 0)
  9857. nvram_cmd |= NVRAM_CMD_FIRST;
  9858. if (page_off == (tp->nvram_pagesize - 4))
  9859. nvram_cmd |= NVRAM_CMD_LAST;
  9860. if (i == (len - 4))
  9861. nvram_cmd |= NVRAM_CMD_LAST;
  9862. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9863. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9864. (tp->nvram_jedecnum == JEDEC_ST) &&
  9865. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9866. if ((ret = tg3_nvram_exec_cmd(tp,
  9867. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9868. NVRAM_CMD_DONE)))
  9869. break;
  9870. }
  9871. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9872. /* We always do complete word writes to eeprom. */
  9873. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9874. }
  9875. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9876. break;
  9877. }
  9878. return ret;
  9879. }
  9880. /* offset and length are dword aligned */
  9881. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9882. {
  9883. int ret;
  9884. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9885. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9886. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9887. udelay(40);
  9888. }
  9889. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9890. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9891. } else {
  9892. u32 grc_mode;
  9893. ret = tg3_nvram_lock(tp);
  9894. if (ret)
  9895. return ret;
  9896. tg3_enable_nvram_access(tp);
  9897. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9898. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9899. tw32(NVRAM_WRITE1, 0x406);
  9900. grc_mode = tr32(GRC_MODE);
  9901. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9902. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9903. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9904. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9905. buf);
  9906. } else {
  9907. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9908. buf);
  9909. }
  9910. grc_mode = tr32(GRC_MODE);
  9911. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9912. tg3_disable_nvram_access(tp);
  9913. tg3_nvram_unlock(tp);
  9914. }
  9915. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9916. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9917. udelay(40);
  9918. }
  9919. return ret;
  9920. }
  9921. struct subsys_tbl_ent {
  9922. u16 subsys_vendor, subsys_devid;
  9923. u32 phy_id;
  9924. };
  9925. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9926. /* Broadcom boards. */
  9927. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9928. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9929. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9930. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9931. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9932. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9933. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9934. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9935. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9936. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9937. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9938. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9939. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9940. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9941. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9942. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9943. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9944. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9945. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9946. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9947. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9948. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9949. /* 3com boards. */
  9950. { TG3PCI_SUBVENDOR_ID_3COM,
  9951. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9952. { TG3PCI_SUBVENDOR_ID_3COM,
  9953. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9954. { TG3PCI_SUBVENDOR_ID_3COM,
  9955. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9956. { TG3PCI_SUBVENDOR_ID_3COM,
  9957. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9958. { TG3PCI_SUBVENDOR_ID_3COM,
  9959. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9960. /* DELL boards. */
  9961. { TG3PCI_SUBVENDOR_ID_DELL,
  9962. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9963. { TG3PCI_SUBVENDOR_ID_DELL,
  9964. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9965. { TG3PCI_SUBVENDOR_ID_DELL,
  9966. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9967. { TG3PCI_SUBVENDOR_ID_DELL,
  9968. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9969. /* Compaq boards. */
  9970. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9971. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9972. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9973. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9974. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9975. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9976. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9977. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9978. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9979. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9980. /* IBM boards. */
  9981. { TG3PCI_SUBVENDOR_ID_IBM,
  9982. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9983. };
  9984. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9985. {
  9986. int i;
  9987. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9988. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9989. tp->pdev->subsystem_vendor) &&
  9990. (subsys_id_to_phy_id[i].subsys_devid ==
  9991. tp->pdev->subsystem_device))
  9992. return &subsys_id_to_phy_id[i];
  9993. }
  9994. return NULL;
  9995. }
  9996. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9997. {
  9998. u32 val;
  9999. u16 pmcsr;
  10000. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10001. * so need make sure we're in D0.
  10002. */
  10003. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10004. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10005. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10006. msleep(1);
  10007. /* Make sure register accesses (indirect or otherwise)
  10008. * will function correctly.
  10009. */
  10010. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10011. tp->misc_host_ctrl);
  10012. /* The memory arbiter has to be enabled in order for SRAM accesses
  10013. * to succeed. Normally on powerup the tg3 chip firmware will make
  10014. * sure it is enabled, but other entities such as system netboot
  10015. * code might disable it.
  10016. */
  10017. val = tr32(MEMARB_MODE);
  10018. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10019. tp->phy_id = TG3_PHY_ID_INVALID;
  10020. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10021. /* Assume an onboard device and WOL capable by default. */
  10022. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10024. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10025. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10026. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10027. }
  10028. val = tr32(VCPU_CFGSHDW);
  10029. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10030. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10031. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10032. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10033. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10034. goto done;
  10035. }
  10036. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10037. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10038. u32 nic_cfg, led_cfg;
  10039. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10040. int eeprom_phy_serdes = 0;
  10041. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10042. tp->nic_sram_data_cfg = nic_cfg;
  10043. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10044. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10045. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10046. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10047. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10048. (ver > 0) && (ver < 0x100))
  10049. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10051. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10052. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10053. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10054. eeprom_phy_serdes = 1;
  10055. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10056. if (nic_phy_id != 0) {
  10057. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10058. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10059. eeprom_phy_id = (id1 >> 16) << 10;
  10060. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10061. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10062. } else
  10063. eeprom_phy_id = 0;
  10064. tp->phy_id = eeprom_phy_id;
  10065. if (eeprom_phy_serdes) {
  10066. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10068. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10069. else
  10070. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10071. }
  10072. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10073. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10074. SHASTA_EXT_LED_MODE_MASK);
  10075. else
  10076. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10077. switch (led_cfg) {
  10078. default:
  10079. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10080. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10081. break;
  10082. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10083. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10084. break;
  10085. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10086. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10087. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10088. * read on some older 5700/5701 bootcode.
  10089. */
  10090. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10091. ASIC_REV_5700 ||
  10092. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10093. ASIC_REV_5701)
  10094. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10095. break;
  10096. case SHASTA_EXT_LED_SHARED:
  10097. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10098. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10099. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10100. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10101. LED_CTRL_MODE_PHY_2);
  10102. break;
  10103. case SHASTA_EXT_LED_MAC:
  10104. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10105. break;
  10106. case SHASTA_EXT_LED_COMBO:
  10107. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10108. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10109. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10110. LED_CTRL_MODE_PHY_2);
  10111. break;
  10112. }
  10113. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10115. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10116. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10117. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10118. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10119. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10120. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10121. if ((tp->pdev->subsystem_vendor ==
  10122. PCI_VENDOR_ID_ARIMA) &&
  10123. (tp->pdev->subsystem_device == 0x205a ||
  10124. tp->pdev->subsystem_device == 0x2063))
  10125. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10126. } else {
  10127. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10128. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10129. }
  10130. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10131. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10132. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10133. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10134. }
  10135. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10136. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10137. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10138. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10139. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10140. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10141. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10142. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10143. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10144. if (cfg2 & (1 << 17))
  10145. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10146. /* serdes signal pre-emphasis in register 0x590 set by */
  10147. /* bootcode if bit 18 is set */
  10148. if (cfg2 & (1 << 18))
  10149. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10150. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10151. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10152. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10153. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10154. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10155. u32 cfg3;
  10156. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10157. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10158. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10159. }
  10160. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10161. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10162. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10163. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10164. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10165. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10166. }
  10167. done:
  10168. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10169. device_set_wakeup_enable(&tp->pdev->dev,
  10170. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10171. }
  10172. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10173. {
  10174. int i;
  10175. u32 val;
  10176. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10177. tw32(OTP_CTRL, cmd);
  10178. /* Wait for up to 1 ms for command to execute. */
  10179. for (i = 0; i < 100; i++) {
  10180. val = tr32(OTP_STATUS);
  10181. if (val & OTP_STATUS_CMD_DONE)
  10182. break;
  10183. udelay(10);
  10184. }
  10185. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10186. }
  10187. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10188. * configuration is a 32-bit value that straddles the alignment boundary.
  10189. * We do two 32-bit reads and then shift and merge the results.
  10190. */
  10191. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10192. {
  10193. u32 bhalf_otp, thalf_otp;
  10194. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10195. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10196. return 0;
  10197. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10198. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10199. return 0;
  10200. thalf_otp = tr32(OTP_READ_DATA);
  10201. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10202. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10203. return 0;
  10204. bhalf_otp = tr32(OTP_READ_DATA);
  10205. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10206. }
  10207. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10208. {
  10209. u32 hw_phy_id_1, hw_phy_id_2;
  10210. u32 hw_phy_id, hw_phy_id_masked;
  10211. int err;
  10212. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10213. return tg3_phy_init(tp);
  10214. /* Reading the PHY ID register can conflict with ASF
  10215. * firmware access to the PHY hardware.
  10216. */
  10217. err = 0;
  10218. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10219. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10220. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10221. } else {
  10222. /* Now read the physical PHY_ID from the chip and verify
  10223. * that it is sane. If it doesn't look good, we fall back
  10224. * to either the hard-coded table based PHY_ID and failing
  10225. * that the value found in the eeprom area.
  10226. */
  10227. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10228. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10229. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10230. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10231. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10232. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10233. }
  10234. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10235. tp->phy_id = hw_phy_id;
  10236. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10237. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10238. else
  10239. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10240. } else {
  10241. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10242. /* Do nothing, phy ID already set up in
  10243. * tg3_get_eeprom_hw_cfg().
  10244. */
  10245. } else {
  10246. struct subsys_tbl_ent *p;
  10247. /* No eeprom signature? Try the hardcoded
  10248. * subsys device table.
  10249. */
  10250. p = tg3_lookup_by_subsys(tp);
  10251. if (!p)
  10252. return -ENODEV;
  10253. tp->phy_id = p->phy_id;
  10254. if (!tp->phy_id ||
  10255. tp->phy_id == TG3_PHY_ID_BCM8002)
  10256. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10257. }
  10258. }
  10259. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10260. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10261. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10262. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10263. tg3_readphy(tp, MII_BMSR, &bmsr);
  10264. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10265. (bmsr & BMSR_LSTATUS))
  10266. goto skip_phy_reset;
  10267. err = tg3_phy_reset(tp);
  10268. if (err)
  10269. return err;
  10270. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10271. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10272. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10273. tg3_ctrl = 0;
  10274. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10275. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10276. MII_TG3_CTRL_ADV_1000_FULL);
  10277. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10278. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10279. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10280. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10281. }
  10282. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10283. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10284. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10285. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10286. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10287. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10288. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10289. tg3_writephy(tp, MII_BMCR,
  10290. BMCR_ANENABLE | BMCR_ANRESTART);
  10291. }
  10292. tg3_phy_set_wirespeed(tp);
  10293. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10294. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10295. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10296. }
  10297. skip_phy_reset:
  10298. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10299. err = tg3_init_5401phy_dsp(tp);
  10300. if (err)
  10301. return err;
  10302. err = tg3_init_5401phy_dsp(tp);
  10303. }
  10304. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10305. tp->link_config.advertising =
  10306. (ADVERTISED_1000baseT_Half |
  10307. ADVERTISED_1000baseT_Full |
  10308. ADVERTISED_Autoneg |
  10309. ADVERTISED_FIBRE);
  10310. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10311. tp->link_config.advertising &=
  10312. ~(ADVERTISED_1000baseT_Half |
  10313. ADVERTISED_1000baseT_Full);
  10314. return err;
  10315. }
  10316. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10317. {
  10318. u8 vpd_data[TG3_NVM_VPD_LEN];
  10319. unsigned int block_end, rosize, len;
  10320. int j, i = 0;
  10321. u32 magic;
  10322. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10323. tg3_nvram_read(tp, 0x0, &magic))
  10324. goto out_not_found;
  10325. if (magic == TG3_EEPROM_MAGIC) {
  10326. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10327. u32 tmp;
  10328. /* The data is in little-endian format in NVRAM.
  10329. * Use the big-endian read routines to preserve
  10330. * the byte order as it exists in NVRAM.
  10331. */
  10332. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10333. goto out_not_found;
  10334. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10335. }
  10336. } else {
  10337. ssize_t cnt;
  10338. unsigned int pos = 0;
  10339. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10340. cnt = pci_read_vpd(tp->pdev, pos,
  10341. TG3_NVM_VPD_LEN - pos,
  10342. &vpd_data[pos]);
  10343. if (cnt == -ETIMEDOUT || -EINTR)
  10344. cnt = 0;
  10345. else if (cnt < 0)
  10346. goto out_not_found;
  10347. }
  10348. if (pos != TG3_NVM_VPD_LEN)
  10349. goto out_not_found;
  10350. }
  10351. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10352. PCI_VPD_LRDT_RO_DATA);
  10353. if (i < 0)
  10354. goto out_not_found;
  10355. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10356. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10357. i += PCI_VPD_LRDT_TAG_SIZE;
  10358. if (block_end > TG3_NVM_VPD_LEN)
  10359. goto out_not_found;
  10360. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10361. PCI_VPD_RO_KEYWORD_MFR_ID);
  10362. if (j > 0) {
  10363. len = pci_vpd_info_field_size(&vpd_data[j]);
  10364. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10365. if (j + len > block_end || len != 4 ||
  10366. memcmp(&vpd_data[j], "1028", 4))
  10367. goto partno;
  10368. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10369. PCI_VPD_RO_KEYWORD_VENDOR0);
  10370. if (j < 0)
  10371. goto partno;
  10372. len = pci_vpd_info_field_size(&vpd_data[j]);
  10373. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10374. if (j + len > block_end)
  10375. goto partno;
  10376. memcpy(tp->fw_ver, &vpd_data[j], len);
  10377. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10378. }
  10379. partno:
  10380. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10381. PCI_VPD_RO_KEYWORD_PARTNO);
  10382. if (i < 0)
  10383. goto out_not_found;
  10384. len = pci_vpd_info_field_size(&vpd_data[i]);
  10385. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10386. if (len > TG3_BPN_SIZE ||
  10387. (len + i) > TG3_NVM_VPD_LEN)
  10388. goto out_not_found;
  10389. memcpy(tp->board_part_number, &vpd_data[i], len);
  10390. return;
  10391. out_not_found:
  10392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10393. strcpy(tp->board_part_number, "BCM95906");
  10394. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10395. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10396. strcpy(tp->board_part_number, "BCM57780");
  10397. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10398. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10399. strcpy(tp->board_part_number, "BCM57760");
  10400. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10401. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10402. strcpy(tp->board_part_number, "BCM57790");
  10403. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10404. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10405. strcpy(tp->board_part_number, "BCM57788");
  10406. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10407. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10408. strcpy(tp->board_part_number, "BCM57761");
  10409. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10410. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10411. strcpy(tp->board_part_number, "BCM57765");
  10412. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10413. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10414. strcpy(tp->board_part_number, "BCM57781");
  10415. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10416. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10417. strcpy(tp->board_part_number, "BCM57785");
  10418. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10419. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10420. strcpy(tp->board_part_number, "BCM57791");
  10421. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10422. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10423. strcpy(tp->board_part_number, "BCM57795");
  10424. else
  10425. strcpy(tp->board_part_number, "none");
  10426. }
  10427. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10428. {
  10429. u32 val;
  10430. if (tg3_nvram_read(tp, offset, &val) ||
  10431. (val & 0xfc000000) != 0x0c000000 ||
  10432. tg3_nvram_read(tp, offset + 4, &val) ||
  10433. val != 0)
  10434. return 0;
  10435. return 1;
  10436. }
  10437. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10438. {
  10439. u32 val, offset, start, ver_offset;
  10440. int i, dst_off;
  10441. bool newver = false;
  10442. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10443. tg3_nvram_read(tp, 0x4, &start))
  10444. return;
  10445. offset = tg3_nvram_logical_addr(tp, offset);
  10446. if (tg3_nvram_read(tp, offset, &val))
  10447. return;
  10448. if ((val & 0xfc000000) == 0x0c000000) {
  10449. if (tg3_nvram_read(tp, offset + 4, &val))
  10450. return;
  10451. if (val == 0)
  10452. newver = true;
  10453. }
  10454. dst_off = strlen(tp->fw_ver);
  10455. if (newver) {
  10456. if (TG3_VER_SIZE - dst_off < 16 ||
  10457. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10458. return;
  10459. offset = offset + ver_offset - start;
  10460. for (i = 0; i < 16; i += 4) {
  10461. __be32 v;
  10462. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10463. return;
  10464. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10465. }
  10466. } else {
  10467. u32 major, minor;
  10468. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10469. return;
  10470. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10471. TG3_NVM_BCVER_MAJSFT;
  10472. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10473. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10474. "v%d.%02d", major, minor);
  10475. }
  10476. }
  10477. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10478. {
  10479. u32 val, major, minor;
  10480. /* Use native endian representation */
  10481. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10482. return;
  10483. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10484. TG3_NVM_HWSB_CFG1_MAJSFT;
  10485. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10486. TG3_NVM_HWSB_CFG1_MINSFT;
  10487. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10488. }
  10489. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10490. {
  10491. u32 offset, major, minor, build;
  10492. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10493. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10494. return;
  10495. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10496. case TG3_EEPROM_SB_REVISION_0:
  10497. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10498. break;
  10499. case TG3_EEPROM_SB_REVISION_2:
  10500. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10501. break;
  10502. case TG3_EEPROM_SB_REVISION_3:
  10503. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10504. break;
  10505. case TG3_EEPROM_SB_REVISION_4:
  10506. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10507. break;
  10508. case TG3_EEPROM_SB_REVISION_5:
  10509. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10510. break;
  10511. default:
  10512. return;
  10513. }
  10514. if (tg3_nvram_read(tp, offset, &val))
  10515. return;
  10516. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10517. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10518. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10519. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10520. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10521. if (minor > 99 || build > 26)
  10522. return;
  10523. offset = strlen(tp->fw_ver);
  10524. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10525. " v%d.%02d", major, minor);
  10526. if (build > 0) {
  10527. offset = strlen(tp->fw_ver);
  10528. if (offset < TG3_VER_SIZE - 1)
  10529. tp->fw_ver[offset] = 'a' + build - 1;
  10530. }
  10531. }
  10532. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10533. {
  10534. u32 val, offset, start;
  10535. int i, vlen;
  10536. for (offset = TG3_NVM_DIR_START;
  10537. offset < TG3_NVM_DIR_END;
  10538. offset += TG3_NVM_DIRENT_SIZE) {
  10539. if (tg3_nvram_read(tp, offset, &val))
  10540. return;
  10541. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10542. break;
  10543. }
  10544. if (offset == TG3_NVM_DIR_END)
  10545. return;
  10546. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10547. start = 0x08000000;
  10548. else if (tg3_nvram_read(tp, offset - 4, &start))
  10549. return;
  10550. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10551. !tg3_fw_img_is_valid(tp, offset) ||
  10552. tg3_nvram_read(tp, offset + 8, &val))
  10553. return;
  10554. offset += val - start;
  10555. vlen = strlen(tp->fw_ver);
  10556. tp->fw_ver[vlen++] = ',';
  10557. tp->fw_ver[vlen++] = ' ';
  10558. for (i = 0; i < 4; i++) {
  10559. __be32 v;
  10560. if (tg3_nvram_read_be32(tp, offset, &v))
  10561. return;
  10562. offset += sizeof(v);
  10563. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10564. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10565. break;
  10566. }
  10567. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10568. vlen += sizeof(v);
  10569. }
  10570. }
  10571. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10572. {
  10573. int vlen;
  10574. u32 apedata;
  10575. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10576. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10577. return;
  10578. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10579. if (apedata != APE_SEG_SIG_MAGIC)
  10580. return;
  10581. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10582. if (!(apedata & APE_FW_STATUS_READY))
  10583. return;
  10584. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10585. vlen = strlen(tp->fw_ver);
  10586. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10587. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10588. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10589. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10590. (apedata & APE_FW_VERSION_BLDMSK));
  10591. }
  10592. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10593. {
  10594. u32 val;
  10595. bool vpd_vers = false;
  10596. if (tp->fw_ver[0] != 0)
  10597. vpd_vers = true;
  10598. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10599. strcat(tp->fw_ver, "sb");
  10600. return;
  10601. }
  10602. if (tg3_nvram_read(tp, 0, &val))
  10603. return;
  10604. if (val == TG3_EEPROM_MAGIC)
  10605. tg3_read_bc_ver(tp);
  10606. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10607. tg3_read_sb_ver(tp, val);
  10608. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10609. tg3_read_hwsb_ver(tp);
  10610. else
  10611. return;
  10612. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10613. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10614. goto done;
  10615. tg3_read_mgmtfw_ver(tp);
  10616. done:
  10617. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10618. }
  10619. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10620. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10621. {
  10622. static struct pci_device_id write_reorder_chipsets[] = {
  10623. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10624. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10625. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10626. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10627. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10628. PCI_DEVICE_ID_VIA_8385_0) },
  10629. { },
  10630. };
  10631. u32 misc_ctrl_reg;
  10632. u32 pci_state_reg, grc_misc_cfg;
  10633. u32 val;
  10634. u16 pci_cmd;
  10635. int err;
  10636. /* Force memory write invalidate off. If we leave it on,
  10637. * then on 5700_BX chips we have to enable a workaround.
  10638. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10639. * to match the cacheline size. The Broadcom driver have this
  10640. * workaround but turns MWI off all the times so never uses
  10641. * it. This seems to suggest that the workaround is insufficient.
  10642. */
  10643. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10644. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10645. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10646. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10647. * has the register indirect write enable bit set before
  10648. * we try to access any of the MMIO registers. It is also
  10649. * critical that the PCI-X hw workaround situation is decided
  10650. * before that as well.
  10651. */
  10652. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10653. &misc_ctrl_reg);
  10654. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10655. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10657. u32 prod_id_asic_rev;
  10658. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10659. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10660. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10661. pci_read_config_dword(tp->pdev,
  10662. TG3PCI_GEN2_PRODID_ASICREV,
  10663. &prod_id_asic_rev);
  10664. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10665. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10666. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10667. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10668. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10669. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10670. pci_read_config_dword(tp->pdev,
  10671. TG3PCI_GEN15_PRODID_ASICREV,
  10672. &prod_id_asic_rev);
  10673. else
  10674. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10675. &prod_id_asic_rev);
  10676. tp->pci_chip_rev_id = prod_id_asic_rev;
  10677. }
  10678. /* Wrong chip ID in 5752 A0. This code can be removed later
  10679. * as A0 is not in production.
  10680. */
  10681. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10682. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10683. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10684. * we need to disable memory and use config. cycles
  10685. * only to access all registers. The 5702/03 chips
  10686. * can mistakenly decode the special cycles from the
  10687. * ICH chipsets as memory write cycles, causing corruption
  10688. * of register and memory space. Only certain ICH bridges
  10689. * will drive special cycles with non-zero data during the
  10690. * address phase which can fall within the 5703's address
  10691. * range. This is not an ICH bug as the PCI spec allows
  10692. * non-zero address during special cycles. However, only
  10693. * these ICH bridges are known to drive non-zero addresses
  10694. * during special cycles.
  10695. *
  10696. * Since special cycles do not cross PCI bridges, we only
  10697. * enable this workaround if the 5703 is on the secondary
  10698. * bus of these ICH bridges.
  10699. */
  10700. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10701. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10702. static struct tg3_dev_id {
  10703. u32 vendor;
  10704. u32 device;
  10705. u32 rev;
  10706. } ich_chipsets[] = {
  10707. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10708. PCI_ANY_ID },
  10709. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10710. PCI_ANY_ID },
  10711. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10712. 0xa },
  10713. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10714. PCI_ANY_ID },
  10715. { },
  10716. };
  10717. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10718. struct pci_dev *bridge = NULL;
  10719. while (pci_id->vendor != 0) {
  10720. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10721. bridge);
  10722. if (!bridge) {
  10723. pci_id++;
  10724. continue;
  10725. }
  10726. if (pci_id->rev != PCI_ANY_ID) {
  10727. if (bridge->revision > pci_id->rev)
  10728. continue;
  10729. }
  10730. if (bridge->subordinate &&
  10731. (bridge->subordinate->number ==
  10732. tp->pdev->bus->number)) {
  10733. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10734. pci_dev_put(bridge);
  10735. break;
  10736. }
  10737. }
  10738. }
  10739. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10740. static struct tg3_dev_id {
  10741. u32 vendor;
  10742. u32 device;
  10743. } bridge_chipsets[] = {
  10744. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10745. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10746. { },
  10747. };
  10748. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10749. struct pci_dev *bridge = NULL;
  10750. while (pci_id->vendor != 0) {
  10751. bridge = pci_get_device(pci_id->vendor,
  10752. pci_id->device,
  10753. bridge);
  10754. if (!bridge) {
  10755. pci_id++;
  10756. continue;
  10757. }
  10758. if (bridge->subordinate &&
  10759. (bridge->subordinate->number <=
  10760. tp->pdev->bus->number) &&
  10761. (bridge->subordinate->subordinate >=
  10762. tp->pdev->bus->number)) {
  10763. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10764. pci_dev_put(bridge);
  10765. break;
  10766. }
  10767. }
  10768. }
  10769. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10770. * DMA addresses > 40-bit. This bridge may have other additional
  10771. * 57xx devices behind it in some 4-port NIC designs for example.
  10772. * Any tg3 device found behind the bridge will also need the 40-bit
  10773. * DMA workaround.
  10774. */
  10775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10777. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10778. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10779. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10780. } else {
  10781. struct pci_dev *bridge = NULL;
  10782. do {
  10783. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10784. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10785. bridge);
  10786. if (bridge && bridge->subordinate &&
  10787. (bridge->subordinate->number <=
  10788. tp->pdev->bus->number) &&
  10789. (bridge->subordinate->subordinate >=
  10790. tp->pdev->bus->number)) {
  10791. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10792. pci_dev_put(bridge);
  10793. break;
  10794. }
  10795. } while (bridge);
  10796. }
  10797. /* Initialize misc host control in PCI block. */
  10798. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10799. MISC_HOST_CTRL_CHIPREV);
  10800. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10801. tp->misc_host_ctrl);
  10802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10805. tp->pdev_peer = tg3_find_peer(tp);
  10806. /* Intentionally exclude ASIC_REV_5906 */
  10807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10810. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10815. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10816. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10819. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10820. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10821. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10822. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10823. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10824. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10825. /* 5700 B0 chips do not support checksumming correctly due
  10826. * to hardware bugs.
  10827. */
  10828. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10829. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10830. else {
  10831. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10832. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10833. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10834. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10835. tp->dev->features |= NETIF_F_GRO;
  10836. }
  10837. /* Determine TSO capabilities */
  10838. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10839. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10840. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10841. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10843. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10844. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10845. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10847. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10848. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10849. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10850. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10851. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10852. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10853. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10854. tp->fw_needed = FIRMWARE_TG3TSO5;
  10855. else
  10856. tp->fw_needed = FIRMWARE_TG3TSO;
  10857. }
  10858. tp->irq_max = 1;
  10859. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10860. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10861. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10862. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10863. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10864. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10865. tp->pdev_peer == tp->pdev))
  10866. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10867. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10869. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10870. }
  10871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10873. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10874. tp->irq_max = TG3_IRQ_MAX_VECS;
  10875. }
  10876. }
  10877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10879. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10880. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10881. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10882. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10883. }
  10884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10886. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10887. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10888. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10889. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10890. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10891. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10892. &pci_state_reg);
  10893. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10894. if (tp->pcie_cap != 0) {
  10895. u16 lnkctl;
  10896. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10897. pcie_set_readrq(tp->pdev, 4096);
  10898. pci_read_config_word(tp->pdev,
  10899. tp->pcie_cap + PCI_EXP_LNKCTL,
  10900. &lnkctl);
  10901. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10903. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10906. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10907. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10908. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10909. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10910. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10911. }
  10912. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10913. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10914. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10915. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10916. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10917. if (!tp->pcix_cap) {
  10918. dev_err(&tp->pdev->dev,
  10919. "Cannot find PCI-X capability, aborting\n");
  10920. return -EIO;
  10921. }
  10922. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10923. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10924. }
  10925. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10926. * reordering to the mailbox registers done by the host
  10927. * controller can cause major troubles. We read back from
  10928. * every mailbox register write to force the writes to be
  10929. * posted to the chip in order.
  10930. */
  10931. if (pci_dev_present(write_reorder_chipsets) &&
  10932. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10933. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10934. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10935. &tp->pci_cacheline_sz);
  10936. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10937. &tp->pci_lat_timer);
  10938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10939. tp->pci_lat_timer < 64) {
  10940. tp->pci_lat_timer = 64;
  10941. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10942. tp->pci_lat_timer);
  10943. }
  10944. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10945. /* 5700 BX chips need to have their TX producer index
  10946. * mailboxes written twice to workaround a bug.
  10947. */
  10948. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10949. /* If we are in PCI-X mode, enable register write workaround.
  10950. *
  10951. * The workaround is to use indirect register accesses
  10952. * for all chip writes not to mailbox registers.
  10953. */
  10954. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10955. u32 pm_reg;
  10956. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10957. /* The chip can have it's power management PCI config
  10958. * space registers clobbered due to this bug.
  10959. * So explicitly force the chip into D0 here.
  10960. */
  10961. pci_read_config_dword(tp->pdev,
  10962. tp->pm_cap + PCI_PM_CTRL,
  10963. &pm_reg);
  10964. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10965. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10966. pci_write_config_dword(tp->pdev,
  10967. tp->pm_cap + PCI_PM_CTRL,
  10968. pm_reg);
  10969. /* Also, force SERR#/PERR# in PCI command. */
  10970. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10971. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10972. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10973. }
  10974. }
  10975. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10976. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10977. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10978. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10979. /* Chip-specific fixup from Broadcom driver */
  10980. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10981. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10982. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10983. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10984. }
  10985. /* Default fast path register access methods */
  10986. tp->read32 = tg3_read32;
  10987. tp->write32 = tg3_write32;
  10988. tp->read32_mbox = tg3_read32;
  10989. tp->write32_mbox = tg3_write32;
  10990. tp->write32_tx_mbox = tg3_write32;
  10991. tp->write32_rx_mbox = tg3_write32;
  10992. /* Various workaround register access methods */
  10993. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10994. tp->write32 = tg3_write_indirect_reg32;
  10995. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10996. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10997. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10998. /*
  10999. * Back to back register writes can cause problems on these
  11000. * chips, the workaround is to read back all reg writes
  11001. * except those to mailbox regs.
  11002. *
  11003. * See tg3_write_indirect_reg32().
  11004. */
  11005. tp->write32 = tg3_write_flush_reg32;
  11006. }
  11007. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11008. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11009. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11010. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11011. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11012. }
  11013. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11014. tp->read32 = tg3_read_indirect_reg32;
  11015. tp->write32 = tg3_write_indirect_reg32;
  11016. tp->read32_mbox = tg3_read_indirect_mbox;
  11017. tp->write32_mbox = tg3_write_indirect_mbox;
  11018. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11019. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11020. iounmap(tp->regs);
  11021. tp->regs = NULL;
  11022. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11023. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11024. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11025. }
  11026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11027. tp->read32_mbox = tg3_read32_mbox_5906;
  11028. tp->write32_mbox = tg3_write32_mbox_5906;
  11029. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11030. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11031. }
  11032. if (tp->write32 == tg3_write_indirect_reg32 ||
  11033. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11034. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11036. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11037. /* Get eeprom hw config before calling tg3_set_power_state().
  11038. * In particular, the TG3_FLG2_IS_NIC flag must be
  11039. * determined before calling tg3_set_power_state() so that
  11040. * we know whether or not to switch out of Vaux power.
  11041. * When the flag is set, it means that GPIO1 is used for eeprom
  11042. * write protect and also implies that it is a LOM where GPIOs
  11043. * are not used to switch power.
  11044. */
  11045. tg3_get_eeprom_hw_cfg(tp);
  11046. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11047. /* Allow reads and writes to the
  11048. * APE register and memory space.
  11049. */
  11050. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11051. PCISTATE_ALLOW_APE_SHMEM_WR |
  11052. PCISTATE_ALLOW_APE_PSPACE_WR;
  11053. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11054. pci_state_reg);
  11055. }
  11056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11059. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11062. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11063. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11064. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11065. * It is also used as eeprom write protect on LOMs.
  11066. */
  11067. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11068. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11069. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11070. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11071. GRC_LCLCTRL_GPIO_OUTPUT1);
  11072. /* Unused GPIO3 must be driven as output on 5752 because there
  11073. * are no pull-up resistors on unused GPIO pins.
  11074. */
  11075. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11076. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11078. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11079. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11080. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11081. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11082. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11083. /* Turn off the debug UART. */
  11084. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11085. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11086. /* Keep VMain power. */
  11087. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11088. GRC_LCLCTRL_GPIO_OUTPUT0;
  11089. }
  11090. /* Force the chip into D0. */
  11091. err = tg3_set_power_state(tp, PCI_D0);
  11092. if (err) {
  11093. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11094. return err;
  11095. }
  11096. /* Derive initial jumbo mode from MTU assigned in
  11097. * ether_setup() via the alloc_etherdev() call
  11098. */
  11099. if (tp->dev->mtu > ETH_DATA_LEN &&
  11100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11101. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11102. /* Determine WakeOnLan speed to use. */
  11103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11104. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11105. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11106. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11107. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11108. } else {
  11109. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11110. }
  11111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11112. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11113. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11114. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11115. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11116. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11117. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11118. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11119. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11120. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11121. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11122. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11123. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11124. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11125. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11126. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11127. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11128. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11129. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11130. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11131. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11132. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11136. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11137. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11138. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11139. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11140. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11141. } else
  11142. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11143. }
  11144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11145. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11146. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11147. if (tp->phy_otp == 0)
  11148. tp->phy_otp = TG3_OTP_DEFAULT;
  11149. }
  11150. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11151. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11152. else
  11153. tp->mi_mode = MAC_MI_MODE_BASE;
  11154. tp->coalesce_mode = 0;
  11155. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11156. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11157. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11158. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11160. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11161. err = tg3_mdio_init(tp);
  11162. if (err)
  11163. return err;
  11164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11165. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11166. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11167. return -ENOTSUPP;
  11168. /* Initialize data/descriptor byte/word swapping. */
  11169. val = tr32(GRC_MODE);
  11170. val &= GRC_MODE_HOST_STACKUP;
  11171. tw32(GRC_MODE, val | tp->grc_mode);
  11172. tg3_switch_clocks(tp);
  11173. /* Clear this out for sanity. */
  11174. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11175. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11176. &pci_state_reg);
  11177. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11178. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11179. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11180. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11181. chiprevid == CHIPREV_ID_5701_B0 ||
  11182. chiprevid == CHIPREV_ID_5701_B2 ||
  11183. chiprevid == CHIPREV_ID_5701_B5) {
  11184. void __iomem *sram_base;
  11185. /* Write some dummy words into the SRAM status block
  11186. * area, see if it reads back correctly. If the return
  11187. * value is bad, force enable the PCIX workaround.
  11188. */
  11189. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11190. writel(0x00000000, sram_base);
  11191. writel(0x00000000, sram_base + 4);
  11192. writel(0xffffffff, sram_base + 4);
  11193. if (readl(sram_base) != 0x00000000)
  11194. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11195. }
  11196. }
  11197. udelay(50);
  11198. tg3_nvram_init(tp);
  11199. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11200. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11202. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11203. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11204. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11205. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11206. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11207. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11208. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11209. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11210. HOSTCC_MODE_CLRTICK_TXBD);
  11211. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11212. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11213. tp->misc_host_ctrl);
  11214. }
  11215. /* Preserve the APE MAC_MODE bits */
  11216. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11217. tp->mac_mode = tr32(MAC_MODE) |
  11218. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11219. else
  11220. tp->mac_mode = TG3_DEF_MAC_MODE;
  11221. /* these are limited to 10/100 only */
  11222. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11223. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11224. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11225. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11226. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11227. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11228. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11229. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11230. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11231. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11232. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11233. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11234. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11235. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11236. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11237. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11238. err = tg3_phy_probe(tp);
  11239. if (err) {
  11240. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11241. /* ... but do not return immediately ... */
  11242. tg3_mdio_fini(tp);
  11243. }
  11244. tg3_read_vpd(tp);
  11245. tg3_read_fw_ver(tp);
  11246. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11247. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11248. } else {
  11249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11250. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11251. else
  11252. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11253. }
  11254. /* 5700 {AX,BX} chips have a broken status block link
  11255. * change bit implementation, so we must use the
  11256. * status register in those cases.
  11257. */
  11258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11259. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11260. else
  11261. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11262. /* The led_ctrl is set during tg3_phy_probe, here we might
  11263. * have to force the link status polling mechanism based
  11264. * upon subsystem IDs.
  11265. */
  11266. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11268. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11269. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11270. TG3_FLAG_USE_LINKCHG_REG);
  11271. }
  11272. /* For all SERDES we poll the MAC status register. */
  11273. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11274. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11275. else
  11276. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11277. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11278. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11280. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11281. tp->rx_offset -= NET_IP_ALIGN;
  11282. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11283. tp->rx_copy_thresh = ~(u16)0;
  11284. #endif
  11285. }
  11286. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11287. /* Increment the rx prod index on the rx std ring by at most
  11288. * 8 for these chips to workaround hw errata.
  11289. */
  11290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11293. tp->rx_std_max_post = 8;
  11294. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11295. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11296. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11297. return err;
  11298. }
  11299. #ifdef CONFIG_SPARC
  11300. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11301. {
  11302. struct net_device *dev = tp->dev;
  11303. struct pci_dev *pdev = tp->pdev;
  11304. struct device_node *dp = pci_device_to_OF_node(pdev);
  11305. const unsigned char *addr;
  11306. int len;
  11307. addr = of_get_property(dp, "local-mac-address", &len);
  11308. if (addr && len == 6) {
  11309. memcpy(dev->dev_addr, addr, 6);
  11310. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11311. return 0;
  11312. }
  11313. return -ENODEV;
  11314. }
  11315. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11316. {
  11317. struct net_device *dev = tp->dev;
  11318. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11319. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11320. return 0;
  11321. }
  11322. #endif
  11323. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11324. {
  11325. struct net_device *dev = tp->dev;
  11326. u32 hi, lo, mac_offset;
  11327. int addr_ok = 0;
  11328. #ifdef CONFIG_SPARC
  11329. if (!tg3_get_macaddr_sparc(tp))
  11330. return 0;
  11331. #endif
  11332. mac_offset = 0x7c;
  11333. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11334. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11335. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11336. mac_offset = 0xcc;
  11337. if (tg3_nvram_lock(tp))
  11338. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11339. else
  11340. tg3_nvram_unlock(tp);
  11341. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11342. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11343. mac_offset = 0xcc;
  11344. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11345. mac_offset = 0x10;
  11346. /* First try to get it from MAC address mailbox. */
  11347. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11348. if ((hi >> 16) == 0x484b) {
  11349. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11350. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11351. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11352. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11353. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11354. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11355. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11356. /* Some old bootcode may report a 0 MAC address in SRAM */
  11357. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11358. }
  11359. if (!addr_ok) {
  11360. /* Next, try NVRAM. */
  11361. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11362. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11363. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11364. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11365. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11366. }
  11367. /* Finally just fetch it out of the MAC control regs. */
  11368. else {
  11369. hi = tr32(MAC_ADDR_0_HIGH);
  11370. lo = tr32(MAC_ADDR_0_LOW);
  11371. dev->dev_addr[5] = lo & 0xff;
  11372. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11373. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11374. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11375. dev->dev_addr[1] = hi & 0xff;
  11376. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11377. }
  11378. }
  11379. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11380. #ifdef CONFIG_SPARC
  11381. if (!tg3_get_default_macaddr_sparc(tp))
  11382. return 0;
  11383. #endif
  11384. return -EINVAL;
  11385. }
  11386. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11387. return 0;
  11388. }
  11389. #define BOUNDARY_SINGLE_CACHELINE 1
  11390. #define BOUNDARY_MULTI_CACHELINE 2
  11391. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11392. {
  11393. int cacheline_size;
  11394. u8 byte;
  11395. int goal;
  11396. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11397. if (byte == 0)
  11398. cacheline_size = 1024;
  11399. else
  11400. cacheline_size = (int) byte * 4;
  11401. /* On 5703 and later chips, the boundary bits have no
  11402. * effect.
  11403. */
  11404. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11405. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11406. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11407. goto out;
  11408. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11409. goal = BOUNDARY_MULTI_CACHELINE;
  11410. #else
  11411. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11412. goal = BOUNDARY_SINGLE_CACHELINE;
  11413. #else
  11414. goal = 0;
  11415. #endif
  11416. #endif
  11417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11419. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11420. goto out;
  11421. }
  11422. if (!goal)
  11423. goto out;
  11424. /* PCI controllers on most RISC systems tend to disconnect
  11425. * when a device tries to burst across a cache-line boundary.
  11426. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11427. *
  11428. * Unfortunately, for PCI-E there are only limited
  11429. * write-side controls for this, and thus for reads
  11430. * we will still get the disconnects. We'll also waste
  11431. * these PCI cycles for both read and write for chips
  11432. * other than 5700 and 5701 which do not implement the
  11433. * boundary bits.
  11434. */
  11435. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11436. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11437. switch (cacheline_size) {
  11438. case 16:
  11439. case 32:
  11440. case 64:
  11441. case 128:
  11442. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11443. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11444. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11445. } else {
  11446. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11447. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11448. }
  11449. break;
  11450. case 256:
  11451. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11452. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11453. break;
  11454. default:
  11455. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11456. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11457. break;
  11458. }
  11459. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11460. switch (cacheline_size) {
  11461. case 16:
  11462. case 32:
  11463. case 64:
  11464. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11465. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11466. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11467. break;
  11468. }
  11469. /* fallthrough */
  11470. case 128:
  11471. default:
  11472. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11473. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11474. break;
  11475. }
  11476. } else {
  11477. switch (cacheline_size) {
  11478. case 16:
  11479. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11480. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11481. DMA_RWCTRL_WRITE_BNDRY_16);
  11482. break;
  11483. }
  11484. /* fallthrough */
  11485. case 32:
  11486. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11487. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11488. DMA_RWCTRL_WRITE_BNDRY_32);
  11489. break;
  11490. }
  11491. /* fallthrough */
  11492. case 64:
  11493. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11494. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11495. DMA_RWCTRL_WRITE_BNDRY_64);
  11496. break;
  11497. }
  11498. /* fallthrough */
  11499. case 128:
  11500. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11501. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11502. DMA_RWCTRL_WRITE_BNDRY_128);
  11503. break;
  11504. }
  11505. /* fallthrough */
  11506. case 256:
  11507. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11508. DMA_RWCTRL_WRITE_BNDRY_256);
  11509. break;
  11510. case 512:
  11511. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11512. DMA_RWCTRL_WRITE_BNDRY_512);
  11513. break;
  11514. case 1024:
  11515. default:
  11516. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11517. DMA_RWCTRL_WRITE_BNDRY_1024);
  11518. break;
  11519. }
  11520. }
  11521. out:
  11522. return val;
  11523. }
  11524. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11525. {
  11526. struct tg3_internal_buffer_desc test_desc;
  11527. u32 sram_dma_descs;
  11528. int i, ret;
  11529. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11530. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11531. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11532. tw32(RDMAC_STATUS, 0);
  11533. tw32(WDMAC_STATUS, 0);
  11534. tw32(BUFMGR_MODE, 0);
  11535. tw32(FTQ_RESET, 0);
  11536. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11537. test_desc.addr_lo = buf_dma & 0xffffffff;
  11538. test_desc.nic_mbuf = 0x00002100;
  11539. test_desc.len = size;
  11540. /*
  11541. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11542. * the *second* time the tg3 driver was getting loaded after an
  11543. * initial scan.
  11544. *
  11545. * Broadcom tells me:
  11546. * ...the DMA engine is connected to the GRC block and a DMA
  11547. * reset may affect the GRC block in some unpredictable way...
  11548. * The behavior of resets to individual blocks has not been tested.
  11549. *
  11550. * Broadcom noted the GRC reset will also reset all sub-components.
  11551. */
  11552. if (to_device) {
  11553. test_desc.cqid_sqid = (13 << 8) | 2;
  11554. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11555. udelay(40);
  11556. } else {
  11557. test_desc.cqid_sqid = (16 << 8) | 7;
  11558. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11559. udelay(40);
  11560. }
  11561. test_desc.flags = 0x00000005;
  11562. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11563. u32 val;
  11564. val = *(((u32 *)&test_desc) + i);
  11565. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11566. sram_dma_descs + (i * sizeof(u32)));
  11567. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11568. }
  11569. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11570. if (to_device)
  11571. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11572. else
  11573. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11574. ret = -ENODEV;
  11575. for (i = 0; i < 40; i++) {
  11576. u32 val;
  11577. if (to_device)
  11578. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11579. else
  11580. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11581. if ((val & 0xffff) == sram_dma_descs) {
  11582. ret = 0;
  11583. break;
  11584. }
  11585. udelay(100);
  11586. }
  11587. return ret;
  11588. }
  11589. #define TEST_BUFFER_SIZE 0x2000
  11590. static int __devinit tg3_test_dma(struct tg3 *tp)
  11591. {
  11592. dma_addr_t buf_dma;
  11593. u32 *buf, saved_dma_rwctrl;
  11594. int ret = 0;
  11595. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11596. if (!buf) {
  11597. ret = -ENOMEM;
  11598. goto out_nofree;
  11599. }
  11600. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11601. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11602. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11604. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11605. goto out;
  11606. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11607. /* DMA read watermark not used on PCIE */
  11608. tp->dma_rwctrl |= 0x00180000;
  11609. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11612. tp->dma_rwctrl |= 0x003f0000;
  11613. else
  11614. tp->dma_rwctrl |= 0x003f000f;
  11615. } else {
  11616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11618. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11619. u32 read_water = 0x7;
  11620. /* If the 5704 is behind the EPB bridge, we can
  11621. * do the less restrictive ONE_DMA workaround for
  11622. * better performance.
  11623. */
  11624. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11625. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11626. tp->dma_rwctrl |= 0x8000;
  11627. else if (ccval == 0x6 || ccval == 0x7)
  11628. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11630. read_water = 4;
  11631. /* Set bit 23 to enable PCIX hw bug fix */
  11632. tp->dma_rwctrl |=
  11633. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11634. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11635. (1 << 23);
  11636. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11637. /* 5780 always in PCIX mode */
  11638. tp->dma_rwctrl |= 0x00144000;
  11639. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11640. /* 5714 always in PCIX mode */
  11641. tp->dma_rwctrl |= 0x00148000;
  11642. } else {
  11643. tp->dma_rwctrl |= 0x001b000f;
  11644. }
  11645. }
  11646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11648. tp->dma_rwctrl &= 0xfffffff0;
  11649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11651. /* Remove this if it causes problems for some boards. */
  11652. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11653. /* On 5700/5701 chips, we need to set this bit.
  11654. * Otherwise the chip will issue cacheline transactions
  11655. * to streamable DMA memory with not all the byte
  11656. * enables turned on. This is an error on several
  11657. * RISC PCI controllers, in particular sparc64.
  11658. *
  11659. * On 5703/5704 chips, this bit has been reassigned
  11660. * a different meaning. In particular, it is used
  11661. * on those chips to enable a PCI-X workaround.
  11662. */
  11663. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11664. }
  11665. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11666. #if 0
  11667. /* Unneeded, already done by tg3_get_invariants. */
  11668. tg3_switch_clocks(tp);
  11669. #endif
  11670. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11671. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11672. goto out;
  11673. /* It is best to perform DMA test with maximum write burst size
  11674. * to expose the 5700/5701 write DMA bug.
  11675. */
  11676. saved_dma_rwctrl = tp->dma_rwctrl;
  11677. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11678. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11679. while (1) {
  11680. u32 *p = buf, i;
  11681. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11682. p[i] = i;
  11683. /* Send the buffer to the chip. */
  11684. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11685. if (ret) {
  11686. dev_err(&tp->pdev->dev,
  11687. "%s: Buffer write failed. err = %d\n",
  11688. __func__, ret);
  11689. break;
  11690. }
  11691. #if 0
  11692. /* validate data reached card RAM correctly. */
  11693. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11694. u32 val;
  11695. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11696. if (le32_to_cpu(val) != p[i]) {
  11697. dev_err(&tp->pdev->dev,
  11698. "%s: Buffer corrupted on device! "
  11699. "(%d != %d)\n", __func__, val, i);
  11700. /* ret = -ENODEV here? */
  11701. }
  11702. p[i] = 0;
  11703. }
  11704. #endif
  11705. /* Now read it back. */
  11706. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11707. if (ret) {
  11708. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11709. "err = %d\n", __func__, ret);
  11710. break;
  11711. }
  11712. /* Verify it. */
  11713. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11714. if (p[i] == i)
  11715. continue;
  11716. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11717. DMA_RWCTRL_WRITE_BNDRY_16) {
  11718. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11719. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11720. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11721. break;
  11722. } else {
  11723. dev_err(&tp->pdev->dev,
  11724. "%s: Buffer corrupted on read back! "
  11725. "(%d != %d)\n", __func__, p[i], i);
  11726. ret = -ENODEV;
  11727. goto out;
  11728. }
  11729. }
  11730. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11731. /* Success. */
  11732. ret = 0;
  11733. break;
  11734. }
  11735. }
  11736. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11737. DMA_RWCTRL_WRITE_BNDRY_16) {
  11738. static struct pci_device_id dma_wait_state_chipsets[] = {
  11739. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11740. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11741. { },
  11742. };
  11743. /* DMA test passed without adjusting DMA boundary,
  11744. * now look for chipsets that are known to expose the
  11745. * DMA bug without failing the test.
  11746. */
  11747. if (pci_dev_present(dma_wait_state_chipsets)) {
  11748. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11749. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11750. } else {
  11751. /* Safe to use the calculated DMA boundary. */
  11752. tp->dma_rwctrl = saved_dma_rwctrl;
  11753. }
  11754. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11755. }
  11756. out:
  11757. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11758. out_nofree:
  11759. return ret;
  11760. }
  11761. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11762. {
  11763. tp->link_config.advertising =
  11764. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11765. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11766. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11767. ADVERTISED_Autoneg | ADVERTISED_MII);
  11768. tp->link_config.speed = SPEED_INVALID;
  11769. tp->link_config.duplex = DUPLEX_INVALID;
  11770. tp->link_config.autoneg = AUTONEG_ENABLE;
  11771. tp->link_config.active_speed = SPEED_INVALID;
  11772. tp->link_config.active_duplex = DUPLEX_INVALID;
  11773. tp->link_config.phy_is_low_power = 0;
  11774. tp->link_config.orig_speed = SPEED_INVALID;
  11775. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11776. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11777. }
  11778. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11779. {
  11780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11782. tp->bufmgr_config.mbuf_read_dma_low_water =
  11783. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11784. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11785. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11786. tp->bufmgr_config.mbuf_high_water =
  11787. DEFAULT_MB_HIGH_WATER_57765;
  11788. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11789. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11790. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11791. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11792. tp->bufmgr_config.mbuf_high_water_jumbo =
  11793. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11794. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11795. tp->bufmgr_config.mbuf_read_dma_low_water =
  11796. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11797. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11798. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11799. tp->bufmgr_config.mbuf_high_water =
  11800. DEFAULT_MB_HIGH_WATER_5705;
  11801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11802. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11803. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11804. tp->bufmgr_config.mbuf_high_water =
  11805. DEFAULT_MB_HIGH_WATER_5906;
  11806. }
  11807. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11808. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11809. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11810. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11811. tp->bufmgr_config.mbuf_high_water_jumbo =
  11812. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11813. } else {
  11814. tp->bufmgr_config.mbuf_read_dma_low_water =
  11815. DEFAULT_MB_RDMA_LOW_WATER;
  11816. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11817. DEFAULT_MB_MACRX_LOW_WATER;
  11818. tp->bufmgr_config.mbuf_high_water =
  11819. DEFAULT_MB_HIGH_WATER;
  11820. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11821. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11822. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11823. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11824. tp->bufmgr_config.mbuf_high_water_jumbo =
  11825. DEFAULT_MB_HIGH_WATER_JUMBO;
  11826. }
  11827. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11828. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11829. }
  11830. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11831. {
  11832. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11833. case TG3_PHY_ID_BCM5400: return "5400";
  11834. case TG3_PHY_ID_BCM5401: return "5401";
  11835. case TG3_PHY_ID_BCM5411: return "5411";
  11836. case TG3_PHY_ID_BCM5701: return "5701";
  11837. case TG3_PHY_ID_BCM5703: return "5703";
  11838. case TG3_PHY_ID_BCM5704: return "5704";
  11839. case TG3_PHY_ID_BCM5705: return "5705";
  11840. case TG3_PHY_ID_BCM5750: return "5750";
  11841. case TG3_PHY_ID_BCM5752: return "5752";
  11842. case TG3_PHY_ID_BCM5714: return "5714";
  11843. case TG3_PHY_ID_BCM5780: return "5780";
  11844. case TG3_PHY_ID_BCM5755: return "5755";
  11845. case TG3_PHY_ID_BCM5787: return "5787";
  11846. case TG3_PHY_ID_BCM5784: return "5784";
  11847. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11848. case TG3_PHY_ID_BCM5906: return "5906";
  11849. case TG3_PHY_ID_BCM5761: return "5761";
  11850. case TG3_PHY_ID_BCM5718C: return "5718C";
  11851. case TG3_PHY_ID_BCM5718S: return "5718S";
  11852. case TG3_PHY_ID_BCM57765: return "57765";
  11853. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11854. case 0: return "serdes";
  11855. default: return "unknown";
  11856. }
  11857. }
  11858. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11859. {
  11860. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11861. strcpy(str, "PCI Express");
  11862. return str;
  11863. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11864. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11865. strcpy(str, "PCIX:");
  11866. if ((clock_ctrl == 7) ||
  11867. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11868. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11869. strcat(str, "133MHz");
  11870. else if (clock_ctrl == 0)
  11871. strcat(str, "33MHz");
  11872. else if (clock_ctrl == 2)
  11873. strcat(str, "50MHz");
  11874. else if (clock_ctrl == 4)
  11875. strcat(str, "66MHz");
  11876. else if (clock_ctrl == 6)
  11877. strcat(str, "100MHz");
  11878. } else {
  11879. strcpy(str, "PCI:");
  11880. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11881. strcat(str, "66MHz");
  11882. else
  11883. strcat(str, "33MHz");
  11884. }
  11885. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11886. strcat(str, ":32-bit");
  11887. else
  11888. strcat(str, ":64-bit");
  11889. return str;
  11890. }
  11891. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11892. {
  11893. struct pci_dev *peer;
  11894. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11895. for (func = 0; func < 8; func++) {
  11896. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11897. if (peer && peer != tp->pdev)
  11898. break;
  11899. pci_dev_put(peer);
  11900. }
  11901. /* 5704 can be configured in single-port mode, set peer to
  11902. * tp->pdev in that case.
  11903. */
  11904. if (!peer) {
  11905. peer = tp->pdev;
  11906. return peer;
  11907. }
  11908. /*
  11909. * We don't need to keep the refcount elevated; there's no way
  11910. * to remove one half of this device without removing the other
  11911. */
  11912. pci_dev_put(peer);
  11913. return peer;
  11914. }
  11915. static void __devinit tg3_init_coal(struct tg3 *tp)
  11916. {
  11917. struct ethtool_coalesce *ec = &tp->coal;
  11918. memset(ec, 0, sizeof(*ec));
  11919. ec->cmd = ETHTOOL_GCOALESCE;
  11920. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11921. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11922. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11923. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11924. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11925. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11926. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11927. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11928. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11929. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11930. HOSTCC_MODE_CLRTICK_TXBD)) {
  11931. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11932. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11933. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11934. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11935. }
  11936. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11937. ec->rx_coalesce_usecs_irq = 0;
  11938. ec->tx_coalesce_usecs_irq = 0;
  11939. ec->stats_block_coalesce_usecs = 0;
  11940. }
  11941. }
  11942. static const struct net_device_ops tg3_netdev_ops = {
  11943. .ndo_open = tg3_open,
  11944. .ndo_stop = tg3_close,
  11945. .ndo_start_xmit = tg3_start_xmit,
  11946. .ndo_get_stats = tg3_get_stats,
  11947. .ndo_validate_addr = eth_validate_addr,
  11948. .ndo_set_multicast_list = tg3_set_rx_mode,
  11949. .ndo_set_mac_address = tg3_set_mac_addr,
  11950. .ndo_do_ioctl = tg3_ioctl,
  11951. .ndo_tx_timeout = tg3_tx_timeout,
  11952. .ndo_change_mtu = tg3_change_mtu,
  11953. #if TG3_VLAN_TAG_USED
  11954. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11955. #endif
  11956. #ifdef CONFIG_NET_POLL_CONTROLLER
  11957. .ndo_poll_controller = tg3_poll_controller,
  11958. #endif
  11959. };
  11960. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11961. .ndo_open = tg3_open,
  11962. .ndo_stop = tg3_close,
  11963. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11964. .ndo_get_stats = tg3_get_stats,
  11965. .ndo_validate_addr = eth_validate_addr,
  11966. .ndo_set_multicast_list = tg3_set_rx_mode,
  11967. .ndo_set_mac_address = tg3_set_mac_addr,
  11968. .ndo_do_ioctl = tg3_ioctl,
  11969. .ndo_tx_timeout = tg3_tx_timeout,
  11970. .ndo_change_mtu = tg3_change_mtu,
  11971. #if TG3_VLAN_TAG_USED
  11972. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11973. #endif
  11974. #ifdef CONFIG_NET_POLL_CONTROLLER
  11975. .ndo_poll_controller = tg3_poll_controller,
  11976. #endif
  11977. };
  11978. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11979. const struct pci_device_id *ent)
  11980. {
  11981. struct net_device *dev;
  11982. struct tg3 *tp;
  11983. int i, err, pm_cap;
  11984. u32 sndmbx, rcvmbx, intmbx;
  11985. char str[40];
  11986. u64 dma_mask, persist_dma_mask;
  11987. printk_once(KERN_INFO "%s\n", version);
  11988. err = pci_enable_device(pdev);
  11989. if (err) {
  11990. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  11991. return err;
  11992. }
  11993. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11994. if (err) {
  11995. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  11996. goto err_out_disable_pdev;
  11997. }
  11998. pci_set_master(pdev);
  11999. /* Find power-management capability. */
  12000. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12001. if (pm_cap == 0) {
  12002. dev_err(&pdev->dev,
  12003. "Cannot find Power Management capability, aborting\n");
  12004. err = -EIO;
  12005. goto err_out_free_res;
  12006. }
  12007. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12008. if (!dev) {
  12009. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12010. err = -ENOMEM;
  12011. goto err_out_free_res;
  12012. }
  12013. SET_NETDEV_DEV(dev, &pdev->dev);
  12014. #if TG3_VLAN_TAG_USED
  12015. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12016. #endif
  12017. tp = netdev_priv(dev);
  12018. tp->pdev = pdev;
  12019. tp->dev = dev;
  12020. tp->pm_cap = pm_cap;
  12021. tp->rx_mode = TG3_DEF_RX_MODE;
  12022. tp->tx_mode = TG3_DEF_TX_MODE;
  12023. if (tg3_debug > 0)
  12024. tp->msg_enable = tg3_debug;
  12025. else
  12026. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12027. /* The word/byte swap controls here control register access byte
  12028. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12029. * setting below.
  12030. */
  12031. tp->misc_host_ctrl =
  12032. MISC_HOST_CTRL_MASK_PCI_INT |
  12033. MISC_HOST_CTRL_WORD_SWAP |
  12034. MISC_HOST_CTRL_INDIR_ACCESS |
  12035. MISC_HOST_CTRL_PCISTATE_RW;
  12036. /* The NONFRM (non-frame) byte/word swap controls take effect
  12037. * on descriptor entries, anything which isn't packet data.
  12038. *
  12039. * The StrongARM chips on the board (one for tx, one for rx)
  12040. * are running in big-endian mode.
  12041. */
  12042. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12043. GRC_MODE_WSWAP_NONFRM_DATA);
  12044. #ifdef __BIG_ENDIAN
  12045. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12046. #endif
  12047. spin_lock_init(&tp->lock);
  12048. spin_lock_init(&tp->indirect_lock);
  12049. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12050. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12051. if (!tp->regs) {
  12052. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12053. err = -ENOMEM;
  12054. goto err_out_free_dev;
  12055. }
  12056. tg3_init_link_config(tp);
  12057. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12058. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12059. dev->ethtool_ops = &tg3_ethtool_ops;
  12060. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12061. dev->irq = pdev->irq;
  12062. err = tg3_get_invariants(tp);
  12063. if (err) {
  12064. dev_err(&pdev->dev,
  12065. "Problem fetching invariants of chip, aborting\n");
  12066. goto err_out_iounmap;
  12067. }
  12068. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12069. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12070. dev->netdev_ops = &tg3_netdev_ops;
  12071. else
  12072. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12073. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12074. * device behind the EPB cannot support DMA addresses > 40-bit.
  12075. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12076. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12077. * do DMA address check in tg3_start_xmit().
  12078. */
  12079. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12080. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12081. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12082. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12083. #ifdef CONFIG_HIGHMEM
  12084. dma_mask = DMA_BIT_MASK(64);
  12085. #endif
  12086. } else
  12087. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12088. /* Configure DMA attributes. */
  12089. if (dma_mask > DMA_BIT_MASK(32)) {
  12090. err = pci_set_dma_mask(pdev, dma_mask);
  12091. if (!err) {
  12092. dev->features |= NETIF_F_HIGHDMA;
  12093. err = pci_set_consistent_dma_mask(pdev,
  12094. persist_dma_mask);
  12095. if (err < 0) {
  12096. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12097. "DMA for consistent allocations\n");
  12098. goto err_out_iounmap;
  12099. }
  12100. }
  12101. }
  12102. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12103. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12104. if (err) {
  12105. dev_err(&pdev->dev,
  12106. "No usable DMA configuration, aborting\n");
  12107. goto err_out_iounmap;
  12108. }
  12109. }
  12110. tg3_init_bufmgr_config(tp);
  12111. /* Selectively allow TSO based on operating conditions */
  12112. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12113. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12114. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12115. else {
  12116. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12117. tp->fw_needed = NULL;
  12118. }
  12119. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12120. tp->fw_needed = FIRMWARE_TG3;
  12121. /* TSO is on by default on chips that support hardware TSO.
  12122. * Firmware TSO on older chips gives lower performance, so it
  12123. * is off by default, but can be enabled using ethtool.
  12124. */
  12125. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12126. (dev->features & NETIF_F_IP_CSUM))
  12127. dev->features |= NETIF_F_TSO;
  12128. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12129. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12130. if (dev->features & NETIF_F_IPV6_CSUM)
  12131. dev->features |= NETIF_F_TSO6;
  12132. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12134. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12135. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12137. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12138. dev->features |= NETIF_F_TSO_ECN;
  12139. }
  12140. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12141. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12142. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12143. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12144. tp->rx_pending = 63;
  12145. }
  12146. err = tg3_get_device_address(tp);
  12147. if (err) {
  12148. dev_err(&pdev->dev,
  12149. "Could not obtain valid ethernet address, aborting\n");
  12150. goto err_out_iounmap;
  12151. }
  12152. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12153. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12154. if (!tp->aperegs) {
  12155. dev_err(&pdev->dev,
  12156. "Cannot map APE registers, aborting\n");
  12157. err = -ENOMEM;
  12158. goto err_out_iounmap;
  12159. }
  12160. tg3_ape_lock_init(tp);
  12161. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12162. tg3_read_dash_ver(tp);
  12163. }
  12164. /*
  12165. * Reset chip in case UNDI or EFI driver did not shutdown
  12166. * DMA self test will enable WDMAC and we'll see (spurious)
  12167. * pending DMA on the PCI bus at that point.
  12168. */
  12169. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12170. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12171. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12172. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12173. }
  12174. err = tg3_test_dma(tp);
  12175. if (err) {
  12176. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12177. goto err_out_apeunmap;
  12178. }
  12179. /* flow control autonegotiation is default behavior */
  12180. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12181. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12182. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12183. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12184. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12185. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12186. struct tg3_napi *tnapi = &tp->napi[i];
  12187. tnapi->tp = tp;
  12188. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12189. tnapi->int_mbox = intmbx;
  12190. if (i < 4)
  12191. intmbx += 0x8;
  12192. else
  12193. intmbx += 0x4;
  12194. tnapi->consmbox = rcvmbx;
  12195. tnapi->prodmbox = sndmbx;
  12196. if (i) {
  12197. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12198. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12199. } else {
  12200. tnapi->coal_now = HOSTCC_MODE_NOW;
  12201. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12202. }
  12203. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12204. break;
  12205. /*
  12206. * If we support MSIX, we'll be using RSS. If we're using
  12207. * RSS, the first vector only handles link interrupts and the
  12208. * remaining vectors handle rx and tx interrupts. Reuse the
  12209. * mailbox values for the next iteration. The values we setup
  12210. * above are still useful for the single vectored mode.
  12211. */
  12212. if (!i)
  12213. continue;
  12214. rcvmbx += 0x8;
  12215. if (sndmbx & 0x4)
  12216. sndmbx -= 0x4;
  12217. else
  12218. sndmbx += 0xc;
  12219. }
  12220. tg3_init_coal(tp);
  12221. pci_set_drvdata(pdev, dev);
  12222. err = register_netdev(dev);
  12223. if (err) {
  12224. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12225. goto err_out_apeunmap;
  12226. }
  12227. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12228. tp->board_part_number,
  12229. tp->pci_chip_rev_id,
  12230. tg3_bus_string(tp, str),
  12231. dev->dev_addr);
  12232. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12233. struct phy_device *phydev;
  12234. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12235. netdev_info(dev,
  12236. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12237. phydev->drv->name, dev_name(&phydev->dev));
  12238. } else
  12239. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12240. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12241. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12242. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12243. "10/100/1000Base-T")),
  12244. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12245. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12246. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12247. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12248. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12249. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12250. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12251. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12252. tp->dma_rwctrl,
  12253. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12254. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12255. return 0;
  12256. err_out_apeunmap:
  12257. if (tp->aperegs) {
  12258. iounmap(tp->aperegs);
  12259. tp->aperegs = NULL;
  12260. }
  12261. err_out_iounmap:
  12262. if (tp->regs) {
  12263. iounmap(tp->regs);
  12264. tp->regs = NULL;
  12265. }
  12266. err_out_free_dev:
  12267. free_netdev(dev);
  12268. err_out_free_res:
  12269. pci_release_regions(pdev);
  12270. err_out_disable_pdev:
  12271. pci_disable_device(pdev);
  12272. pci_set_drvdata(pdev, NULL);
  12273. return err;
  12274. }
  12275. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12276. {
  12277. struct net_device *dev = pci_get_drvdata(pdev);
  12278. if (dev) {
  12279. struct tg3 *tp = netdev_priv(dev);
  12280. if (tp->fw)
  12281. release_firmware(tp->fw);
  12282. flush_scheduled_work();
  12283. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12284. tg3_phy_fini(tp);
  12285. tg3_mdio_fini(tp);
  12286. }
  12287. unregister_netdev(dev);
  12288. if (tp->aperegs) {
  12289. iounmap(tp->aperegs);
  12290. tp->aperegs = NULL;
  12291. }
  12292. if (tp->regs) {
  12293. iounmap(tp->regs);
  12294. tp->regs = NULL;
  12295. }
  12296. free_netdev(dev);
  12297. pci_release_regions(pdev);
  12298. pci_disable_device(pdev);
  12299. pci_set_drvdata(pdev, NULL);
  12300. }
  12301. }
  12302. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12303. {
  12304. struct net_device *dev = pci_get_drvdata(pdev);
  12305. struct tg3 *tp = netdev_priv(dev);
  12306. pci_power_t target_state;
  12307. int err;
  12308. /* PCI register 4 needs to be saved whether netif_running() or not.
  12309. * MSI address and data need to be saved if using MSI and
  12310. * netif_running().
  12311. */
  12312. pci_save_state(pdev);
  12313. if (!netif_running(dev))
  12314. return 0;
  12315. flush_scheduled_work();
  12316. tg3_phy_stop(tp);
  12317. tg3_netif_stop(tp);
  12318. del_timer_sync(&tp->timer);
  12319. tg3_full_lock(tp, 1);
  12320. tg3_disable_ints(tp);
  12321. tg3_full_unlock(tp);
  12322. netif_device_detach(dev);
  12323. tg3_full_lock(tp, 0);
  12324. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12325. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12326. tg3_full_unlock(tp);
  12327. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12328. err = tg3_set_power_state(tp, target_state);
  12329. if (err) {
  12330. int err2;
  12331. tg3_full_lock(tp, 0);
  12332. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12333. err2 = tg3_restart_hw(tp, 1);
  12334. if (err2)
  12335. goto out;
  12336. tp->timer.expires = jiffies + tp->timer_offset;
  12337. add_timer(&tp->timer);
  12338. netif_device_attach(dev);
  12339. tg3_netif_start(tp);
  12340. out:
  12341. tg3_full_unlock(tp);
  12342. if (!err2)
  12343. tg3_phy_start(tp);
  12344. }
  12345. return err;
  12346. }
  12347. static int tg3_resume(struct pci_dev *pdev)
  12348. {
  12349. struct net_device *dev = pci_get_drvdata(pdev);
  12350. struct tg3 *tp = netdev_priv(dev);
  12351. int err;
  12352. pci_restore_state(tp->pdev);
  12353. if (!netif_running(dev))
  12354. return 0;
  12355. err = tg3_set_power_state(tp, PCI_D0);
  12356. if (err)
  12357. return err;
  12358. netif_device_attach(dev);
  12359. tg3_full_lock(tp, 0);
  12360. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12361. err = tg3_restart_hw(tp, 1);
  12362. if (err)
  12363. goto out;
  12364. tp->timer.expires = jiffies + tp->timer_offset;
  12365. add_timer(&tp->timer);
  12366. tg3_netif_start(tp);
  12367. out:
  12368. tg3_full_unlock(tp);
  12369. if (!err)
  12370. tg3_phy_start(tp);
  12371. return err;
  12372. }
  12373. static struct pci_driver tg3_driver = {
  12374. .name = DRV_MODULE_NAME,
  12375. .id_table = tg3_pci_tbl,
  12376. .probe = tg3_init_one,
  12377. .remove = __devexit_p(tg3_remove_one),
  12378. .suspend = tg3_suspend,
  12379. .resume = tg3_resume
  12380. };
  12381. static int __init tg3_init(void)
  12382. {
  12383. return pci_register_driver(&tg3_driver);
  12384. }
  12385. static void __exit tg3_cleanup(void)
  12386. {
  12387. pci_unregister_driver(&tg3_driver);
  12388. }
  12389. module_init(tg3_init);
  12390. module_exit(tg3_cleanup);