clock2430_data.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086
  1. /*
  2. * linux/arch/arm/mach-omap2/clock2430_data.c
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include <plat/clkdev_omap.h>
  19. #include "clock.h"
  20. #include "clock2xxx.h"
  21. #include "opp2xxx.h"
  22. #include "cm2xxx_3xxx.h"
  23. #include "prm2xxx_3xxx.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "sdrc.h"
  27. #include "control.h"
  28. #define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
  29. /*
  30. * 2430 clock tree.
  31. *
  32. * NOTE:In many cases here we are assigning a 'default' parent. In many
  33. * cases the parent is selectable. The get/set parent calls will also
  34. * switch sources.
  35. *
  36. * Many some clocks say always_enabled, but they can be auto idled for
  37. * power savings. They will always be available upon clock request.
  38. *
  39. * Several sources are given initial rates which may be wrong, this will
  40. * be fixed up in the init func.
  41. *
  42. * Things are broadly separated below by clock domains. It is
  43. * noteworthy that most periferals have dependencies on multiple clock
  44. * domains. Many get their interface clocks from the L4 domain, but get
  45. * functional clocks from fixed sources or other core domain derived
  46. * clocks.
  47. */
  48. /* Base external input clocks */
  49. static struct clk func_32k_ck = {
  50. .name = "func_32k_ck",
  51. .ops = &clkops_null,
  52. .rate = 32768,
  53. .clkdm_name = "wkup_clkdm",
  54. };
  55. static struct clk secure_32k_ck = {
  56. .name = "secure_32k_ck",
  57. .ops = &clkops_null,
  58. .rate = 32768,
  59. .clkdm_name = "wkup_clkdm",
  60. };
  61. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  62. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  63. .name = "osc_ck",
  64. .ops = &clkops_oscck,
  65. .clkdm_name = "wkup_clkdm",
  66. .recalc = &omap2_osc_clk_recalc,
  67. };
  68. /* Without modem likely 12MHz, with modem likely 13MHz */
  69. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  70. .name = "sys_ck", /* ~ ref_clk also */
  71. .ops = &clkops_null,
  72. .parent = &osc_ck,
  73. .clkdm_name = "wkup_clkdm",
  74. .recalc = &omap2xxx_sys_clk_recalc,
  75. };
  76. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  77. .name = "alt_ck",
  78. .ops = &clkops_null,
  79. .rate = 54000000,
  80. .clkdm_name = "wkup_clkdm",
  81. };
  82. /* Optional external clock input for McBSP CLKS */
  83. static struct clk mcbsp_clks = {
  84. .name = "mcbsp_clks",
  85. .ops = &clkops_null,
  86. };
  87. /*
  88. * Analog domain root source clocks
  89. */
  90. /* dpll_ck, is broken out in to special cases through clksel */
  91. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  92. * deal with this
  93. */
  94. static struct dpll_data dpll_dd = {
  95. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  96. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  97. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  98. .clk_bypass = &sys_ck,
  99. .clk_ref = &sys_ck,
  100. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  101. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  102. .max_multiplier = 1023,
  103. .min_divider = 1,
  104. .max_divider = 16,
  105. };
  106. /*
  107. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  108. * not just a DPLL
  109. */
  110. static struct clk dpll_ck = {
  111. .name = "dpll_ck",
  112. .ops = &clkops_omap2xxx_dpll_ops,
  113. .parent = &sys_ck, /* Can be func_32k also */
  114. .dpll_data = &dpll_dd,
  115. .clkdm_name = "wkup_clkdm",
  116. .recalc = &omap2_dpllcore_recalc,
  117. .set_rate = &omap2_reprogram_dpllcore,
  118. };
  119. static struct clk apll96_ck = {
  120. .name = "apll96_ck",
  121. .ops = &clkops_apll96,
  122. .parent = &sys_ck,
  123. .rate = 96000000,
  124. .flags = ENABLE_ON_INIT,
  125. .clkdm_name = "wkup_clkdm",
  126. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  127. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  128. };
  129. static struct clk apll54_ck = {
  130. .name = "apll54_ck",
  131. .ops = &clkops_apll54,
  132. .parent = &sys_ck,
  133. .rate = 54000000,
  134. .flags = ENABLE_ON_INIT,
  135. .clkdm_name = "wkup_clkdm",
  136. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  137. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  138. };
  139. /*
  140. * PRCM digital base sources
  141. */
  142. /* func_54m_ck */
  143. static const struct clksel_rate func_54m_apll54_rates[] = {
  144. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  145. { .div = 0 },
  146. };
  147. static const struct clksel_rate func_54m_alt_rates[] = {
  148. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  149. { .div = 0 },
  150. };
  151. static const struct clksel func_54m_clksel[] = {
  152. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  153. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  154. { .parent = NULL },
  155. };
  156. static struct clk func_54m_ck = {
  157. .name = "func_54m_ck",
  158. .ops = &clkops_null,
  159. .parent = &apll54_ck, /* can also be alt_clk */
  160. .clkdm_name = "wkup_clkdm",
  161. .init = &omap2_init_clksel_parent,
  162. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  163. .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
  164. .clksel = func_54m_clksel,
  165. .recalc = &omap2_clksel_recalc,
  166. };
  167. static struct clk core_ck = {
  168. .name = "core_ck",
  169. .ops = &clkops_null,
  170. .parent = &dpll_ck, /* can also be 32k */
  171. .clkdm_name = "wkup_clkdm",
  172. .recalc = &followparent_recalc,
  173. };
  174. /* func_96m_ck */
  175. static const struct clksel_rate func_96m_apll96_rates[] = {
  176. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  177. { .div = 0 },
  178. };
  179. static const struct clksel_rate func_96m_alt_rates[] = {
  180. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  181. { .div = 0 },
  182. };
  183. static const struct clksel func_96m_clksel[] = {
  184. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  185. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  186. { .parent = NULL }
  187. };
  188. static struct clk func_96m_ck = {
  189. .name = "func_96m_ck",
  190. .ops = &clkops_null,
  191. .parent = &apll96_ck,
  192. .clkdm_name = "wkup_clkdm",
  193. .init = &omap2_init_clksel_parent,
  194. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  195. .clksel_mask = OMAP2430_96M_SOURCE_MASK,
  196. .clksel = func_96m_clksel,
  197. .recalc = &omap2_clksel_recalc,
  198. };
  199. /* func_48m_ck */
  200. static const struct clksel_rate func_48m_apll96_rates[] = {
  201. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  202. { .div = 0 },
  203. };
  204. static const struct clksel_rate func_48m_alt_rates[] = {
  205. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  206. { .div = 0 },
  207. };
  208. static const struct clksel func_48m_clksel[] = {
  209. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  210. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  211. { .parent = NULL }
  212. };
  213. static struct clk func_48m_ck = {
  214. .name = "func_48m_ck",
  215. .ops = &clkops_null,
  216. .parent = &apll96_ck, /* 96M or Alt */
  217. .clkdm_name = "wkup_clkdm",
  218. .init = &omap2_init_clksel_parent,
  219. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  220. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  221. .clksel = func_48m_clksel,
  222. .recalc = &omap2_clksel_recalc,
  223. .round_rate = &omap2_clksel_round_rate,
  224. .set_rate = &omap2_clksel_set_rate
  225. };
  226. static struct clk func_12m_ck = {
  227. .name = "func_12m_ck",
  228. .ops = &clkops_null,
  229. .parent = &func_48m_ck,
  230. .fixed_div = 4,
  231. .clkdm_name = "wkup_clkdm",
  232. .recalc = &omap_fixed_divisor_recalc,
  233. };
  234. /* Secure timer, only available in secure mode */
  235. static struct clk wdt1_osc_ck = {
  236. .name = "ck_wdt1_osc",
  237. .ops = &clkops_null, /* RMK: missing? */
  238. .parent = &osc_ck,
  239. .recalc = &followparent_recalc,
  240. };
  241. /*
  242. * The common_clkout* clksel_rate structs are common to
  243. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  244. * sys_clkout2_* are 2420-only, so the
  245. * clksel_rate flags fields are inaccurate for those clocks. This is
  246. * harmless since access to those clocks are gated by the struct clk
  247. * flags fields, which mark them as 2420-only.
  248. */
  249. static const struct clksel_rate common_clkout_src_core_rates[] = {
  250. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  251. { .div = 0 }
  252. };
  253. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  254. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  255. { .div = 0 }
  256. };
  257. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  258. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  259. { .div = 0 }
  260. };
  261. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  262. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  263. { .div = 0 }
  264. };
  265. static const struct clksel common_clkout_src_clksel[] = {
  266. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  267. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  268. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  269. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  270. { .parent = NULL }
  271. };
  272. static struct clk sys_clkout_src = {
  273. .name = "sys_clkout_src",
  274. .ops = &clkops_omap2_dflt,
  275. .parent = &func_54m_ck,
  276. .clkdm_name = "wkup_clkdm",
  277. .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  278. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  279. .init = &omap2_init_clksel_parent,
  280. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  281. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  282. .clksel = common_clkout_src_clksel,
  283. .recalc = &omap2_clksel_recalc,
  284. .round_rate = &omap2_clksel_round_rate,
  285. .set_rate = &omap2_clksel_set_rate
  286. };
  287. static const struct clksel_rate common_clkout_rates[] = {
  288. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  289. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  290. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  291. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  292. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  293. { .div = 0 },
  294. };
  295. static const struct clksel sys_clkout_clksel[] = {
  296. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  297. { .parent = NULL }
  298. };
  299. static struct clk sys_clkout = {
  300. .name = "sys_clkout",
  301. .ops = &clkops_null,
  302. .parent = &sys_clkout_src,
  303. .clkdm_name = "wkup_clkdm",
  304. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  305. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  306. .clksel = sys_clkout_clksel,
  307. .recalc = &omap2_clksel_recalc,
  308. .round_rate = &omap2_clksel_round_rate,
  309. .set_rate = &omap2_clksel_set_rate
  310. };
  311. static struct clk emul_ck = {
  312. .name = "emul_ck",
  313. .ops = &clkops_omap2_dflt,
  314. .parent = &func_54m_ck,
  315. .clkdm_name = "wkup_clkdm",
  316. .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
  317. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  318. .recalc = &followparent_recalc,
  319. };
  320. /*
  321. * MPU clock domain
  322. * Clocks:
  323. * MPU_FCLK, MPU_ICLK
  324. * INT_M_FCLK, INT_M_I_CLK
  325. *
  326. * - Individual clocks are hardware managed.
  327. * - Base divider comes from: CM_CLKSEL_MPU
  328. *
  329. */
  330. static const struct clksel_rate mpu_core_rates[] = {
  331. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  332. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  333. { .div = 0 },
  334. };
  335. static const struct clksel mpu_clksel[] = {
  336. { .parent = &core_ck, .rates = mpu_core_rates },
  337. { .parent = NULL }
  338. };
  339. static struct clk mpu_ck = { /* Control cpu */
  340. .name = "mpu_ck",
  341. .ops = &clkops_null,
  342. .parent = &core_ck,
  343. .clkdm_name = "mpu_clkdm",
  344. .init = &omap2_init_clksel_parent,
  345. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  346. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  347. .clksel = mpu_clksel,
  348. .recalc = &omap2_clksel_recalc,
  349. };
  350. /*
  351. * DSP (2430-IVA2.1) clock domain
  352. * Clocks:
  353. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  354. *
  355. * Won't be too specific here. The core clock comes into this block
  356. * it is divided then tee'ed. One branch goes directly to xyz enable
  357. * controls. The other branch gets further divided by 2 then possibly
  358. * routed into a synchronizer and out of clocks abc.
  359. */
  360. static const struct clksel_rate dsp_fck_core_rates[] = {
  361. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  362. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  363. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  364. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  365. { .div = 0 },
  366. };
  367. static const struct clksel dsp_fck_clksel[] = {
  368. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  369. { .parent = NULL }
  370. };
  371. static struct clk dsp_fck = {
  372. .name = "dsp_fck",
  373. .ops = &clkops_omap2_dflt_wait,
  374. .parent = &core_ck,
  375. .clkdm_name = "dsp_clkdm",
  376. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  377. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  378. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  379. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  380. .clksel = dsp_fck_clksel,
  381. .recalc = &omap2_clksel_recalc,
  382. };
  383. /* DSP interface clock */
  384. static const struct clksel_rate dsp_irate_ick_rates[] = {
  385. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  386. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  387. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  388. { .div = 0 },
  389. };
  390. static const struct clksel dsp_irate_ick_clksel[] = {
  391. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  392. { .parent = NULL }
  393. };
  394. /* This clock does not exist as such in the TRM. */
  395. static struct clk dsp_irate_ick = {
  396. .name = "dsp_irate_ick",
  397. .ops = &clkops_null,
  398. .parent = &dsp_fck,
  399. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  400. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  401. .clksel = dsp_irate_ick_clksel,
  402. .recalc = &omap2_clksel_recalc,
  403. };
  404. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  405. static struct clk iva2_1_ick = {
  406. .name = "iva2_1_ick",
  407. .ops = &clkops_omap2_dflt_wait,
  408. .parent = &dsp_irate_ick,
  409. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  410. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  411. };
  412. /*
  413. * L3 clock domain
  414. * L3 clocks are used for both interface and functional clocks to
  415. * multiple entities. Some of these clocks are completely managed
  416. * by hardware, and some others allow software control. Hardware
  417. * managed ones general are based on directly CLK_REQ signals and
  418. * various auto idle settings. The functional spec sets many of these
  419. * as 'tie-high' for their enables.
  420. *
  421. * I-CLOCKS:
  422. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  423. * CAM, HS-USB.
  424. * F-CLOCK
  425. * SSI.
  426. *
  427. * GPMC memories and SDRC have timing and clock sensitive registers which
  428. * may very well need notification when the clock changes. Currently for low
  429. * operating points, these are taken care of in sleep.S.
  430. */
  431. static const struct clksel_rate core_l3_core_rates[] = {
  432. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  433. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  434. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  435. { .div = 0 }
  436. };
  437. static const struct clksel core_l3_clksel[] = {
  438. { .parent = &core_ck, .rates = core_l3_core_rates },
  439. { .parent = NULL }
  440. };
  441. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  442. .name = "core_l3_ck",
  443. .ops = &clkops_null,
  444. .parent = &core_ck,
  445. .clkdm_name = "core_l3_clkdm",
  446. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  447. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  448. .clksel = core_l3_clksel,
  449. .recalc = &omap2_clksel_recalc,
  450. };
  451. /* usb_l4_ick */
  452. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  453. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  454. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  455. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  456. { .div = 0 }
  457. };
  458. static const struct clksel usb_l4_ick_clksel[] = {
  459. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  460. { .parent = NULL },
  461. };
  462. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  463. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  464. .name = "usb_l4_ick",
  465. .ops = &clkops_omap2_iclk_dflt_wait,
  466. .parent = &core_l3_ck,
  467. .clkdm_name = "core_l4_clkdm",
  468. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  469. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  470. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  471. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  472. .clksel = usb_l4_ick_clksel,
  473. .recalc = &omap2_clksel_recalc,
  474. };
  475. /*
  476. * L4 clock management domain
  477. *
  478. * This domain contains lots of interface clocks from the L4 interface, some
  479. * functional clocks. Fixed APLL functional source clocks are managed in
  480. * this domain.
  481. */
  482. static const struct clksel_rate l4_core_l3_rates[] = {
  483. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  484. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  485. { .div = 0 }
  486. };
  487. static const struct clksel l4_clksel[] = {
  488. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  489. { .parent = NULL }
  490. };
  491. static struct clk l4_ck = { /* used both as an ick and fck */
  492. .name = "l4_ck",
  493. .ops = &clkops_null,
  494. .parent = &core_l3_ck,
  495. .clkdm_name = "core_l4_clkdm",
  496. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  497. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  498. .clksel = l4_clksel,
  499. .recalc = &omap2_clksel_recalc,
  500. };
  501. /*
  502. * SSI is in L3 management domain, its direct parent is core not l3,
  503. * many core power domain entities are grouped into the L3 clock
  504. * domain.
  505. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  506. *
  507. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  508. */
  509. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  510. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  511. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  512. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  513. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  514. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  515. { .div = 0 }
  516. };
  517. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  518. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  519. { .parent = NULL }
  520. };
  521. static struct clk ssi_ssr_sst_fck = {
  522. .name = "ssi_fck",
  523. .ops = &clkops_omap2_dflt_wait,
  524. .parent = &core_ck,
  525. .clkdm_name = "core_l3_clkdm",
  526. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  527. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  528. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  529. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  530. .clksel = ssi_ssr_sst_fck_clksel,
  531. .recalc = &omap2_clksel_recalc,
  532. };
  533. /*
  534. * Presumably this is the same as SSI_ICLK.
  535. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  536. */
  537. static struct clk ssi_l4_ick = {
  538. .name = "ssi_l4_ick",
  539. .ops = &clkops_omap2_iclk_dflt_wait,
  540. .parent = &l4_ck,
  541. .clkdm_name = "core_l4_clkdm",
  542. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  543. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  544. .recalc = &followparent_recalc,
  545. };
  546. /*
  547. * GFX clock domain
  548. * Clocks:
  549. * GFX_FCLK, GFX_ICLK
  550. * GFX_CG1(2d), GFX_CG2(3d)
  551. *
  552. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  553. * The 2d and 3d clocks run at a hardware determined
  554. * divided value of fclk.
  555. *
  556. */
  557. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  558. static const struct clksel gfx_fck_clksel[] = {
  559. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  560. { .parent = NULL },
  561. };
  562. static struct clk gfx_3d_fck = {
  563. .name = "gfx_3d_fck",
  564. .ops = &clkops_omap2_dflt_wait,
  565. .parent = &core_l3_ck,
  566. .clkdm_name = "gfx_clkdm",
  567. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  568. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  569. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  570. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  571. .clksel = gfx_fck_clksel,
  572. .recalc = &omap2_clksel_recalc,
  573. .round_rate = &omap2_clksel_round_rate,
  574. .set_rate = &omap2_clksel_set_rate
  575. };
  576. static struct clk gfx_2d_fck = {
  577. .name = "gfx_2d_fck",
  578. .ops = &clkops_omap2_dflt_wait,
  579. .parent = &core_l3_ck,
  580. .clkdm_name = "gfx_clkdm",
  581. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  582. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  583. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  584. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  585. .clksel = gfx_fck_clksel,
  586. .recalc = &omap2_clksel_recalc,
  587. };
  588. /* This interface clock does not have a CM_AUTOIDLE bit */
  589. static struct clk gfx_ick = {
  590. .name = "gfx_ick", /* From l3 */
  591. .ops = &clkops_omap2_dflt_wait,
  592. .parent = &core_l3_ck,
  593. .clkdm_name = "gfx_clkdm",
  594. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  595. .enable_bit = OMAP_EN_GFX_SHIFT,
  596. .recalc = &followparent_recalc,
  597. };
  598. /*
  599. * Modem clock domain (2430)
  600. * CLOCKS:
  601. * MDM_OSC_CLK
  602. * MDM_ICLK
  603. * These clocks are usable in chassis mode only.
  604. */
  605. static const struct clksel_rate mdm_ick_core_rates[] = {
  606. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  607. { .div = 4, .val = 4, .flags = RATE_IN_243X },
  608. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  609. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  610. { .div = 0 }
  611. };
  612. static const struct clksel mdm_ick_clksel[] = {
  613. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  614. { .parent = NULL }
  615. };
  616. static struct clk mdm_ick = { /* used both as a ick and fck */
  617. .name = "mdm_ick",
  618. .ops = &clkops_omap2_iclk_dflt_wait,
  619. .parent = &core_ck,
  620. .clkdm_name = "mdm_clkdm",
  621. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  622. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  623. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  624. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  625. .clksel = mdm_ick_clksel,
  626. .recalc = &omap2_clksel_recalc,
  627. };
  628. static struct clk mdm_osc_ck = {
  629. .name = "mdm_osc_ck",
  630. .ops = &clkops_omap2_mdmclk_dflt_wait,
  631. .parent = &osc_ck,
  632. .clkdm_name = "mdm_clkdm",
  633. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  634. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  635. .recalc = &followparent_recalc,
  636. };
  637. /*
  638. * DSS clock domain
  639. * CLOCKs:
  640. * DSS_L4_ICLK, DSS_L3_ICLK,
  641. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  642. *
  643. * DSS is both initiator and target.
  644. */
  645. /* XXX Add RATE_NOT_VALIDATED */
  646. static const struct clksel_rate dss1_fck_sys_rates[] = {
  647. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  648. { .div = 0 }
  649. };
  650. static const struct clksel_rate dss1_fck_core_rates[] = {
  651. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  652. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  653. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  654. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  655. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  656. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  657. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  658. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  659. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  660. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  661. { .div = 0 }
  662. };
  663. static const struct clksel dss1_fck_clksel[] = {
  664. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  665. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  666. { .parent = NULL },
  667. };
  668. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  669. .name = "dss_ick",
  670. .ops = &clkops_omap2_iclk_dflt,
  671. .parent = &l4_ck, /* really both l3 and l4 */
  672. .clkdm_name = "dss_clkdm",
  673. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  674. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  675. .recalc = &followparent_recalc,
  676. };
  677. static struct clk dss1_fck = {
  678. .name = "dss1_fck",
  679. .ops = &clkops_omap2_dflt,
  680. .parent = &core_ck, /* Core or sys */
  681. .clkdm_name = "dss_clkdm",
  682. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  683. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  684. .init = &omap2_init_clksel_parent,
  685. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  686. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  687. .clksel = dss1_fck_clksel,
  688. .recalc = &omap2_clksel_recalc,
  689. };
  690. static const struct clksel_rate dss2_fck_sys_rates[] = {
  691. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  692. { .div = 0 }
  693. };
  694. static const struct clksel_rate dss2_fck_48m_rates[] = {
  695. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  696. { .div = 0 }
  697. };
  698. static const struct clksel dss2_fck_clksel[] = {
  699. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  700. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  701. { .parent = NULL }
  702. };
  703. static struct clk dss2_fck = { /* Alt clk used in power management */
  704. .name = "dss2_fck",
  705. .ops = &clkops_omap2_dflt,
  706. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  707. .clkdm_name = "dss_clkdm",
  708. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  709. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  710. .init = &omap2_init_clksel_parent,
  711. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  712. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  713. .clksel = dss2_fck_clksel,
  714. .recalc = &omap2_clksel_recalc,
  715. };
  716. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  717. .name = "dss_54m_fck", /* 54m tv clk */
  718. .ops = &clkops_omap2_dflt_wait,
  719. .parent = &func_54m_ck,
  720. .clkdm_name = "dss_clkdm",
  721. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  722. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  723. .recalc = &followparent_recalc,
  724. };
  725. static struct clk wu_l4_ick = {
  726. .name = "wu_l4_ick",
  727. .ops = &clkops_null,
  728. .parent = &sys_ck,
  729. .clkdm_name = "wkup_clkdm",
  730. .recalc = &followparent_recalc,
  731. };
  732. /*
  733. * CORE power domain ICLK & FCLK defines.
  734. * Many of the these can have more than one possible parent. Entries
  735. * here will likely have an L4 interface parent, and may have multiple
  736. * functional clock parents.
  737. */
  738. static const struct clksel_rate gpt_alt_rates[] = {
  739. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  740. { .div = 0 }
  741. };
  742. static const struct clksel omap24xx_gpt_clksel[] = {
  743. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  744. { .parent = &sys_ck, .rates = gpt_sys_rates },
  745. { .parent = &alt_ck, .rates = gpt_alt_rates },
  746. { .parent = NULL },
  747. };
  748. static struct clk gpt1_ick = {
  749. .name = "gpt1_ick",
  750. .ops = &clkops_omap2_iclk_dflt_wait,
  751. .parent = &wu_l4_ick,
  752. .clkdm_name = "wkup_clkdm",
  753. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  754. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  755. .recalc = &followparent_recalc,
  756. };
  757. static struct clk gpt1_fck = {
  758. .name = "gpt1_fck",
  759. .ops = &clkops_omap2_dflt_wait,
  760. .parent = &func_32k_ck,
  761. .clkdm_name = "core_l4_clkdm",
  762. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  763. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  764. .init = &omap2_init_clksel_parent,
  765. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  766. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  767. .clksel = omap24xx_gpt_clksel,
  768. .recalc = &omap2_clksel_recalc,
  769. .round_rate = &omap2_clksel_round_rate,
  770. .set_rate = &omap2_clksel_set_rate
  771. };
  772. static struct clk gpt2_ick = {
  773. .name = "gpt2_ick",
  774. .ops = &clkops_omap2_iclk_dflt_wait,
  775. .parent = &l4_ck,
  776. .clkdm_name = "core_l4_clkdm",
  777. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  778. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  779. .recalc = &followparent_recalc,
  780. };
  781. static struct clk gpt2_fck = {
  782. .name = "gpt2_fck",
  783. .ops = &clkops_omap2_dflt_wait,
  784. .parent = &func_32k_ck,
  785. .clkdm_name = "core_l4_clkdm",
  786. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  787. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  788. .init = &omap2_init_clksel_parent,
  789. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  790. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  791. .clksel = omap24xx_gpt_clksel,
  792. .recalc = &omap2_clksel_recalc,
  793. };
  794. static struct clk gpt3_ick = {
  795. .name = "gpt3_ick",
  796. .ops = &clkops_omap2_iclk_dflt_wait,
  797. .parent = &l4_ck,
  798. .clkdm_name = "core_l4_clkdm",
  799. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  800. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  801. .recalc = &followparent_recalc,
  802. };
  803. static struct clk gpt3_fck = {
  804. .name = "gpt3_fck",
  805. .ops = &clkops_omap2_dflt_wait,
  806. .parent = &func_32k_ck,
  807. .clkdm_name = "core_l4_clkdm",
  808. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  809. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  810. .init = &omap2_init_clksel_parent,
  811. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  812. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  813. .clksel = omap24xx_gpt_clksel,
  814. .recalc = &omap2_clksel_recalc,
  815. };
  816. static struct clk gpt4_ick = {
  817. .name = "gpt4_ick",
  818. .ops = &clkops_omap2_iclk_dflt_wait,
  819. .parent = &l4_ck,
  820. .clkdm_name = "core_l4_clkdm",
  821. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  822. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  823. .recalc = &followparent_recalc,
  824. };
  825. static struct clk gpt4_fck = {
  826. .name = "gpt4_fck",
  827. .ops = &clkops_omap2_dflt_wait,
  828. .parent = &func_32k_ck,
  829. .clkdm_name = "core_l4_clkdm",
  830. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  831. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  832. .init = &omap2_init_clksel_parent,
  833. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  834. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  835. .clksel = omap24xx_gpt_clksel,
  836. .recalc = &omap2_clksel_recalc,
  837. };
  838. static struct clk gpt5_ick = {
  839. .name = "gpt5_ick",
  840. .ops = &clkops_omap2_iclk_dflt_wait,
  841. .parent = &l4_ck,
  842. .clkdm_name = "core_l4_clkdm",
  843. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  844. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  845. .recalc = &followparent_recalc,
  846. };
  847. static struct clk gpt5_fck = {
  848. .name = "gpt5_fck",
  849. .ops = &clkops_omap2_dflt_wait,
  850. .parent = &func_32k_ck,
  851. .clkdm_name = "core_l4_clkdm",
  852. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  853. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  854. .init = &omap2_init_clksel_parent,
  855. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  856. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  857. .clksel = omap24xx_gpt_clksel,
  858. .recalc = &omap2_clksel_recalc,
  859. };
  860. static struct clk gpt6_ick = {
  861. .name = "gpt6_ick",
  862. .ops = &clkops_omap2_iclk_dflt_wait,
  863. .parent = &l4_ck,
  864. .clkdm_name = "core_l4_clkdm",
  865. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  866. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  867. .recalc = &followparent_recalc,
  868. };
  869. static struct clk gpt6_fck = {
  870. .name = "gpt6_fck",
  871. .ops = &clkops_omap2_dflt_wait,
  872. .parent = &func_32k_ck,
  873. .clkdm_name = "core_l4_clkdm",
  874. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  875. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  876. .init = &omap2_init_clksel_parent,
  877. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  878. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  879. .clksel = omap24xx_gpt_clksel,
  880. .recalc = &omap2_clksel_recalc,
  881. };
  882. static struct clk gpt7_ick = {
  883. .name = "gpt7_ick",
  884. .ops = &clkops_omap2_iclk_dflt_wait,
  885. .parent = &l4_ck,
  886. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  887. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  888. .recalc = &followparent_recalc,
  889. };
  890. static struct clk gpt7_fck = {
  891. .name = "gpt7_fck",
  892. .ops = &clkops_omap2_dflt_wait,
  893. .parent = &func_32k_ck,
  894. .clkdm_name = "core_l4_clkdm",
  895. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  896. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  897. .init = &omap2_init_clksel_parent,
  898. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  899. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  900. .clksel = omap24xx_gpt_clksel,
  901. .recalc = &omap2_clksel_recalc,
  902. };
  903. static struct clk gpt8_ick = {
  904. .name = "gpt8_ick",
  905. .ops = &clkops_omap2_iclk_dflt_wait,
  906. .parent = &l4_ck,
  907. .clkdm_name = "core_l4_clkdm",
  908. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  909. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  910. .recalc = &followparent_recalc,
  911. };
  912. static struct clk gpt8_fck = {
  913. .name = "gpt8_fck",
  914. .ops = &clkops_omap2_dflt_wait,
  915. .parent = &func_32k_ck,
  916. .clkdm_name = "core_l4_clkdm",
  917. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  918. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  919. .init = &omap2_init_clksel_parent,
  920. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  921. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  922. .clksel = omap24xx_gpt_clksel,
  923. .recalc = &omap2_clksel_recalc,
  924. };
  925. static struct clk gpt9_ick = {
  926. .name = "gpt9_ick",
  927. .ops = &clkops_omap2_iclk_dflt_wait,
  928. .parent = &l4_ck,
  929. .clkdm_name = "core_l4_clkdm",
  930. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  931. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  932. .recalc = &followparent_recalc,
  933. };
  934. static struct clk gpt9_fck = {
  935. .name = "gpt9_fck",
  936. .ops = &clkops_omap2_dflt_wait,
  937. .parent = &func_32k_ck,
  938. .clkdm_name = "core_l4_clkdm",
  939. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  940. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  941. .init = &omap2_init_clksel_parent,
  942. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  943. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  944. .clksel = omap24xx_gpt_clksel,
  945. .recalc = &omap2_clksel_recalc,
  946. };
  947. static struct clk gpt10_ick = {
  948. .name = "gpt10_ick",
  949. .ops = &clkops_omap2_iclk_dflt_wait,
  950. .parent = &l4_ck,
  951. .clkdm_name = "core_l4_clkdm",
  952. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  953. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  954. .recalc = &followparent_recalc,
  955. };
  956. static struct clk gpt10_fck = {
  957. .name = "gpt10_fck",
  958. .ops = &clkops_omap2_dflt_wait,
  959. .parent = &func_32k_ck,
  960. .clkdm_name = "core_l4_clkdm",
  961. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  962. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  963. .init = &omap2_init_clksel_parent,
  964. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  965. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  966. .clksel = omap24xx_gpt_clksel,
  967. .recalc = &omap2_clksel_recalc,
  968. };
  969. static struct clk gpt11_ick = {
  970. .name = "gpt11_ick",
  971. .ops = &clkops_omap2_iclk_dflt_wait,
  972. .parent = &l4_ck,
  973. .clkdm_name = "core_l4_clkdm",
  974. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  975. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  976. .recalc = &followparent_recalc,
  977. };
  978. static struct clk gpt11_fck = {
  979. .name = "gpt11_fck",
  980. .ops = &clkops_omap2_dflt_wait,
  981. .parent = &func_32k_ck,
  982. .clkdm_name = "core_l4_clkdm",
  983. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  984. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  985. .init = &omap2_init_clksel_parent,
  986. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  987. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  988. .clksel = omap24xx_gpt_clksel,
  989. .recalc = &omap2_clksel_recalc,
  990. };
  991. static struct clk gpt12_ick = {
  992. .name = "gpt12_ick",
  993. .ops = &clkops_omap2_iclk_dflt_wait,
  994. .parent = &l4_ck,
  995. .clkdm_name = "core_l4_clkdm",
  996. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  997. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  998. .recalc = &followparent_recalc,
  999. };
  1000. static struct clk gpt12_fck = {
  1001. .name = "gpt12_fck",
  1002. .ops = &clkops_omap2_dflt_wait,
  1003. .parent = &secure_32k_ck,
  1004. .clkdm_name = "core_l4_clkdm",
  1005. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1006. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1007. .init = &omap2_init_clksel_parent,
  1008. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1009. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1010. .clksel = omap24xx_gpt_clksel,
  1011. .recalc = &omap2_clksel_recalc,
  1012. };
  1013. static struct clk mcbsp1_ick = {
  1014. .name = "mcbsp1_ick",
  1015. .ops = &clkops_omap2_iclk_dflt_wait,
  1016. .parent = &l4_ck,
  1017. .clkdm_name = "core_l4_clkdm",
  1018. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1019. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1020. .recalc = &followparent_recalc,
  1021. };
  1022. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1023. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  1024. { .div = 0 }
  1025. };
  1026. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1027. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1028. { .div = 0 }
  1029. };
  1030. static const struct clksel mcbsp_fck_clksel[] = {
  1031. { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
  1032. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1033. { .parent = NULL }
  1034. };
  1035. static struct clk mcbsp1_fck = {
  1036. .name = "mcbsp1_fck",
  1037. .ops = &clkops_omap2_dflt_wait,
  1038. .parent = &func_96m_ck,
  1039. .init = &omap2_init_clksel_parent,
  1040. .clkdm_name = "core_l4_clkdm",
  1041. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1042. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1043. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1044. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1045. .clksel = mcbsp_fck_clksel,
  1046. .recalc = &omap2_clksel_recalc,
  1047. };
  1048. static struct clk mcbsp2_ick = {
  1049. .name = "mcbsp2_ick",
  1050. .ops = &clkops_omap2_iclk_dflt_wait,
  1051. .parent = &l4_ck,
  1052. .clkdm_name = "core_l4_clkdm",
  1053. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1054. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1055. .recalc = &followparent_recalc,
  1056. };
  1057. static struct clk mcbsp2_fck = {
  1058. .name = "mcbsp2_fck",
  1059. .ops = &clkops_omap2_dflt_wait,
  1060. .parent = &func_96m_ck,
  1061. .init = &omap2_init_clksel_parent,
  1062. .clkdm_name = "core_l4_clkdm",
  1063. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1064. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1065. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1066. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  1067. .clksel = mcbsp_fck_clksel,
  1068. .recalc = &omap2_clksel_recalc,
  1069. };
  1070. static struct clk mcbsp3_ick = {
  1071. .name = "mcbsp3_ick",
  1072. .ops = &clkops_omap2_iclk_dflt_wait,
  1073. .parent = &l4_ck,
  1074. .clkdm_name = "core_l4_clkdm",
  1075. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1076. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1077. .recalc = &followparent_recalc,
  1078. };
  1079. static struct clk mcbsp3_fck = {
  1080. .name = "mcbsp3_fck",
  1081. .ops = &clkops_omap2_dflt_wait,
  1082. .parent = &func_96m_ck,
  1083. .init = &omap2_init_clksel_parent,
  1084. .clkdm_name = "core_l4_clkdm",
  1085. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1086. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1087. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1088. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  1089. .clksel = mcbsp_fck_clksel,
  1090. .recalc = &omap2_clksel_recalc,
  1091. };
  1092. static struct clk mcbsp4_ick = {
  1093. .name = "mcbsp4_ick",
  1094. .ops = &clkops_omap2_iclk_dflt_wait,
  1095. .parent = &l4_ck,
  1096. .clkdm_name = "core_l4_clkdm",
  1097. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1098. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1099. .recalc = &followparent_recalc,
  1100. };
  1101. static struct clk mcbsp4_fck = {
  1102. .name = "mcbsp4_fck",
  1103. .ops = &clkops_omap2_dflt_wait,
  1104. .parent = &func_96m_ck,
  1105. .init = &omap2_init_clksel_parent,
  1106. .clkdm_name = "core_l4_clkdm",
  1107. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1108. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1109. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1110. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  1111. .clksel = mcbsp_fck_clksel,
  1112. .recalc = &omap2_clksel_recalc,
  1113. };
  1114. static struct clk mcbsp5_ick = {
  1115. .name = "mcbsp5_ick",
  1116. .ops = &clkops_omap2_iclk_dflt_wait,
  1117. .parent = &l4_ck,
  1118. .clkdm_name = "core_l4_clkdm",
  1119. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1120. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1121. .recalc = &followparent_recalc,
  1122. };
  1123. static struct clk mcbsp5_fck = {
  1124. .name = "mcbsp5_fck",
  1125. .ops = &clkops_omap2_dflt_wait,
  1126. .parent = &func_96m_ck,
  1127. .init = &omap2_init_clksel_parent,
  1128. .clkdm_name = "core_l4_clkdm",
  1129. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1130. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1131. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1132. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1133. .clksel = mcbsp_fck_clksel,
  1134. .recalc = &omap2_clksel_recalc,
  1135. };
  1136. static struct clk mcspi1_ick = {
  1137. .name = "mcspi1_ick",
  1138. .ops = &clkops_omap2_iclk_dflt_wait,
  1139. .parent = &l4_ck,
  1140. .clkdm_name = "core_l4_clkdm",
  1141. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1142. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1143. .recalc = &followparent_recalc,
  1144. };
  1145. static struct clk mcspi1_fck = {
  1146. .name = "mcspi1_fck",
  1147. .ops = &clkops_omap2_dflt_wait,
  1148. .parent = &func_48m_ck,
  1149. .clkdm_name = "core_l4_clkdm",
  1150. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1151. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1152. .recalc = &followparent_recalc,
  1153. };
  1154. static struct clk mcspi2_ick = {
  1155. .name = "mcspi2_ick",
  1156. .ops = &clkops_omap2_iclk_dflt_wait,
  1157. .parent = &l4_ck,
  1158. .clkdm_name = "core_l4_clkdm",
  1159. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1160. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1161. .recalc = &followparent_recalc,
  1162. };
  1163. static struct clk mcspi2_fck = {
  1164. .name = "mcspi2_fck",
  1165. .ops = &clkops_omap2_dflt_wait,
  1166. .parent = &func_48m_ck,
  1167. .clkdm_name = "core_l4_clkdm",
  1168. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1169. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1170. .recalc = &followparent_recalc,
  1171. };
  1172. static struct clk mcspi3_ick = {
  1173. .name = "mcspi3_ick",
  1174. .ops = &clkops_omap2_iclk_dflt_wait,
  1175. .parent = &l4_ck,
  1176. .clkdm_name = "core_l4_clkdm",
  1177. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1178. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1179. .recalc = &followparent_recalc,
  1180. };
  1181. static struct clk mcspi3_fck = {
  1182. .name = "mcspi3_fck",
  1183. .ops = &clkops_omap2_dflt_wait,
  1184. .parent = &func_48m_ck,
  1185. .clkdm_name = "core_l4_clkdm",
  1186. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1187. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1188. .recalc = &followparent_recalc,
  1189. };
  1190. static struct clk uart1_ick = {
  1191. .name = "uart1_ick",
  1192. .ops = &clkops_omap2_iclk_dflt_wait,
  1193. .parent = &l4_ck,
  1194. .clkdm_name = "core_l4_clkdm",
  1195. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1196. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1197. .recalc = &followparent_recalc,
  1198. };
  1199. static struct clk uart1_fck = {
  1200. .name = "uart1_fck",
  1201. .ops = &clkops_omap2_dflt_wait,
  1202. .parent = &func_48m_ck,
  1203. .clkdm_name = "core_l4_clkdm",
  1204. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1205. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1206. .recalc = &followparent_recalc,
  1207. };
  1208. static struct clk uart2_ick = {
  1209. .name = "uart2_ick",
  1210. .ops = &clkops_omap2_iclk_dflt_wait,
  1211. .parent = &l4_ck,
  1212. .clkdm_name = "core_l4_clkdm",
  1213. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1214. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1215. .recalc = &followparent_recalc,
  1216. };
  1217. static struct clk uart2_fck = {
  1218. .name = "uart2_fck",
  1219. .ops = &clkops_omap2_dflt_wait,
  1220. .parent = &func_48m_ck,
  1221. .clkdm_name = "core_l4_clkdm",
  1222. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1223. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1224. .recalc = &followparent_recalc,
  1225. };
  1226. static struct clk uart3_ick = {
  1227. .name = "uart3_ick",
  1228. .ops = &clkops_omap2_iclk_dflt_wait,
  1229. .parent = &l4_ck,
  1230. .clkdm_name = "core_l4_clkdm",
  1231. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1232. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1233. .recalc = &followparent_recalc,
  1234. };
  1235. static struct clk uart3_fck = {
  1236. .name = "uart3_fck",
  1237. .ops = &clkops_omap2_dflt_wait,
  1238. .parent = &func_48m_ck,
  1239. .clkdm_name = "core_l4_clkdm",
  1240. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1241. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1242. .recalc = &followparent_recalc,
  1243. };
  1244. static struct clk gpios_ick = {
  1245. .name = "gpios_ick",
  1246. .ops = &clkops_omap2_iclk_dflt_wait,
  1247. .parent = &wu_l4_ick,
  1248. .clkdm_name = "wkup_clkdm",
  1249. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1250. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1251. .recalc = &followparent_recalc,
  1252. };
  1253. static struct clk gpios_fck = {
  1254. .name = "gpios_fck",
  1255. .ops = &clkops_omap2_dflt_wait,
  1256. .parent = &func_32k_ck,
  1257. .clkdm_name = "wkup_clkdm",
  1258. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1259. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1260. .recalc = &followparent_recalc,
  1261. };
  1262. static struct clk mpu_wdt_ick = {
  1263. .name = "mpu_wdt_ick",
  1264. .ops = &clkops_omap2_iclk_dflt_wait,
  1265. .parent = &wu_l4_ick,
  1266. .clkdm_name = "wkup_clkdm",
  1267. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1268. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1269. .recalc = &followparent_recalc,
  1270. };
  1271. static struct clk mpu_wdt_fck = {
  1272. .name = "mpu_wdt_fck",
  1273. .ops = &clkops_omap2_dflt_wait,
  1274. .parent = &func_32k_ck,
  1275. .clkdm_name = "wkup_clkdm",
  1276. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1277. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1278. .recalc = &followparent_recalc,
  1279. };
  1280. static struct clk sync_32k_ick = {
  1281. .name = "sync_32k_ick",
  1282. .ops = &clkops_omap2_iclk_dflt_wait,
  1283. .flags = ENABLE_ON_INIT,
  1284. .parent = &wu_l4_ick,
  1285. .clkdm_name = "wkup_clkdm",
  1286. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1287. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1288. .recalc = &followparent_recalc,
  1289. };
  1290. static struct clk wdt1_ick = {
  1291. .name = "wdt1_ick",
  1292. .ops = &clkops_omap2_iclk_dflt_wait,
  1293. .parent = &wu_l4_ick,
  1294. .clkdm_name = "wkup_clkdm",
  1295. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1296. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1297. .recalc = &followparent_recalc,
  1298. };
  1299. static struct clk omapctrl_ick = {
  1300. .name = "omapctrl_ick",
  1301. .ops = &clkops_omap2_iclk_dflt_wait,
  1302. .flags = ENABLE_ON_INIT,
  1303. .parent = &wu_l4_ick,
  1304. .clkdm_name = "wkup_clkdm",
  1305. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1306. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1307. .recalc = &followparent_recalc,
  1308. };
  1309. static struct clk icr_ick = {
  1310. .name = "icr_ick",
  1311. .ops = &clkops_omap2_iclk_dflt_wait,
  1312. .parent = &wu_l4_ick,
  1313. .clkdm_name = "wkup_clkdm",
  1314. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1315. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1316. .recalc = &followparent_recalc,
  1317. };
  1318. static struct clk cam_ick = {
  1319. .name = "cam_ick",
  1320. .ops = &clkops_omap2_iclk_dflt,
  1321. .parent = &l4_ck,
  1322. .clkdm_name = "core_l4_clkdm",
  1323. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1324. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1325. .recalc = &followparent_recalc,
  1326. };
  1327. /*
  1328. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1329. * split into two separate clocks, since the parent clocks are different
  1330. * and the clockdomains are also different.
  1331. */
  1332. static struct clk cam_fck = {
  1333. .name = "cam_fck",
  1334. .ops = &clkops_omap2_dflt,
  1335. .parent = &func_96m_ck,
  1336. .clkdm_name = "core_l3_clkdm",
  1337. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1338. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1339. .recalc = &followparent_recalc,
  1340. };
  1341. static struct clk mailboxes_ick = {
  1342. .name = "mailboxes_ick",
  1343. .ops = &clkops_omap2_iclk_dflt_wait,
  1344. .parent = &l4_ck,
  1345. .clkdm_name = "core_l4_clkdm",
  1346. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1347. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1348. .recalc = &followparent_recalc,
  1349. };
  1350. static struct clk wdt4_ick = {
  1351. .name = "wdt4_ick",
  1352. .ops = &clkops_omap2_iclk_dflt_wait,
  1353. .parent = &l4_ck,
  1354. .clkdm_name = "core_l4_clkdm",
  1355. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1356. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1357. .recalc = &followparent_recalc,
  1358. };
  1359. static struct clk wdt4_fck = {
  1360. .name = "wdt4_fck",
  1361. .ops = &clkops_omap2_dflt_wait,
  1362. .parent = &func_32k_ck,
  1363. .clkdm_name = "core_l4_clkdm",
  1364. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1365. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1366. .recalc = &followparent_recalc,
  1367. };
  1368. static struct clk mspro_ick = {
  1369. .name = "mspro_ick",
  1370. .ops = &clkops_omap2_iclk_dflt_wait,
  1371. .parent = &l4_ck,
  1372. .clkdm_name = "core_l4_clkdm",
  1373. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1374. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1375. .recalc = &followparent_recalc,
  1376. };
  1377. static struct clk mspro_fck = {
  1378. .name = "mspro_fck",
  1379. .ops = &clkops_omap2_dflt_wait,
  1380. .parent = &func_96m_ck,
  1381. .clkdm_name = "core_l4_clkdm",
  1382. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1383. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1384. .recalc = &followparent_recalc,
  1385. };
  1386. static struct clk fac_ick = {
  1387. .name = "fac_ick",
  1388. .ops = &clkops_omap2_iclk_dflt_wait,
  1389. .parent = &l4_ck,
  1390. .clkdm_name = "core_l4_clkdm",
  1391. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1392. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1393. .recalc = &followparent_recalc,
  1394. };
  1395. static struct clk fac_fck = {
  1396. .name = "fac_fck",
  1397. .ops = &clkops_omap2_dflt_wait,
  1398. .parent = &func_12m_ck,
  1399. .clkdm_name = "core_l4_clkdm",
  1400. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1401. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1402. .recalc = &followparent_recalc,
  1403. };
  1404. static struct clk hdq_ick = {
  1405. .name = "hdq_ick",
  1406. .ops = &clkops_omap2_iclk_dflt_wait,
  1407. .parent = &l4_ck,
  1408. .clkdm_name = "core_l4_clkdm",
  1409. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1410. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1411. .recalc = &followparent_recalc,
  1412. };
  1413. static struct clk hdq_fck = {
  1414. .name = "hdq_fck",
  1415. .ops = &clkops_omap2_dflt_wait,
  1416. .parent = &func_12m_ck,
  1417. .clkdm_name = "core_l4_clkdm",
  1418. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1419. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1420. .recalc = &followparent_recalc,
  1421. };
  1422. /*
  1423. * XXX This is marked as a 2420-only define, but it claims to be present
  1424. * on 2430 also. Double-check.
  1425. */
  1426. static struct clk i2c2_ick = {
  1427. .name = "i2c2_ick",
  1428. .ops = &clkops_omap2_iclk_dflt_wait,
  1429. .parent = &l4_ck,
  1430. .clkdm_name = "core_l4_clkdm",
  1431. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1432. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1433. .recalc = &followparent_recalc,
  1434. };
  1435. static struct clk i2chs2_fck = {
  1436. .name = "i2chs2_fck",
  1437. .ops = &clkops_omap2430_i2chs_wait,
  1438. .parent = &func_96m_ck,
  1439. .clkdm_name = "core_l4_clkdm",
  1440. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1441. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1442. .recalc = &followparent_recalc,
  1443. };
  1444. /*
  1445. * XXX This is marked as a 2420-only define, but it claims to be present
  1446. * on 2430 also. Double-check.
  1447. */
  1448. static struct clk i2c1_ick = {
  1449. .name = "i2c1_ick",
  1450. .ops = &clkops_omap2_iclk_dflt_wait,
  1451. .parent = &l4_ck,
  1452. .clkdm_name = "core_l4_clkdm",
  1453. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1454. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1455. .recalc = &followparent_recalc,
  1456. };
  1457. static struct clk i2chs1_fck = {
  1458. .name = "i2chs1_fck",
  1459. .ops = &clkops_omap2430_i2chs_wait,
  1460. .parent = &func_96m_ck,
  1461. .clkdm_name = "core_l4_clkdm",
  1462. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1463. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  1464. .recalc = &followparent_recalc,
  1465. };
  1466. /*
  1467. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1468. * accesses derived from this data.
  1469. */
  1470. static struct clk gpmc_fck = {
  1471. .name = "gpmc_fck",
  1472. .ops = &clkops_omap2_iclk_idle_only,
  1473. .parent = &core_l3_ck,
  1474. .flags = ENABLE_ON_INIT,
  1475. .clkdm_name = "core_l3_clkdm",
  1476. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1477. .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
  1478. .recalc = &followparent_recalc,
  1479. };
  1480. static struct clk sdma_fck = {
  1481. .name = "sdma_fck",
  1482. .ops = &clkops_null, /* RMK: missing? */
  1483. .parent = &core_l3_ck,
  1484. .clkdm_name = "core_l3_clkdm",
  1485. .recalc = &followparent_recalc,
  1486. };
  1487. /*
  1488. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1489. * accesses derived from this data.
  1490. */
  1491. static struct clk sdma_ick = {
  1492. .name = "sdma_ick",
  1493. .ops = &clkops_omap2_iclk_idle_only,
  1494. .parent = &core_l3_ck,
  1495. .clkdm_name = "core_l3_clkdm",
  1496. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1497. .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
  1498. .recalc = &followparent_recalc,
  1499. };
  1500. static struct clk sdrc_ick = {
  1501. .name = "sdrc_ick",
  1502. .ops = &clkops_omap2_iclk_idle_only,
  1503. .parent = &core_l3_ck,
  1504. .flags = ENABLE_ON_INIT,
  1505. .clkdm_name = "core_l3_clkdm",
  1506. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1507. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  1508. .recalc = &followparent_recalc,
  1509. };
  1510. static struct clk des_ick = {
  1511. .name = "des_ick",
  1512. .ops = &clkops_omap2_iclk_dflt_wait,
  1513. .parent = &l4_ck,
  1514. .clkdm_name = "core_l4_clkdm",
  1515. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1516. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1517. .recalc = &followparent_recalc,
  1518. };
  1519. static struct clk sha_ick = {
  1520. .name = "sha_ick",
  1521. .ops = &clkops_omap2_iclk_dflt_wait,
  1522. .parent = &l4_ck,
  1523. .clkdm_name = "core_l4_clkdm",
  1524. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1525. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1526. .recalc = &followparent_recalc,
  1527. };
  1528. static struct clk rng_ick = {
  1529. .name = "rng_ick",
  1530. .ops = &clkops_omap2_iclk_dflt_wait,
  1531. .parent = &l4_ck,
  1532. .clkdm_name = "core_l4_clkdm",
  1533. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1534. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1535. .recalc = &followparent_recalc,
  1536. };
  1537. static struct clk aes_ick = {
  1538. .name = "aes_ick",
  1539. .ops = &clkops_omap2_iclk_dflt_wait,
  1540. .parent = &l4_ck,
  1541. .clkdm_name = "core_l4_clkdm",
  1542. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1543. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1544. .recalc = &followparent_recalc,
  1545. };
  1546. static struct clk pka_ick = {
  1547. .name = "pka_ick",
  1548. .ops = &clkops_omap2_iclk_dflt_wait,
  1549. .parent = &l4_ck,
  1550. .clkdm_name = "core_l4_clkdm",
  1551. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1552. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1553. .recalc = &followparent_recalc,
  1554. };
  1555. static struct clk usb_fck = {
  1556. .name = "usb_fck",
  1557. .ops = &clkops_omap2_dflt_wait,
  1558. .parent = &func_48m_ck,
  1559. .clkdm_name = "core_l3_clkdm",
  1560. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1561. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1562. .recalc = &followparent_recalc,
  1563. };
  1564. static struct clk usbhs_ick = {
  1565. .name = "usbhs_ick",
  1566. .ops = &clkops_omap2_iclk_dflt_wait,
  1567. .parent = &core_l3_ck,
  1568. .clkdm_name = "core_l3_clkdm",
  1569. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1570. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  1571. .recalc = &followparent_recalc,
  1572. };
  1573. static struct clk mmchs1_ick = {
  1574. .name = "mmchs1_ick",
  1575. .ops = &clkops_omap2_iclk_dflt_wait,
  1576. .parent = &l4_ck,
  1577. .clkdm_name = "core_l4_clkdm",
  1578. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1579. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1580. .recalc = &followparent_recalc,
  1581. };
  1582. static struct clk mmchs1_fck = {
  1583. .name = "mmchs1_fck",
  1584. .ops = &clkops_omap2_dflt_wait,
  1585. .parent = &func_96m_ck,
  1586. .clkdm_name = "core_l3_clkdm",
  1587. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1588. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1589. .recalc = &followparent_recalc,
  1590. };
  1591. static struct clk mmchs2_ick = {
  1592. .name = "mmchs2_ick",
  1593. .ops = &clkops_omap2_iclk_dflt_wait,
  1594. .parent = &l4_ck,
  1595. .clkdm_name = "core_l4_clkdm",
  1596. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1597. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1598. .recalc = &followparent_recalc,
  1599. };
  1600. static struct clk mmchs2_fck = {
  1601. .name = "mmchs2_fck",
  1602. .ops = &clkops_omap2_dflt_wait,
  1603. .parent = &func_96m_ck,
  1604. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1605. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1606. .recalc = &followparent_recalc,
  1607. };
  1608. static struct clk gpio5_ick = {
  1609. .name = "gpio5_ick",
  1610. .ops = &clkops_omap2_iclk_dflt_wait,
  1611. .parent = &l4_ck,
  1612. .clkdm_name = "core_l4_clkdm",
  1613. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1614. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1615. .recalc = &followparent_recalc,
  1616. };
  1617. static struct clk gpio5_fck = {
  1618. .name = "gpio5_fck",
  1619. .ops = &clkops_omap2_dflt_wait,
  1620. .parent = &func_32k_ck,
  1621. .clkdm_name = "core_l4_clkdm",
  1622. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1623. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1624. .recalc = &followparent_recalc,
  1625. };
  1626. static struct clk mdm_intc_ick = {
  1627. .name = "mdm_intc_ick",
  1628. .ops = &clkops_omap2_iclk_dflt_wait,
  1629. .parent = &l4_ck,
  1630. .clkdm_name = "core_l4_clkdm",
  1631. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1632. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  1633. .recalc = &followparent_recalc,
  1634. };
  1635. static struct clk mmchsdb1_fck = {
  1636. .name = "mmchsdb1_fck",
  1637. .ops = &clkops_omap2_dflt_wait,
  1638. .parent = &func_32k_ck,
  1639. .clkdm_name = "core_l4_clkdm",
  1640. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1641. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  1642. .recalc = &followparent_recalc,
  1643. };
  1644. static struct clk mmchsdb2_fck = {
  1645. .name = "mmchsdb2_fck",
  1646. .ops = &clkops_omap2_dflt_wait,
  1647. .parent = &func_32k_ck,
  1648. .clkdm_name = "core_l4_clkdm",
  1649. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1650. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  1651. .recalc = &followparent_recalc,
  1652. };
  1653. /*
  1654. * This clock is a composite clock which does entire set changes then
  1655. * forces a rebalance. It keys on the MPU speed, but it really could
  1656. * be any key speed part of a set in the rate table.
  1657. *
  1658. * to really change a set, you need memory table sets which get changed
  1659. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1660. * having low level display recalc's won't work... this is why dpm notifiers
  1661. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1662. * the bus.
  1663. *
  1664. * This clock should have no parent. It embodies the entire upper level
  1665. * active set. A parent will mess up some of the init also.
  1666. */
  1667. static struct clk virt_prcm_set = {
  1668. .name = "virt_prcm_set",
  1669. .ops = &clkops_null,
  1670. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1671. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1672. .set_rate = &omap2_select_table_rate,
  1673. .round_rate = &omap2_round_to_table_rate,
  1674. };
  1675. /*
  1676. * clkdev integration
  1677. */
  1678. static struct omap_clk omap2430_clks[] = {
  1679. /* external root sources */
  1680. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
  1681. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
  1682. CLK(NULL, "osc_ck", &osc_ck, CK_243X),
  1683. CLK(NULL, "sys_ck", &sys_ck, CK_243X),
  1684. CLK(NULL, "alt_ck", &alt_ck, CK_243X),
  1685. CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_243X),
  1686. CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_243X),
  1687. CLK("omap-mcbsp.3", "pad_fck", &mcbsp_clks, CK_243X),
  1688. CLK("omap-mcbsp.4", "pad_fck", &mcbsp_clks, CK_243X),
  1689. CLK("omap-mcbsp.5", "pad_fck", &mcbsp_clks, CK_243X),
  1690. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
  1691. /* internal analog sources */
  1692. CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
  1693. CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
  1694. CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
  1695. /* internal prcm root sources */
  1696. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
  1697. CLK(NULL, "core_ck", &core_ck, CK_243X),
  1698. CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_243X),
  1699. CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_243X),
  1700. CLK("omap-mcbsp.3", "prcm_fck", &func_96m_ck, CK_243X),
  1701. CLK("omap-mcbsp.4", "prcm_fck", &func_96m_ck, CK_243X),
  1702. CLK("omap-mcbsp.5", "prcm_fck", &func_96m_ck, CK_243X),
  1703. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
  1704. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
  1705. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
  1706. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
  1707. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
  1708. CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
  1709. CLK(NULL, "emul_ck", &emul_ck, CK_243X),
  1710. /* mpu domain clocks */
  1711. CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
  1712. /* dsp domain clocks */
  1713. CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
  1714. CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X),
  1715. CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
  1716. /* GFX domain clocks */
  1717. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
  1718. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
  1719. CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
  1720. /* Modem domain clocks */
  1721. CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
  1722. CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
  1723. /* DSS domain clocks */
  1724. CLK("omapdss", "ick", &dss_ick, CK_243X),
  1725. CLK("omapdss", "dss1_fck", &dss1_fck, CK_243X),
  1726. CLK("omapdss", "dss2_fck", &dss2_fck, CK_243X),
  1727. CLK("omapdss", "tv_fck", &dss_54m_fck, CK_243X),
  1728. /* L3 domain clocks */
  1729. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
  1730. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
  1731. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
  1732. /* L4 domain clocks */
  1733. CLK(NULL, "l4_ck", &l4_ck, CK_243X),
  1734. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
  1735. CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_243X),
  1736. /* virtual meta-group clock */
  1737. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
  1738. /* general l4 interface ck, multi-parent functional clk */
  1739. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
  1740. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
  1741. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
  1742. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
  1743. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
  1744. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
  1745. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
  1746. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
  1747. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
  1748. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
  1749. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
  1750. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
  1751. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
  1752. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
  1753. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
  1754. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
  1755. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
  1756. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
  1757. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
  1758. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
  1759. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
  1760. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
  1761. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
  1762. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
  1763. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
  1764. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X),
  1765. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
  1766. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X),
  1767. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
  1768. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
  1769. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
  1770. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
  1771. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
  1772. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
  1773. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
  1774. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X),
  1775. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
  1776. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X),
  1777. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
  1778. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
  1779. CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
  1780. CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
  1781. CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
  1782. CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
  1783. CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
  1784. CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
  1785. CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
  1786. CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
  1787. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
  1788. CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X),
  1789. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
  1790. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
  1791. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
  1792. CLK(NULL, "icr_ick", &icr_ick, CK_243X),
  1793. CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
  1794. CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
  1795. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
  1796. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
  1797. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
  1798. CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
  1799. CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
  1800. CLK(NULL, "fac_ick", &fac_ick, CK_243X),
  1801. CLK(NULL, "fac_fck", &fac_fck, CK_243X),
  1802. CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
  1803. CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
  1804. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X),
  1805. CLK("omap_i2c.1", "fck", &i2chs1_fck, CK_243X),
  1806. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X),
  1807. CLK("omap_i2c.2", "fck", &i2chs2_fck, CK_243X),
  1808. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
  1809. CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
  1810. CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
  1811. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
  1812. CLK(NULL, "des_ick", &des_ick, CK_243X),
  1813. CLK("omap-sham", "ick", &sha_ick, CK_243X),
  1814. CLK("omap_rng", "ick", &rng_ick, CK_243X),
  1815. CLK("omap-aes", "ick", &aes_ick, CK_243X),
  1816. CLK(NULL, "pka_ick", &pka_ick, CK_243X),
  1817. CLK(NULL, "usb_fck", &usb_fck, CK_243X),
  1818. CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X),
  1819. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
  1820. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
  1821. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
  1822. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
  1823. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
  1824. CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
  1825. CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
  1826. CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
  1827. CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
  1828. };
  1829. /*
  1830. * init code
  1831. */
  1832. int __init omap2430_clk_init(void)
  1833. {
  1834. const struct prcm_config *prcm;
  1835. struct omap_clk *c;
  1836. u32 clkrate;
  1837. prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
  1838. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1839. cpu_mask = RATE_IN_243X;
  1840. rate_table = omap2430_rate_table;
  1841. clk_init(&omap2_clk_functions);
  1842. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1843. c++)
  1844. clk_preinit(c->lk.clk);
  1845. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1846. propagate_rate(&osc_ck);
  1847. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1848. propagate_rate(&sys_ck);
  1849. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1850. c++) {
  1851. clkdev_add(&c->lk);
  1852. clk_register(c->lk.clk);
  1853. omap2_init_clk_clkdm(c->lk.clk);
  1854. }
  1855. /* Disable autoidle on all clocks; let the PM code enable it later */
  1856. omap_clk_disable_autoidle_all();
  1857. /* Check the MPU rate set by bootloader */
  1858. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1859. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1860. if (!(prcm->flags & cpu_mask))
  1861. continue;
  1862. if (prcm->xtal_speed != sys_ck.rate)
  1863. continue;
  1864. if (prcm->dpll_speed <= clkrate)
  1865. break;
  1866. }
  1867. curr_prcm_set = prcm;
  1868. recalculate_root_clocks();
  1869. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1870. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1871. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1872. /*
  1873. * Only enable those clocks we will need, let the drivers
  1874. * enable other clocks as necessary
  1875. */
  1876. clk_enable_init_clocks();
  1877. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1878. vclk = clk_get(NULL, "virt_prcm_set");
  1879. sclk = clk_get(NULL, "sys_ck");
  1880. dclk = clk_get(NULL, "dpll_ck");
  1881. return 0;
  1882. }