r600.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. static const u32 crtc_offsets[2] =
  95. {
  96. 0,
  97. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  98. };
  99. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  100. /* r600,rv610,rv630,rv620,rv635,rv670 */
  101. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  102. static void r600_gpu_init(struct radeon_device *rdev);
  103. void r600_fini(struct radeon_device *rdev);
  104. void r600_irq_disable(struct radeon_device *rdev);
  105. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  106. /* get temperature in millidegrees */
  107. int rv6xx_get_temp(struct radeon_device *rdev)
  108. {
  109. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  110. ASIC_T_SHIFT;
  111. int actual_temp = temp & 0xff;
  112. if (temp & 0x100)
  113. actual_temp -= 256;
  114. return actual_temp * 1000;
  115. }
  116. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  117. {
  118. int i;
  119. rdev->pm.dynpm_can_upclock = true;
  120. rdev->pm.dynpm_can_downclock = true;
  121. /* power state array is low to high, default is first */
  122. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  123. int min_power_state_index = 0;
  124. if (rdev->pm.num_power_states > 2)
  125. min_power_state_index = 1;
  126. switch (rdev->pm.dynpm_planned_action) {
  127. case DYNPM_ACTION_MINIMUM:
  128. rdev->pm.requested_power_state_index = min_power_state_index;
  129. rdev->pm.requested_clock_mode_index = 0;
  130. rdev->pm.dynpm_can_downclock = false;
  131. break;
  132. case DYNPM_ACTION_DOWNCLOCK:
  133. if (rdev->pm.current_power_state_index == min_power_state_index) {
  134. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  135. rdev->pm.dynpm_can_downclock = false;
  136. } else {
  137. if (rdev->pm.active_crtc_count > 1) {
  138. for (i = 0; i < rdev->pm.num_power_states; i++) {
  139. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  140. continue;
  141. else if (i >= rdev->pm.current_power_state_index) {
  142. rdev->pm.requested_power_state_index =
  143. rdev->pm.current_power_state_index;
  144. break;
  145. } else {
  146. rdev->pm.requested_power_state_index = i;
  147. break;
  148. }
  149. }
  150. } else {
  151. if (rdev->pm.current_power_state_index == 0)
  152. rdev->pm.requested_power_state_index =
  153. rdev->pm.num_power_states - 1;
  154. else
  155. rdev->pm.requested_power_state_index =
  156. rdev->pm.current_power_state_index - 1;
  157. }
  158. }
  159. rdev->pm.requested_clock_mode_index = 0;
  160. /* don't use the power state if crtcs are active and no display flag is set */
  161. if ((rdev->pm.active_crtc_count > 0) &&
  162. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  163. clock_info[rdev->pm.requested_clock_mode_index].flags &
  164. RADEON_PM_MODE_NO_DISPLAY)) {
  165. rdev->pm.requested_power_state_index++;
  166. }
  167. break;
  168. case DYNPM_ACTION_UPCLOCK:
  169. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  170. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  171. rdev->pm.dynpm_can_upclock = false;
  172. } else {
  173. if (rdev->pm.active_crtc_count > 1) {
  174. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  175. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  176. continue;
  177. else if (i <= rdev->pm.current_power_state_index) {
  178. rdev->pm.requested_power_state_index =
  179. rdev->pm.current_power_state_index;
  180. break;
  181. } else {
  182. rdev->pm.requested_power_state_index = i;
  183. break;
  184. }
  185. }
  186. } else
  187. rdev->pm.requested_power_state_index =
  188. rdev->pm.current_power_state_index + 1;
  189. }
  190. rdev->pm.requested_clock_mode_index = 0;
  191. break;
  192. case DYNPM_ACTION_DEFAULT:
  193. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  194. rdev->pm.requested_clock_mode_index = 0;
  195. rdev->pm.dynpm_can_upclock = false;
  196. break;
  197. case DYNPM_ACTION_NONE:
  198. default:
  199. DRM_ERROR("Requested mode for not defined action\n");
  200. return;
  201. }
  202. } else {
  203. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  204. /* for now just select the first power state and switch between clock modes */
  205. /* power state array is low to high, default is first (0) */
  206. if (rdev->pm.active_crtc_count > 1) {
  207. rdev->pm.requested_power_state_index = -1;
  208. /* start at 1 as we don't want the default mode */
  209. for (i = 1; i < rdev->pm.num_power_states; i++) {
  210. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  211. continue;
  212. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  213. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  214. rdev->pm.requested_power_state_index = i;
  215. break;
  216. }
  217. }
  218. /* if nothing selected, grab the default state. */
  219. if (rdev->pm.requested_power_state_index == -1)
  220. rdev->pm.requested_power_state_index = 0;
  221. } else
  222. rdev->pm.requested_power_state_index = 1;
  223. switch (rdev->pm.dynpm_planned_action) {
  224. case DYNPM_ACTION_MINIMUM:
  225. rdev->pm.requested_clock_mode_index = 0;
  226. rdev->pm.dynpm_can_downclock = false;
  227. break;
  228. case DYNPM_ACTION_DOWNCLOCK:
  229. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  230. if (rdev->pm.current_clock_mode_index == 0) {
  231. rdev->pm.requested_clock_mode_index = 0;
  232. rdev->pm.dynpm_can_downclock = false;
  233. } else
  234. rdev->pm.requested_clock_mode_index =
  235. rdev->pm.current_clock_mode_index - 1;
  236. } else {
  237. rdev->pm.requested_clock_mode_index = 0;
  238. rdev->pm.dynpm_can_downclock = false;
  239. }
  240. /* don't use the power state if crtcs are active and no display flag is set */
  241. if ((rdev->pm.active_crtc_count > 0) &&
  242. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  243. clock_info[rdev->pm.requested_clock_mode_index].flags &
  244. RADEON_PM_MODE_NO_DISPLAY)) {
  245. rdev->pm.requested_clock_mode_index++;
  246. }
  247. break;
  248. case DYNPM_ACTION_UPCLOCK:
  249. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  250. if (rdev->pm.current_clock_mode_index ==
  251. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  252. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  253. rdev->pm.dynpm_can_upclock = false;
  254. } else
  255. rdev->pm.requested_clock_mode_index =
  256. rdev->pm.current_clock_mode_index + 1;
  257. } else {
  258. rdev->pm.requested_clock_mode_index =
  259. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  260. rdev->pm.dynpm_can_upclock = false;
  261. }
  262. break;
  263. case DYNPM_ACTION_DEFAULT:
  264. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  265. rdev->pm.requested_clock_mode_index = 0;
  266. rdev->pm.dynpm_can_upclock = false;
  267. break;
  268. case DYNPM_ACTION_NONE:
  269. default:
  270. DRM_ERROR("Requested mode for not defined action\n");
  271. return;
  272. }
  273. }
  274. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  275. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  276. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  277. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  278. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  279. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  280. pcie_lanes);
  281. }
  282. void rs780_pm_init_profile(struct radeon_device *rdev)
  283. {
  284. if (rdev->pm.num_power_states == 2) {
  285. /* default */
  286. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  287. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  288. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  290. /* low sh */
  291. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  295. /* mid sh */
  296. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  300. /* high sh */
  301. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  303. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  305. /* low mh */
  306. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  310. /* mid mh */
  311. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  315. /* high mh */
  316. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  318. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  320. } else if (rdev->pm.num_power_states == 3) {
  321. /* default */
  322. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  323. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  324. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  326. /* low sh */
  327. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  331. /* mid sh */
  332. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  336. /* high sh */
  337. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  339. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  341. /* low mh */
  342. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  346. /* mid mh */
  347. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  349. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  351. /* high mh */
  352. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  354. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  356. } else {
  357. /* default */
  358. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  359. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  360. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  362. /* low sh */
  363. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  367. /* mid sh */
  368. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  370. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  372. /* high sh */
  373. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  375. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  377. /* low mh */
  378. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  382. /* mid mh */
  383. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  387. /* high mh */
  388. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  390. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  392. }
  393. }
  394. void r600_pm_init_profile(struct radeon_device *rdev)
  395. {
  396. int idx;
  397. if (rdev->family == CHIP_R600) {
  398. /* XXX */
  399. /* default */
  400. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  404. /* low sh */
  405. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  409. /* mid sh */
  410. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  414. /* high sh */
  415. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  419. /* low mh */
  420. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  424. /* mid mh */
  425. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  429. /* high mh */
  430. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  434. } else {
  435. if (rdev->pm.num_power_states < 4) {
  436. /* default */
  437. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  438. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  441. /* low sh */
  442. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  446. /* mid sh */
  447. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  451. /* high sh */
  452. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  461. /* low mh */
  462. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  466. /* high mh */
  467. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  471. } else {
  472. /* default */
  473. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  474. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  475. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  476. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  477. /* low sh */
  478. if (rdev->flags & RADEON_IS_MOBILITY)
  479. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  480. else
  481. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  486. /* mid sh */
  487. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  488. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  491. /* high sh */
  492. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  493. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  494. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  495. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  497. /* low mh */
  498. if (rdev->flags & RADEON_IS_MOBILITY)
  499. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  500. else
  501. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  502. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  506. /* mid mh */
  507. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  508. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  510. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  511. /* high mh */
  512. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  513. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  514. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  515. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  516. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  517. }
  518. }
  519. }
  520. void r600_pm_misc(struct radeon_device *rdev)
  521. {
  522. int req_ps_idx = rdev->pm.requested_power_state_index;
  523. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  524. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  525. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  526. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  527. /* 0xff01 is a flag rather then an actual voltage */
  528. if (voltage->voltage == 0xff01)
  529. return;
  530. if (voltage->voltage != rdev->pm.current_vddc) {
  531. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  532. rdev->pm.current_vddc = voltage->voltage;
  533. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  534. }
  535. }
  536. }
  537. bool r600_gui_idle(struct radeon_device *rdev)
  538. {
  539. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  540. return false;
  541. else
  542. return true;
  543. }
  544. /* hpd for digital panel detect/disconnect */
  545. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  546. {
  547. bool connected = false;
  548. if (ASIC_IS_DCE3(rdev)) {
  549. switch (hpd) {
  550. case RADEON_HPD_1:
  551. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  552. connected = true;
  553. break;
  554. case RADEON_HPD_2:
  555. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  556. connected = true;
  557. break;
  558. case RADEON_HPD_3:
  559. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  560. connected = true;
  561. break;
  562. case RADEON_HPD_4:
  563. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. /* DCE 3.2 */
  567. case RADEON_HPD_5:
  568. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  569. connected = true;
  570. break;
  571. case RADEON_HPD_6:
  572. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  573. connected = true;
  574. break;
  575. default:
  576. break;
  577. }
  578. } else {
  579. switch (hpd) {
  580. case RADEON_HPD_1:
  581. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  582. connected = true;
  583. break;
  584. case RADEON_HPD_2:
  585. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  586. connected = true;
  587. break;
  588. case RADEON_HPD_3:
  589. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  590. connected = true;
  591. break;
  592. default:
  593. break;
  594. }
  595. }
  596. return connected;
  597. }
  598. void r600_hpd_set_polarity(struct radeon_device *rdev,
  599. enum radeon_hpd_id hpd)
  600. {
  601. u32 tmp;
  602. bool connected = r600_hpd_sense(rdev, hpd);
  603. if (ASIC_IS_DCE3(rdev)) {
  604. switch (hpd) {
  605. case RADEON_HPD_1:
  606. tmp = RREG32(DC_HPD1_INT_CONTROL);
  607. if (connected)
  608. tmp &= ~DC_HPDx_INT_POLARITY;
  609. else
  610. tmp |= DC_HPDx_INT_POLARITY;
  611. WREG32(DC_HPD1_INT_CONTROL, tmp);
  612. break;
  613. case RADEON_HPD_2:
  614. tmp = RREG32(DC_HPD2_INT_CONTROL);
  615. if (connected)
  616. tmp &= ~DC_HPDx_INT_POLARITY;
  617. else
  618. tmp |= DC_HPDx_INT_POLARITY;
  619. WREG32(DC_HPD2_INT_CONTROL, tmp);
  620. break;
  621. case RADEON_HPD_3:
  622. tmp = RREG32(DC_HPD3_INT_CONTROL);
  623. if (connected)
  624. tmp &= ~DC_HPDx_INT_POLARITY;
  625. else
  626. tmp |= DC_HPDx_INT_POLARITY;
  627. WREG32(DC_HPD3_INT_CONTROL, tmp);
  628. break;
  629. case RADEON_HPD_4:
  630. tmp = RREG32(DC_HPD4_INT_CONTROL);
  631. if (connected)
  632. tmp &= ~DC_HPDx_INT_POLARITY;
  633. else
  634. tmp |= DC_HPDx_INT_POLARITY;
  635. WREG32(DC_HPD4_INT_CONTROL, tmp);
  636. break;
  637. case RADEON_HPD_5:
  638. tmp = RREG32(DC_HPD5_INT_CONTROL);
  639. if (connected)
  640. tmp &= ~DC_HPDx_INT_POLARITY;
  641. else
  642. tmp |= DC_HPDx_INT_POLARITY;
  643. WREG32(DC_HPD5_INT_CONTROL, tmp);
  644. break;
  645. /* DCE 3.2 */
  646. case RADEON_HPD_6:
  647. tmp = RREG32(DC_HPD6_INT_CONTROL);
  648. if (connected)
  649. tmp &= ~DC_HPDx_INT_POLARITY;
  650. else
  651. tmp |= DC_HPDx_INT_POLARITY;
  652. WREG32(DC_HPD6_INT_CONTROL, tmp);
  653. break;
  654. default:
  655. break;
  656. }
  657. } else {
  658. switch (hpd) {
  659. case RADEON_HPD_1:
  660. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  661. if (connected)
  662. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  663. else
  664. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  665. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  666. break;
  667. case RADEON_HPD_2:
  668. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  669. if (connected)
  670. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  671. else
  672. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  673. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  674. break;
  675. case RADEON_HPD_3:
  676. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  677. if (connected)
  678. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  679. else
  680. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  681. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  682. break;
  683. default:
  684. break;
  685. }
  686. }
  687. }
  688. void r600_hpd_init(struct radeon_device *rdev)
  689. {
  690. struct drm_device *dev = rdev->ddev;
  691. struct drm_connector *connector;
  692. unsigned enable = 0;
  693. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  694. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  695. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  696. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  697. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  698. * aux dp channel on imac and help (but not completely fix)
  699. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  700. */
  701. continue;
  702. }
  703. if (ASIC_IS_DCE3(rdev)) {
  704. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  705. if (ASIC_IS_DCE32(rdev))
  706. tmp |= DC_HPDx_EN;
  707. switch (radeon_connector->hpd.hpd) {
  708. case RADEON_HPD_1:
  709. WREG32(DC_HPD1_CONTROL, tmp);
  710. break;
  711. case RADEON_HPD_2:
  712. WREG32(DC_HPD2_CONTROL, tmp);
  713. break;
  714. case RADEON_HPD_3:
  715. WREG32(DC_HPD3_CONTROL, tmp);
  716. break;
  717. case RADEON_HPD_4:
  718. WREG32(DC_HPD4_CONTROL, tmp);
  719. break;
  720. /* DCE 3.2 */
  721. case RADEON_HPD_5:
  722. WREG32(DC_HPD5_CONTROL, tmp);
  723. break;
  724. case RADEON_HPD_6:
  725. WREG32(DC_HPD6_CONTROL, tmp);
  726. break;
  727. default:
  728. break;
  729. }
  730. } else {
  731. switch (radeon_connector->hpd.hpd) {
  732. case RADEON_HPD_1:
  733. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  734. break;
  735. case RADEON_HPD_2:
  736. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  737. break;
  738. case RADEON_HPD_3:
  739. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  740. break;
  741. default:
  742. break;
  743. }
  744. }
  745. enable |= 1 << radeon_connector->hpd.hpd;
  746. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  747. }
  748. radeon_irq_kms_enable_hpd(rdev, enable);
  749. }
  750. void r600_hpd_fini(struct radeon_device *rdev)
  751. {
  752. struct drm_device *dev = rdev->ddev;
  753. struct drm_connector *connector;
  754. unsigned disable = 0;
  755. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  756. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  757. if (ASIC_IS_DCE3(rdev)) {
  758. switch (radeon_connector->hpd.hpd) {
  759. case RADEON_HPD_1:
  760. WREG32(DC_HPD1_CONTROL, 0);
  761. break;
  762. case RADEON_HPD_2:
  763. WREG32(DC_HPD2_CONTROL, 0);
  764. break;
  765. case RADEON_HPD_3:
  766. WREG32(DC_HPD3_CONTROL, 0);
  767. break;
  768. case RADEON_HPD_4:
  769. WREG32(DC_HPD4_CONTROL, 0);
  770. break;
  771. /* DCE 3.2 */
  772. case RADEON_HPD_5:
  773. WREG32(DC_HPD5_CONTROL, 0);
  774. break;
  775. case RADEON_HPD_6:
  776. WREG32(DC_HPD6_CONTROL, 0);
  777. break;
  778. default:
  779. break;
  780. }
  781. } else {
  782. switch (radeon_connector->hpd.hpd) {
  783. case RADEON_HPD_1:
  784. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  785. break;
  786. case RADEON_HPD_2:
  787. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  788. break;
  789. case RADEON_HPD_3:
  790. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  791. break;
  792. default:
  793. break;
  794. }
  795. }
  796. disable |= 1 << radeon_connector->hpd.hpd;
  797. }
  798. radeon_irq_kms_disable_hpd(rdev, disable);
  799. }
  800. /*
  801. * R600 PCIE GART
  802. */
  803. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  804. {
  805. unsigned i;
  806. u32 tmp;
  807. /* flush hdp cache so updates hit vram */
  808. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  809. !(rdev->flags & RADEON_IS_AGP)) {
  810. void __iomem *ptr = (void *)rdev->gart.ptr;
  811. u32 tmp;
  812. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  813. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  814. * This seems to cause problems on some AGP cards. Just use the old
  815. * method for them.
  816. */
  817. WREG32(HDP_DEBUG1, 0);
  818. tmp = readl((void __iomem *)ptr);
  819. } else
  820. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  821. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  822. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  823. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  824. for (i = 0; i < rdev->usec_timeout; i++) {
  825. /* read MC_STATUS */
  826. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  827. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  828. if (tmp == 2) {
  829. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  830. return;
  831. }
  832. if (tmp) {
  833. return;
  834. }
  835. udelay(1);
  836. }
  837. }
  838. int r600_pcie_gart_init(struct radeon_device *rdev)
  839. {
  840. int r;
  841. if (rdev->gart.robj) {
  842. WARN(1, "R600 PCIE GART already initialized\n");
  843. return 0;
  844. }
  845. /* Initialize common gart structure */
  846. r = radeon_gart_init(rdev);
  847. if (r)
  848. return r;
  849. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  850. return radeon_gart_table_vram_alloc(rdev);
  851. }
  852. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  853. {
  854. u32 tmp;
  855. int r, i;
  856. if (rdev->gart.robj == NULL) {
  857. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  858. return -EINVAL;
  859. }
  860. r = radeon_gart_table_vram_pin(rdev);
  861. if (r)
  862. return r;
  863. radeon_gart_restore(rdev);
  864. /* Setup L2 cache */
  865. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  866. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  867. EFFECTIVE_L2_QUEUE_SIZE(7));
  868. WREG32(VM_L2_CNTL2, 0);
  869. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  870. /* Setup TLB control */
  871. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  872. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  873. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  874. ENABLE_WAIT_L2_QUERY;
  875. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  876. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  877. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  878. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  879. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  880. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  881. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  882. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  883. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  884. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  885. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  886. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  887. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  889. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  890. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  891. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  892. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  893. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  894. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  895. (u32)(rdev->dummy_page.addr >> 12));
  896. for (i = 1; i < 7; i++)
  897. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  898. r600_pcie_gart_tlb_flush(rdev);
  899. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  900. (unsigned)(rdev->mc.gtt_size >> 20),
  901. (unsigned long long)rdev->gart.table_addr);
  902. rdev->gart.ready = true;
  903. return 0;
  904. }
  905. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  906. {
  907. u32 tmp;
  908. int i;
  909. /* Disable all tables */
  910. for (i = 0; i < 7; i++)
  911. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  912. /* Disable L2 cache */
  913. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  914. EFFECTIVE_L2_QUEUE_SIZE(7));
  915. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  916. /* Setup L1 TLB control */
  917. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  918. ENABLE_WAIT_L2_QUERY;
  919. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  928. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  933. radeon_gart_table_vram_unpin(rdev);
  934. }
  935. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  936. {
  937. radeon_gart_fini(rdev);
  938. r600_pcie_gart_disable(rdev);
  939. radeon_gart_table_vram_free(rdev);
  940. }
  941. static void r600_agp_enable(struct radeon_device *rdev)
  942. {
  943. u32 tmp;
  944. int i;
  945. /* Setup L2 cache */
  946. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  947. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  948. EFFECTIVE_L2_QUEUE_SIZE(7));
  949. WREG32(VM_L2_CNTL2, 0);
  950. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  951. /* Setup TLB control */
  952. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  953. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  954. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  955. ENABLE_WAIT_L2_QUERY;
  956. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  959. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  970. for (i = 0; i < 7; i++)
  971. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  972. }
  973. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  974. {
  975. unsigned i;
  976. u32 tmp;
  977. for (i = 0; i < rdev->usec_timeout; i++) {
  978. /* read MC_STATUS */
  979. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  980. if (!tmp)
  981. return 0;
  982. udelay(1);
  983. }
  984. return -1;
  985. }
  986. static void r600_mc_program(struct radeon_device *rdev)
  987. {
  988. struct rv515_mc_save save;
  989. u32 tmp;
  990. int i, j;
  991. /* Initialize HDP */
  992. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  993. WREG32((0x2c14 + j), 0x00000000);
  994. WREG32((0x2c18 + j), 0x00000000);
  995. WREG32((0x2c1c + j), 0x00000000);
  996. WREG32((0x2c20 + j), 0x00000000);
  997. WREG32((0x2c24 + j), 0x00000000);
  998. }
  999. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1000. rv515_mc_stop(rdev, &save);
  1001. if (r600_mc_wait_for_idle(rdev)) {
  1002. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1003. }
  1004. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1005. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1006. /* Update configuration */
  1007. if (rdev->flags & RADEON_IS_AGP) {
  1008. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1009. /* VRAM before AGP */
  1010. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1011. rdev->mc.vram_start >> 12);
  1012. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1013. rdev->mc.gtt_end >> 12);
  1014. } else {
  1015. /* VRAM after AGP */
  1016. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1017. rdev->mc.gtt_start >> 12);
  1018. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1019. rdev->mc.vram_end >> 12);
  1020. }
  1021. } else {
  1022. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1023. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1024. }
  1025. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1026. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1027. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1028. WREG32(MC_VM_FB_LOCATION, tmp);
  1029. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1030. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1031. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1032. if (rdev->flags & RADEON_IS_AGP) {
  1033. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1034. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1035. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1036. } else {
  1037. WREG32(MC_VM_AGP_BASE, 0);
  1038. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1039. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1040. }
  1041. if (r600_mc_wait_for_idle(rdev)) {
  1042. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1043. }
  1044. rv515_mc_resume(rdev, &save);
  1045. /* we need to own VRAM, so turn off the VGA renderer here
  1046. * to stop it overwriting our objects */
  1047. rv515_vga_render_disable(rdev);
  1048. }
  1049. /**
  1050. * r600_vram_gtt_location - try to find VRAM & GTT location
  1051. * @rdev: radeon device structure holding all necessary informations
  1052. * @mc: memory controller structure holding memory informations
  1053. *
  1054. * Function will place try to place VRAM at same place as in CPU (PCI)
  1055. * address space as some GPU seems to have issue when we reprogram at
  1056. * different address space.
  1057. *
  1058. * If there is not enough space to fit the unvisible VRAM after the
  1059. * aperture then we limit the VRAM size to the aperture.
  1060. *
  1061. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1062. * them to be in one from GPU point of view so that we can program GPU to
  1063. * catch access outside them (weird GPU policy see ??).
  1064. *
  1065. * This function will never fails, worst case are limiting VRAM or GTT.
  1066. *
  1067. * Note: GTT start, end, size should be initialized before calling this
  1068. * function on AGP platform.
  1069. */
  1070. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1071. {
  1072. u64 size_bf, size_af;
  1073. if (mc->mc_vram_size > 0xE0000000) {
  1074. /* leave room for at least 512M GTT */
  1075. dev_warn(rdev->dev, "limiting VRAM\n");
  1076. mc->real_vram_size = 0xE0000000;
  1077. mc->mc_vram_size = 0xE0000000;
  1078. }
  1079. if (rdev->flags & RADEON_IS_AGP) {
  1080. size_bf = mc->gtt_start;
  1081. size_af = 0xFFFFFFFF - mc->gtt_end;
  1082. if (size_bf > size_af) {
  1083. if (mc->mc_vram_size > size_bf) {
  1084. dev_warn(rdev->dev, "limiting VRAM\n");
  1085. mc->real_vram_size = size_bf;
  1086. mc->mc_vram_size = size_bf;
  1087. }
  1088. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1089. } else {
  1090. if (mc->mc_vram_size > size_af) {
  1091. dev_warn(rdev->dev, "limiting VRAM\n");
  1092. mc->real_vram_size = size_af;
  1093. mc->mc_vram_size = size_af;
  1094. }
  1095. mc->vram_start = mc->gtt_end + 1;
  1096. }
  1097. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1098. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1099. mc->mc_vram_size >> 20, mc->vram_start,
  1100. mc->vram_end, mc->real_vram_size >> 20);
  1101. } else {
  1102. u64 base = 0;
  1103. if (rdev->flags & RADEON_IS_IGP) {
  1104. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1105. base <<= 24;
  1106. }
  1107. radeon_vram_location(rdev, &rdev->mc, base);
  1108. rdev->mc.gtt_base_align = 0;
  1109. radeon_gtt_location(rdev, mc);
  1110. }
  1111. }
  1112. static int r600_mc_init(struct radeon_device *rdev)
  1113. {
  1114. u32 tmp;
  1115. int chansize, numchan;
  1116. /* Get VRAM informations */
  1117. rdev->mc.vram_is_ddr = true;
  1118. tmp = RREG32(RAMCFG);
  1119. if (tmp & CHANSIZE_OVERRIDE) {
  1120. chansize = 16;
  1121. } else if (tmp & CHANSIZE_MASK) {
  1122. chansize = 64;
  1123. } else {
  1124. chansize = 32;
  1125. }
  1126. tmp = RREG32(CHMAP);
  1127. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1128. case 0:
  1129. default:
  1130. numchan = 1;
  1131. break;
  1132. case 1:
  1133. numchan = 2;
  1134. break;
  1135. case 2:
  1136. numchan = 4;
  1137. break;
  1138. case 3:
  1139. numchan = 8;
  1140. break;
  1141. }
  1142. rdev->mc.vram_width = numchan * chansize;
  1143. /* Could aper size report 0 ? */
  1144. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1145. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1146. /* Setup GPU memory space */
  1147. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1148. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1149. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1150. r600_vram_gtt_location(rdev, &rdev->mc);
  1151. if (rdev->flags & RADEON_IS_IGP) {
  1152. rs690_pm_info(rdev);
  1153. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1154. }
  1155. radeon_update_bandwidth_info(rdev);
  1156. return 0;
  1157. }
  1158. int r600_vram_scratch_init(struct radeon_device *rdev)
  1159. {
  1160. int r;
  1161. if (rdev->vram_scratch.robj == NULL) {
  1162. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1163. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1164. NULL, &rdev->vram_scratch.robj);
  1165. if (r) {
  1166. return r;
  1167. }
  1168. }
  1169. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1170. if (unlikely(r != 0))
  1171. return r;
  1172. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1173. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1174. if (r) {
  1175. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1176. return r;
  1177. }
  1178. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1179. (void **)&rdev->vram_scratch.ptr);
  1180. if (r)
  1181. radeon_bo_unpin(rdev->vram_scratch.robj);
  1182. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1183. return r;
  1184. }
  1185. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1186. {
  1187. int r;
  1188. if (rdev->vram_scratch.robj == NULL) {
  1189. return;
  1190. }
  1191. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1192. if (likely(r == 0)) {
  1193. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1194. radeon_bo_unpin(rdev->vram_scratch.robj);
  1195. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1196. }
  1197. radeon_bo_unref(&rdev->vram_scratch.robj);
  1198. }
  1199. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1200. {
  1201. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1202. if (hung)
  1203. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1204. else
  1205. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1206. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1207. }
  1208. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1209. {
  1210. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1211. RREG32(R_008010_GRBM_STATUS));
  1212. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1213. RREG32(R_008014_GRBM_STATUS2));
  1214. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1215. RREG32(R_000E50_SRBM_STATUS));
  1216. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1217. RREG32(CP_STALLED_STAT1));
  1218. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1219. RREG32(CP_STALLED_STAT2));
  1220. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1221. RREG32(CP_BUSY_STAT));
  1222. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1223. RREG32(CP_STAT));
  1224. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1225. RREG32(DMA_STATUS_REG));
  1226. }
  1227. static bool r600_is_display_hung(struct radeon_device *rdev)
  1228. {
  1229. u32 crtc_hung = 0;
  1230. u32 crtc_status[2];
  1231. u32 i, j, tmp;
  1232. for (i = 0; i < rdev->num_crtc; i++) {
  1233. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1234. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1235. crtc_hung |= (1 << i);
  1236. }
  1237. }
  1238. for (j = 0; j < 10; j++) {
  1239. for (i = 0; i < rdev->num_crtc; i++) {
  1240. if (crtc_hung & (1 << i)) {
  1241. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1242. if (tmp != crtc_status[i])
  1243. crtc_hung &= ~(1 << i);
  1244. }
  1245. }
  1246. if (crtc_hung == 0)
  1247. return false;
  1248. udelay(100);
  1249. }
  1250. return true;
  1251. }
  1252. static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1253. {
  1254. u32 reset_mask = 0;
  1255. u32 tmp;
  1256. /* GRBM_STATUS */
  1257. tmp = RREG32(R_008010_GRBM_STATUS);
  1258. if (rdev->family >= CHIP_RV770) {
  1259. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1260. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1261. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1262. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1263. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1264. reset_mask |= RADEON_RESET_GFX;
  1265. } else {
  1266. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1267. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1268. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1269. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1270. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1271. reset_mask |= RADEON_RESET_GFX;
  1272. }
  1273. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1274. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1275. reset_mask |= RADEON_RESET_CP;
  1276. if (G_008010_GRBM_EE_BUSY(tmp))
  1277. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1278. /* DMA_STATUS_REG */
  1279. tmp = RREG32(DMA_STATUS_REG);
  1280. if (!(tmp & DMA_IDLE))
  1281. reset_mask |= RADEON_RESET_DMA;
  1282. /* SRBM_STATUS */
  1283. tmp = RREG32(R_000E50_SRBM_STATUS);
  1284. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1285. reset_mask |= RADEON_RESET_RLC;
  1286. if (G_000E50_IH_BUSY(tmp))
  1287. reset_mask |= RADEON_RESET_IH;
  1288. if (G_000E50_SEM_BUSY(tmp))
  1289. reset_mask |= RADEON_RESET_SEM;
  1290. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1291. reset_mask |= RADEON_RESET_GRBM;
  1292. if (G_000E50_VMC_BUSY(tmp))
  1293. reset_mask |= RADEON_RESET_VMC;
  1294. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1295. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1296. G_000E50_MCDW_BUSY(tmp))
  1297. reset_mask |= RADEON_RESET_MC;
  1298. if (r600_is_display_hung(rdev))
  1299. reset_mask |= RADEON_RESET_DISPLAY;
  1300. return reset_mask;
  1301. }
  1302. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1303. {
  1304. struct rv515_mc_save save;
  1305. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1306. u32 tmp;
  1307. if (reset_mask == 0)
  1308. return;
  1309. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1310. r600_print_gpu_status_regs(rdev);
  1311. /* Disable CP parsing/prefetching */
  1312. if (rdev->family >= CHIP_RV770)
  1313. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1314. else
  1315. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1316. /* disable the RLC */
  1317. WREG32(RLC_CNTL, 0);
  1318. if (reset_mask & RADEON_RESET_DMA) {
  1319. /* Disable DMA */
  1320. tmp = RREG32(DMA_RB_CNTL);
  1321. tmp &= ~DMA_RB_ENABLE;
  1322. WREG32(DMA_RB_CNTL, tmp);
  1323. }
  1324. mdelay(50);
  1325. rv515_mc_stop(rdev, &save);
  1326. if (r600_mc_wait_for_idle(rdev)) {
  1327. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1328. }
  1329. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1330. if (rdev->family >= CHIP_RV770)
  1331. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1332. S_008020_SOFT_RESET_CB(1) |
  1333. S_008020_SOFT_RESET_PA(1) |
  1334. S_008020_SOFT_RESET_SC(1) |
  1335. S_008020_SOFT_RESET_SPI(1) |
  1336. S_008020_SOFT_RESET_SX(1) |
  1337. S_008020_SOFT_RESET_SH(1) |
  1338. S_008020_SOFT_RESET_TC(1) |
  1339. S_008020_SOFT_RESET_TA(1) |
  1340. S_008020_SOFT_RESET_VC(1) |
  1341. S_008020_SOFT_RESET_VGT(1);
  1342. else
  1343. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1344. S_008020_SOFT_RESET_DB(1) |
  1345. S_008020_SOFT_RESET_CB(1) |
  1346. S_008020_SOFT_RESET_PA(1) |
  1347. S_008020_SOFT_RESET_SC(1) |
  1348. S_008020_SOFT_RESET_SMX(1) |
  1349. S_008020_SOFT_RESET_SPI(1) |
  1350. S_008020_SOFT_RESET_SX(1) |
  1351. S_008020_SOFT_RESET_SH(1) |
  1352. S_008020_SOFT_RESET_TC(1) |
  1353. S_008020_SOFT_RESET_TA(1) |
  1354. S_008020_SOFT_RESET_VC(1) |
  1355. S_008020_SOFT_RESET_VGT(1);
  1356. }
  1357. if (reset_mask & RADEON_RESET_CP) {
  1358. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1359. S_008020_SOFT_RESET_VGT(1);
  1360. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1361. }
  1362. if (reset_mask & RADEON_RESET_DMA) {
  1363. if (rdev->family >= CHIP_RV770)
  1364. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1365. else
  1366. srbm_soft_reset |= SOFT_RESET_DMA;
  1367. }
  1368. if (reset_mask & RADEON_RESET_RLC)
  1369. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1370. if (reset_mask & RADEON_RESET_SEM)
  1371. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1372. if (reset_mask & RADEON_RESET_IH)
  1373. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1374. if (reset_mask & RADEON_RESET_GRBM)
  1375. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1376. if (!(rdev->flags & RADEON_IS_IGP)) {
  1377. if (reset_mask & RADEON_RESET_MC)
  1378. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1379. }
  1380. if (reset_mask & RADEON_RESET_VMC)
  1381. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1382. if (grbm_soft_reset) {
  1383. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1384. tmp |= grbm_soft_reset;
  1385. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1386. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1387. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1388. udelay(50);
  1389. tmp &= ~grbm_soft_reset;
  1390. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1391. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1392. }
  1393. if (srbm_soft_reset) {
  1394. tmp = RREG32(SRBM_SOFT_RESET);
  1395. tmp |= srbm_soft_reset;
  1396. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1397. WREG32(SRBM_SOFT_RESET, tmp);
  1398. tmp = RREG32(SRBM_SOFT_RESET);
  1399. udelay(50);
  1400. tmp &= ~srbm_soft_reset;
  1401. WREG32(SRBM_SOFT_RESET, tmp);
  1402. tmp = RREG32(SRBM_SOFT_RESET);
  1403. }
  1404. /* Wait a little for things to settle down */
  1405. mdelay(1);
  1406. rv515_mc_resume(rdev, &save);
  1407. udelay(50);
  1408. r600_print_gpu_status_regs(rdev);
  1409. }
  1410. int r600_asic_reset(struct radeon_device *rdev)
  1411. {
  1412. u32 reset_mask;
  1413. reset_mask = r600_gpu_check_soft_reset(rdev);
  1414. if (reset_mask)
  1415. r600_set_bios_scratch_engine_hung(rdev, true);
  1416. r600_gpu_soft_reset(rdev, reset_mask);
  1417. reset_mask = r600_gpu_check_soft_reset(rdev);
  1418. if (!reset_mask)
  1419. r600_set_bios_scratch_engine_hung(rdev, false);
  1420. return 0;
  1421. }
  1422. /**
  1423. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1424. *
  1425. * @rdev: radeon_device pointer
  1426. * @ring: radeon_ring structure holding ring information
  1427. *
  1428. * Check if the GFX engine is locked up.
  1429. * Returns true if the engine appears to be locked up, false if not.
  1430. */
  1431. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1432. {
  1433. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1434. if (!(reset_mask & (RADEON_RESET_GFX |
  1435. RADEON_RESET_COMPUTE |
  1436. RADEON_RESET_CP))) {
  1437. radeon_ring_lockup_update(ring);
  1438. return false;
  1439. }
  1440. /* force CP activities */
  1441. radeon_ring_force_activity(rdev, ring);
  1442. return radeon_ring_test_lockup(rdev, ring);
  1443. }
  1444. /**
  1445. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1446. *
  1447. * @rdev: radeon_device pointer
  1448. * @ring: radeon_ring structure holding ring information
  1449. *
  1450. * Check if the async DMA engine is locked up.
  1451. * Returns true if the engine appears to be locked up, false if not.
  1452. */
  1453. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1454. {
  1455. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1456. if (!(reset_mask & RADEON_RESET_DMA)) {
  1457. radeon_ring_lockup_update(ring);
  1458. return false;
  1459. }
  1460. /* force ring activities */
  1461. radeon_ring_force_activity(rdev, ring);
  1462. return radeon_ring_test_lockup(rdev, ring);
  1463. }
  1464. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1465. u32 tiling_pipe_num,
  1466. u32 max_rb_num,
  1467. u32 total_max_rb_num,
  1468. u32 disabled_rb_mask)
  1469. {
  1470. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1471. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1472. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1473. unsigned i, j;
  1474. /* mask out the RBs that don't exist on that asic */
  1475. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1476. /* make sure at least one RB is available */
  1477. if ((tmp & 0xff) != 0xff)
  1478. disabled_rb_mask = tmp;
  1479. rendering_pipe_num = 1 << tiling_pipe_num;
  1480. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1481. BUG_ON(rendering_pipe_num < req_rb_num);
  1482. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1483. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1484. if (rdev->family <= CHIP_RV740) {
  1485. /* r6xx/r7xx */
  1486. rb_num_width = 2;
  1487. } else {
  1488. /* eg+ */
  1489. rb_num_width = 4;
  1490. }
  1491. for (i = 0; i < max_rb_num; i++) {
  1492. if (!(mask & disabled_rb_mask)) {
  1493. for (j = 0; j < pipe_rb_ratio; j++) {
  1494. data <<= rb_num_width;
  1495. data |= max_rb_num - i - 1;
  1496. }
  1497. if (pipe_rb_remain) {
  1498. data <<= rb_num_width;
  1499. data |= max_rb_num - i - 1;
  1500. pipe_rb_remain--;
  1501. }
  1502. }
  1503. mask >>= 1;
  1504. }
  1505. return data;
  1506. }
  1507. int r600_count_pipe_bits(uint32_t val)
  1508. {
  1509. return hweight32(val);
  1510. }
  1511. static void r600_gpu_init(struct radeon_device *rdev)
  1512. {
  1513. u32 tiling_config;
  1514. u32 ramcfg;
  1515. u32 cc_rb_backend_disable;
  1516. u32 cc_gc_shader_pipe_config;
  1517. u32 tmp;
  1518. int i, j;
  1519. u32 sq_config;
  1520. u32 sq_gpr_resource_mgmt_1 = 0;
  1521. u32 sq_gpr_resource_mgmt_2 = 0;
  1522. u32 sq_thread_resource_mgmt = 0;
  1523. u32 sq_stack_resource_mgmt_1 = 0;
  1524. u32 sq_stack_resource_mgmt_2 = 0;
  1525. u32 disabled_rb_mask;
  1526. rdev->config.r600.tiling_group_size = 256;
  1527. switch (rdev->family) {
  1528. case CHIP_R600:
  1529. rdev->config.r600.max_pipes = 4;
  1530. rdev->config.r600.max_tile_pipes = 8;
  1531. rdev->config.r600.max_simds = 4;
  1532. rdev->config.r600.max_backends = 4;
  1533. rdev->config.r600.max_gprs = 256;
  1534. rdev->config.r600.max_threads = 192;
  1535. rdev->config.r600.max_stack_entries = 256;
  1536. rdev->config.r600.max_hw_contexts = 8;
  1537. rdev->config.r600.max_gs_threads = 16;
  1538. rdev->config.r600.sx_max_export_size = 128;
  1539. rdev->config.r600.sx_max_export_pos_size = 16;
  1540. rdev->config.r600.sx_max_export_smx_size = 128;
  1541. rdev->config.r600.sq_num_cf_insts = 2;
  1542. break;
  1543. case CHIP_RV630:
  1544. case CHIP_RV635:
  1545. rdev->config.r600.max_pipes = 2;
  1546. rdev->config.r600.max_tile_pipes = 2;
  1547. rdev->config.r600.max_simds = 3;
  1548. rdev->config.r600.max_backends = 1;
  1549. rdev->config.r600.max_gprs = 128;
  1550. rdev->config.r600.max_threads = 192;
  1551. rdev->config.r600.max_stack_entries = 128;
  1552. rdev->config.r600.max_hw_contexts = 8;
  1553. rdev->config.r600.max_gs_threads = 4;
  1554. rdev->config.r600.sx_max_export_size = 128;
  1555. rdev->config.r600.sx_max_export_pos_size = 16;
  1556. rdev->config.r600.sx_max_export_smx_size = 128;
  1557. rdev->config.r600.sq_num_cf_insts = 2;
  1558. break;
  1559. case CHIP_RV610:
  1560. case CHIP_RV620:
  1561. case CHIP_RS780:
  1562. case CHIP_RS880:
  1563. rdev->config.r600.max_pipes = 1;
  1564. rdev->config.r600.max_tile_pipes = 1;
  1565. rdev->config.r600.max_simds = 2;
  1566. rdev->config.r600.max_backends = 1;
  1567. rdev->config.r600.max_gprs = 128;
  1568. rdev->config.r600.max_threads = 192;
  1569. rdev->config.r600.max_stack_entries = 128;
  1570. rdev->config.r600.max_hw_contexts = 4;
  1571. rdev->config.r600.max_gs_threads = 4;
  1572. rdev->config.r600.sx_max_export_size = 128;
  1573. rdev->config.r600.sx_max_export_pos_size = 16;
  1574. rdev->config.r600.sx_max_export_smx_size = 128;
  1575. rdev->config.r600.sq_num_cf_insts = 1;
  1576. break;
  1577. case CHIP_RV670:
  1578. rdev->config.r600.max_pipes = 4;
  1579. rdev->config.r600.max_tile_pipes = 4;
  1580. rdev->config.r600.max_simds = 4;
  1581. rdev->config.r600.max_backends = 4;
  1582. rdev->config.r600.max_gprs = 192;
  1583. rdev->config.r600.max_threads = 192;
  1584. rdev->config.r600.max_stack_entries = 256;
  1585. rdev->config.r600.max_hw_contexts = 8;
  1586. rdev->config.r600.max_gs_threads = 16;
  1587. rdev->config.r600.sx_max_export_size = 128;
  1588. rdev->config.r600.sx_max_export_pos_size = 16;
  1589. rdev->config.r600.sx_max_export_smx_size = 128;
  1590. rdev->config.r600.sq_num_cf_insts = 2;
  1591. break;
  1592. default:
  1593. break;
  1594. }
  1595. /* Initialize HDP */
  1596. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1597. WREG32((0x2c14 + j), 0x00000000);
  1598. WREG32((0x2c18 + j), 0x00000000);
  1599. WREG32((0x2c1c + j), 0x00000000);
  1600. WREG32((0x2c20 + j), 0x00000000);
  1601. WREG32((0x2c24 + j), 0x00000000);
  1602. }
  1603. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1604. /* Setup tiling */
  1605. tiling_config = 0;
  1606. ramcfg = RREG32(RAMCFG);
  1607. switch (rdev->config.r600.max_tile_pipes) {
  1608. case 1:
  1609. tiling_config |= PIPE_TILING(0);
  1610. break;
  1611. case 2:
  1612. tiling_config |= PIPE_TILING(1);
  1613. break;
  1614. case 4:
  1615. tiling_config |= PIPE_TILING(2);
  1616. break;
  1617. case 8:
  1618. tiling_config |= PIPE_TILING(3);
  1619. break;
  1620. default:
  1621. break;
  1622. }
  1623. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1624. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1625. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1626. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1627. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1628. if (tmp > 3) {
  1629. tiling_config |= ROW_TILING(3);
  1630. tiling_config |= SAMPLE_SPLIT(3);
  1631. } else {
  1632. tiling_config |= ROW_TILING(tmp);
  1633. tiling_config |= SAMPLE_SPLIT(tmp);
  1634. }
  1635. tiling_config |= BANK_SWAPS(1);
  1636. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1637. tmp = R6XX_MAX_BACKENDS -
  1638. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1639. if (tmp < rdev->config.r600.max_backends) {
  1640. rdev->config.r600.max_backends = tmp;
  1641. }
  1642. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1643. tmp = R6XX_MAX_PIPES -
  1644. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1645. if (tmp < rdev->config.r600.max_pipes) {
  1646. rdev->config.r600.max_pipes = tmp;
  1647. }
  1648. tmp = R6XX_MAX_SIMDS -
  1649. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1650. if (tmp < rdev->config.r600.max_simds) {
  1651. rdev->config.r600.max_simds = tmp;
  1652. }
  1653. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1654. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1655. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1656. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1657. tiling_config |= tmp << 16;
  1658. rdev->config.r600.backend_map = tmp;
  1659. rdev->config.r600.tile_config = tiling_config;
  1660. WREG32(GB_TILING_CONFIG, tiling_config);
  1661. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1662. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1663. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1664. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1665. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1666. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1667. /* Setup some CP states */
  1668. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1669. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1670. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1671. SYNC_WALKER | SYNC_ALIGNER));
  1672. /* Setup various GPU states */
  1673. if (rdev->family == CHIP_RV670)
  1674. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1675. tmp = RREG32(SX_DEBUG_1);
  1676. tmp |= SMX_EVENT_RELEASE;
  1677. if ((rdev->family > CHIP_R600))
  1678. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1679. WREG32(SX_DEBUG_1, tmp);
  1680. if (((rdev->family) == CHIP_R600) ||
  1681. ((rdev->family) == CHIP_RV630) ||
  1682. ((rdev->family) == CHIP_RV610) ||
  1683. ((rdev->family) == CHIP_RV620) ||
  1684. ((rdev->family) == CHIP_RS780) ||
  1685. ((rdev->family) == CHIP_RS880)) {
  1686. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1687. } else {
  1688. WREG32(DB_DEBUG, 0);
  1689. }
  1690. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1691. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1692. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1693. WREG32(VGT_NUM_INSTANCES, 0);
  1694. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1695. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1696. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1697. if (((rdev->family) == CHIP_RV610) ||
  1698. ((rdev->family) == CHIP_RV620) ||
  1699. ((rdev->family) == CHIP_RS780) ||
  1700. ((rdev->family) == CHIP_RS880)) {
  1701. tmp = (CACHE_FIFO_SIZE(0xa) |
  1702. FETCH_FIFO_HIWATER(0xa) |
  1703. DONE_FIFO_HIWATER(0xe0) |
  1704. ALU_UPDATE_FIFO_HIWATER(0x8));
  1705. } else if (((rdev->family) == CHIP_R600) ||
  1706. ((rdev->family) == CHIP_RV630)) {
  1707. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1708. tmp |= DONE_FIFO_HIWATER(0x4);
  1709. }
  1710. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1711. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1712. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1713. */
  1714. sq_config = RREG32(SQ_CONFIG);
  1715. sq_config &= ~(PS_PRIO(3) |
  1716. VS_PRIO(3) |
  1717. GS_PRIO(3) |
  1718. ES_PRIO(3));
  1719. sq_config |= (DX9_CONSTS |
  1720. VC_ENABLE |
  1721. PS_PRIO(0) |
  1722. VS_PRIO(1) |
  1723. GS_PRIO(2) |
  1724. ES_PRIO(3));
  1725. if ((rdev->family) == CHIP_R600) {
  1726. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1727. NUM_VS_GPRS(124) |
  1728. NUM_CLAUSE_TEMP_GPRS(4));
  1729. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1730. NUM_ES_GPRS(0));
  1731. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1732. NUM_VS_THREADS(48) |
  1733. NUM_GS_THREADS(4) |
  1734. NUM_ES_THREADS(4));
  1735. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1736. NUM_VS_STACK_ENTRIES(128));
  1737. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1738. NUM_ES_STACK_ENTRIES(0));
  1739. } else if (((rdev->family) == CHIP_RV610) ||
  1740. ((rdev->family) == CHIP_RV620) ||
  1741. ((rdev->family) == CHIP_RS780) ||
  1742. ((rdev->family) == CHIP_RS880)) {
  1743. /* no vertex cache */
  1744. sq_config &= ~VC_ENABLE;
  1745. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1746. NUM_VS_GPRS(44) |
  1747. NUM_CLAUSE_TEMP_GPRS(2));
  1748. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1749. NUM_ES_GPRS(17));
  1750. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1751. NUM_VS_THREADS(78) |
  1752. NUM_GS_THREADS(4) |
  1753. NUM_ES_THREADS(31));
  1754. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1755. NUM_VS_STACK_ENTRIES(40));
  1756. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1757. NUM_ES_STACK_ENTRIES(16));
  1758. } else if (((rdev->family) == CHIP_RV630) ||
  1759. ((rdev->family) == CHIP_RV635)) {
  1760. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1761. NUM_VS_GPRS(44) |
  1762. NUM_CLAUSE_TEMP_GPRS(2));
  1763. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1764. NUM_ES_GPRS(18));
  1765. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1766. NUM_VS_THREADS(78) |
  1767. NUM_GS_THREADS(4) |
  1768. NUM_ES_THREADS(31));
  1769. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1770. NUM_VS_STACK_ENTRIES(40));
  1771. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1772. NUM_ES_STACK_ENTRIES(16));
  1773. } else if ((rdev->family) == CHIP_RV670) {
  1774. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1775. NUM_VS_GPRS(44) |
  1776. NUM_CLAUSE_TEMP_GPRS(2));
  1777. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1778. NUM_ES_GPRS(17));
  1779. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1780. NUM_VS_THREADS(78) |
  1781. NUM_GS_THREADS(4) |
  1782. NUM_ES_THREADS(31));
  1783. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1784. NUM_VS_STACK_ENTRIES(64));
  1785. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1786. NUM_ES_STACK_ENTRIES(64));
  1787. }
  1788. WREG32(SQ_CONFIG, sq_config);
  1789. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1790. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1791. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1792. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1793. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1794. if (((rdev->family) == CHIP_RV610) ||
  1795. ((rdev->family) == CHIP_RV620) ||
  1796. ((rdev->family) == CHIP_RS780) ||
  1797. ((rdev->family) == CHIP_RS880)) {
  1798. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1799. } else {
  1800. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1801. }
  1802. /* More default values. 2D/3D driver should adjust as needed */
  1803. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1804. S1_X(0x4) | S1_Y(0xc)));
  1805. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1806. S1_X(0x2) | S1_Y(0x2) |
  1807. S2_X(0xa) | S2_Y(0x6) |
  1808. S3_X(0x6) | S3_Y(0xa)));
  1809. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1810. S1_X(0x4) | S1_Y(0xc) |
  1811. S2_X(0x1) | S2_Y(0x6) |
  1812. S3_X(0xa) | S3_Y(0xe)));
  1813. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1814. S5_X(0x0) | S5_Y(0x0) |
  1815. S6_X(0xb) | S6_Y(0x4) |
  1816. S7_X(0x7) | S7_Y(0x8)));
  1817. WREG32(VGT_STRMOUT_EN, 0);
  1818. tmp = rdev->config.r600.max_pipes * 16;
  1819. switch (rdev->family) {
  1820. case CHIP_RV610:
  1821. case CHIP_RV620:
  1822. case CHIP_RS780:
  1823. case CHIP_RS880:
  1824. tmp += 32;
  1825. break;
  1826. case CHIP_RV670:
  1827. tmp += 128;
  1828. break;
  1829. default:
  1830. break;
  1831. }
  1832. if (tmp > 256) {
  1833. tmp = 256;
  1834. }
  1835. WREG32(VGT_ES_PER_GS, 128);
  1836. WREG32(VGT_GS_PER_ES, tmp);
  1837. WREG32(VGT_GS_PER_VS, 2);
  1838. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1839. /* more default values. 2D/3D driver should adjust as needed */
  1840. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1841. WREG32(VGT_STRMOUT_EN, 0);
  1842. WREG32(SX_MISC, 0);
  1843. WREG32(PA_SC_MODE_CNTL, 0);
  1844. WREG32(PA_SC_AA_CONFIG, 0);
  1845. WREG32(PA_SC_LINE_STIPPLE, 0);
  1846. WREG32(SPI_INPUT_Z, 0);
  1847. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1848. WREG32(CB_COLOR7_FRAG, 0);
  1849. /* Clear render buffer base addresses */
  1850. WREG32(CB_COLOR0_BASE, 0);
  1851. WREG32(CB_COLOR1_BASE, 0);
  1852. WREG32(CB_COLOR2_BASE, 0);
  1853. WREG32(CB_COLOR3_BASE, 0);
  1854. WREG32(CB_COLOR4_BASE, 0);
  1855. WREG32(CB_COLOR5_BASE, 0);
  1856. WREG32(CB_COLOR6_BASE, 0);
  1857. WREG32(CB_COLOR7_BASE, 0);
  1858. WREG32(CB_COLOR7_FRAG, 0);
  1859. switch (rdev->family) {
  1860. case CHIP_RV610:
  1861. case CHIP_RV620:
  1862. case CHIP_RS780:
  1863. case CHIP_RS880:
  1864. tmp = TC_L2_SIZE(8);
  1865. break;
  1866. case CHIP_RV630:
  1867. case CHIP_RV635:
  1868. tmp = TC_L2_SIZE(4);
  1869. break;
  1870. case CHIP_R600:
  1871. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1872. break;
  1873. default:
  1874. tmp = TC_L2_SIZE(0);
  1875. break;
  1876. }
  1877. WREG32(TC_CNTL, tmp);
  1878. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1879. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1880. tmp = RREG32(ARB_POP);
  1881. tmp |= ENABLE_TC128;
  1882. WREG32(ARB_POP, tmp);
  1883. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1884. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1885. NUM_CLIP_SEQ(3)));
  1886. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1887. WREG32(VC_ENHANCE, 0);
  1888. }
  1889. /*
  1890. * Indirect registers accessor
  1891. */
  1892. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1893. {
  1894. u32 r;
  1895. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1896. (void)RREG32(PCIE_PORT_INDEX);
  1897. r = RREG32(PCIE_PORT_DATA);
  1898. return r;
  1899. }
  1900. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1901. {
  1902. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1903. (void)RREG32(PCIE_PORT_INDEX);
  1904. WREG32(PCIE_PORT_DATA, (v));
  1905. (void)RREG32(PCIE_PORT_DATA);
  1906. }
  1907. /*
  1908. * CP & Ring
  1909. */
  1910. void r600_cp_stop(struct radeon_device *rdev)
  1911. {
  1912. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1913. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1914. WREG32(SCRATCH_UMSK, 0);
  1915. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1916. }
  1917. int r600_init_microcode(struct radeon_device *rdev)
  1918. {
  1919. struct platform_device *pdev;
  1920. const char *chip_name;
  1921. const char *rlc_chip_name;
  1922. size_t pfp_req_size, me_req_size, rlc_req_size;
  1923. char fw_name[30];
  1924. int err;
  1925. DRM_DEBUG("\n");
  1926. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1927. err = IS_ERR(pdev);
  1928. if (err) {
  1929. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1930. return -EINVAL;
  1931. }
  1932. switch (rdev->family) {
  1933. case CHIP_R600:
  1934. chip_name = "R600";
  1935. rlc_chip_name = "R600";
  1936. break;
  1937. case CHIP_RV610:
  1938. chip_name = "RV610";
  1939. rlc_chip_name = "R600";
  1940. break;
  1941. case CHIP_RV630:
  1942. chip_name = "RV630";
  1943. rlc_chip_name = "R600";
  1944. break;
  1945. case CHIP_RV620:
  1946. chip_name = "RV620";
  1947. rlc_chip_name = "R600";
  1948. break;
  1949. case CHIP_RV635:
  1950. chip_name = "RV635";
  1951. rlc_chip_name = "R600";
  1952. break;
  1953. case CHIP_RV670:
  1954. chip_name = "RV670";
  1955. rlc_chip_name = "R600";
  1956. break;
  1957. case CHIP_RS780:
  1958. case CHIP_RS880:
  1959. chip_name = "RS780";
  1960. rlc_chip_name = "R600";
  1961. break;
  1962. case CHIP_RV770:
  1963. chip_name = "RV770";
  1964. rlc_chip_name = "R700";
  1965. break;
  1966. case CHIP_RV730:
  1967. case CHIP_RV740:
  1968. chip_name = "RV730";
  1969. rlc_chip_name = "R700";
  1970. break;
  1971. case CHIP_RV710:
  1972. chip_name = "RV710";
  1973. rlc_chip_name = "R700";
  1974. break;
  1975. case CHIP_CEDAR:
  1976. chip_name = "CEDAR";
  1977. rlc_chip_name = "CEDAR";
  1978. break;
  1979. case CHIP_REDWOOD:
  1980. chip_name = "REDWOOD";
  1981. rlc_chip_name = "REDWOOD";
  1982. break;
  1983. case CHIP_JUNIPER:
  1984. chip_name = "JUNIPER";
  1985. rlc_chip_name = "JUNIPER";
  1986. break;
  1987. case CHIP_CYPRESS:
  1988. case CHIP_HEMLOCK:
  1989. chip_name = "CYPRESS";
  1990. rlc_chip_name = "CYPRESS";
  1991. break;
  1992. case CHIP_PALM:
  1993. chip_name = "PALM";
  1994. rlc_chip_name = "SUMO";
  1995. break;
  1996. case CHIP_SUMO:
  1997. chip_name = "SUMO";
  1998. rlc_chip_name = "SUMO";
  1999. break;
  2000. case CHIP_SUMO2:
  2001. chip_name = "SUMO2";
  2002. rlc_chip_name = "SUMO";
  2003. break;
  2004. default: BUG();
  2005. }
  2006. if (rdev->family >= CHIP_CEDAR) {
  2007. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2008. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2009. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2010. } else if (rdev->family >= CHIP_RV770) {
  2011. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2012. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2013. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2014. } else {
  2015. pfp_req_size = PFP_UCODE_SIZE * 4;
  2016. me_req_size = PM4_UCODE_SIZE * 12;
  2017. rlc_req_size = RLC_UCODE_SIZE * 4;
  2018. }
  2019. DRM_INFO("Loading %s Microcode\n", chip_name);
  2020. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2021. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  2022. if (err)
  2023. goto out;
  2024. if (rdev->pfp_fw->size != pfp_req_size) {
  2025. printk(KERN_ERR
  2026. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2027. rdev->pfp_fw->size, fw_name);
  2028. err = -EINVAL;
  2029. goto out;
  2030. }
  2031. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2032. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  2033. if (err)
  2034. goto out;
  2035. if (rdev->me_fw->size != me_req_size) {
  2036. printk(KERN_ERR
  2037. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2038. rdev->me_fw->size, fw_name);
  2039. err = -EINVAL;
  2040. }
  2041. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2042. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  2043. if (err)
  2044. goto out;
  2045. if (rdev->rlc_fw->size != rlc_req_size) {
  2046. printk(KERN_ERR
  2047. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2048. rdev->rlc_fw->size, fw_name);
  2049. err = -EINVAL;
  2050. }
  2051. out:
  2052. platform_device_unregister(pdev);
  2053. if (err) {
  2054. if (err != -EINVAL)
  2055. printk(KERN_ERR
  2056. "r600_cp: Failed to load firmware \"%s\"\n",
  2057. fw_name);
  2058. release_firmware(rdev->pfp_fw);
  2059. rdev->pfp_fw = NULL;
  2060. release_firmware(rdev->me_fw);
  2061. rdev->me_fw = NULL;
  2062. release_firmware(rdev->rlc_fw);
  2063. rdev->rlc_fw = NULL;
  2064. }
  2065. return err;
  2066. }
  2067. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2068. {
  2069. const __be32 *fw_data;
  2070. int i;
  2071. if (!rdev->me_fw || !rdev->pfp_fw)
  2072. return -EINVAL;
  2073. r600_cp_stop(rdev);
  2074. WREG32(CP_RB_CNTL,
  2075. #ifdef __BIG_ENDIAN
  2076. BUF_SWAP_32BIT |
  2077. #endif
  2078. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2079. /* Reset cp */
  2080. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2081. RREG32(GRBM_SOFT_RESET);
  2082. mdelay(15);
  2083. WREG32(GRBM_SOFT_RESET, 0);
  2084. WREG32(CP_ME_RAM_WADDR, 0);
  2085. fw_data = (const __be32 *)rdev->me_fw->data;
  2086. WREG32(CP_ME_RAM_WADDR, 0);
  2087. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  2088. WREG32(CP_ME_RAM_DATA,
  2089. be32_to_cpup(fw_data++));
  2090. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2091. WREG32(CP_PFP_UCODE_ADDR, 0);
  2092. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2093. WREG32(CP_PFP_UCODE_DATA,
  2094. be32_to_cpup(fw_data++));
  2095. WREG32(CP_PFP_UCODE_ADDR, 0);
  2096. WREG32(CP_ME_RAM_WADDR, 0);
  2097. WREG32(CP_ME_RAM_RADDR, 0);
  2098. return 0;
  2099. }
  2100. int r600_cp_start(struct radeon_device *rdev)
  2101. {
  2102. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2103. int r;
  2104. uint32_t cp_me;
  2105. r = radeon_ring_lock(rdev, ring, 7);
  2106. if (r) {
  2107. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2108. return r;
  2109. }
  2110. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2111. radeon_ring_write(ring, 0x1);
  2112. if (rdev->family >= CHIP_RV770) {
  2113. radeon_ring_write(ring, 0x0);
  2114. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2115. } else {
  2116. radeon_ring_write(ring, 0x3);
  2117. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2118. }
  2119. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2120. radeon_ring_write(ring, 0);
  2121. radeon_ring_write(ring, 0);
  2122. radeon_ring_unlock_commit(rdev, ring);
  2123. cp_me = 0xff;
  2124. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2125. return 0;
  2126. }
  2127. int r600_cp_resume(struct radeon_device *rdev)
  2128. {
  2129. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2130. u32 tmp;
  2131. u32 rb_bufsz;
  2132. int r;
  2133. /* Reset cp */
  2134. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2135. RREG32(GRBM_SOFT_RESET);
  2136. mdelay(15);
  2137. WREG32(GRBM_SOFT_RESET, 0);
  2138. /* Set ring buffer size */
  2139. rb_bufsz = drm_order(ring->ring_size / 8);
  2140. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2141. #ifdef __BIG_ENDIAN
  2142. tmp |= BUF_SWAP_32BIT;
  2143. #endif
  2144. WREG32(CP_RB_CNTL, tmp);
  2145. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2146. /* Set the write pointer delay */
  2147. WREG32(CP_RB_WPTR_DELAY, 0);
  2148. /* Initialize the ring buffer's read and write pointers */
  2149. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2150. WREG32(CP_RB_RPTR_WR, 0);
  2151. ring->wptr = 0;
  2152. WREG32(CP_RB_WPTR, ring->wptr);
  2153. /* set the wb address whether it's enabled or not */
  2154. WREG32(CP_RB_RPTR_ADDR,
  2155. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2156. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2157. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2158. if (rdev->wb.enabled)
  2159. WREG32(SCRATCH_UMSK, 0xff);
  2160. else {
  2161. tmp |= RB_NO_UPDATE;
  2162. WREG32(SCRATCH_UMSK, 0);
  2163. }
  2164. mdelay(1);
  2165. WREG32(CP_RB_CNTL, tmp);
  2166. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2167. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2168. ring->rptr = RREG32(CP_RB_RPTR);
  2169. r600_cp_start(rdev);
  2170. ring->ready = true;
  2171. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2172. if (r) {
  2173. ring->ready = false;
  2174. return r;
  2175. }
  2176. return 0;
  2177. }
  2178. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2179. {
  2180. u32 rb_bufsz;
  2181. int r;
  2182. /* Align ring size */
  2183. rb_bufsz = drm_order(ring_size / 8);
  2184. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2185. ring->ring_size = ring_size;
  2186. ring->align_mask = 16 - 1;
  2187. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2188. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2189. if (r) {
  2190. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2191. ring->rptr_save_reg = 0;
  2192. }
  2193. }
  2194. }
  2195. void r600_cp_fini(struct radeon_device *rdev)
  2196. {
  2197. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2198. r600_cp_stop(rdev);
  2199. radeon_ring_fini(rdev, ring);
  2200. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2201. }
  2202. /*
  2203. * DMA
  2204. * Starting with R600, the GPU has an asynchronous
  2205. * DMA engine. The programming model is very similar
  2206. * to the 3D engine (ring buffer, IBs, etc.), but the
  2207. * DMA controller has it's own packet format that is
  2208. * different form the PM4 format used by the 3D engine.
  2209. * It supports copying data, writing embedded data,
  2210. * solid fills, and a number of other things. It also
  2211. * has support for tiling/detiling of buffers.
  2212. */
  2213. /**
  2214. * r600_dma_stop - stop the async dma engine
  2215. *
  2216. * @rdev: radeon_device pointer
  2217. *
  2218. * Stop the async dma engine (r6xx-evergreen).
  2219. */
  2220. void r600_dma_stop(struct radeon_device *rdev)
  2221. {
  2222. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2223. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2224. rb_cntl &= ~DMA_RB_ENABLE;
  2225. WREG32(DMA_RB_CNTL, rb_cntl);
  2226. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2227. }
  2228. /**
  2229. * r600_dma_resume - setup and start the async dma engine
  2230. *
  2231. * @rdev: radeon_device pointer
  2232. *
  2233. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2234. * Returns 0 for success, error for failure.
  2235. */
  2236. int r600_dma_resume(struct radeon_device *rdev)
  2237. {
  2238. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2239. u32 rb_cntl, dma_cntl, ib_cntl;
  2240. u32 rb_bufsz;
  2241. int r;
  2242. /* Reset dma */
  2243. if (rdev->family >= CHIP_RV770)
  2244. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2245. else
  2246. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2247. RREG32(SRBM_SOFT_RESET);
  2248. udelay(50);
  2249. WREG32(SRBM_SOFT_RESET, 0);
  2250. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2251. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2252. /* Set ring buffer size in dwords */
  2253. rb_bufsz = drm_order(ring->ring_size / 4);
  2254. rb_cntl = rb_bufsz << 1;
  2255. #ifdef __BIG_ENDIAN
  2256. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2257. #endif
  2258. WREG32(DMA_RB_CNTL, rb_cntl);
  2259. /* Initialize the ring buffer's read and write pointers */
  2260. WREG32(DMA_RB_RPTR, 0);
  2261. WREG32(DMA_RB_WPTR, 0);
  2262. /* set the wb address whether it's enabled or not */
  2263. WREG32(DMA_RB_RPTR_ADDR_HI,
  2264. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2265. WREG32(DMA_RB_RPTR_ADDR_LO,
  2266. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2267. if (rdev->wb.enabled)
  2268. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2269. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2270. /* enable DMA IBs */
  2271. ib_cntl = DMA_IB_ENABLE;
  2272. #ifdef __BIG_ENDIAN
  2273. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2274. #endif
  2275. WREG32(DMA_IB_CNTL, ib_cntl);
  2276. dma_cntl = RREG32(DMA_CNTL);
  2277. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2278. WREG32(DMA_CNTL, dma_cntl);
  2279. if (rdev->family >= CHIP_RV770)
  2280. WREG32(DMA_MODE, 1);
  2281. ring->wptr = 0;
  2282. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2283. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2284. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2285. ring->ready = true;
  2286. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2287. if (r) {
  2288. ring->ready = false;
  2289. return r;
  2290. }
  2291. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2292. return 0;
  2293. }
  2294. /**
  2295. * r600_dma_fini - tear down the async dma engine
  2296. *
  2297. * @rdev: radeon_device pointer
  2298. *
  2299. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2300. */
  2301. void r600_dma_fini(struct radeon_device *rdev)
  2302. {
  2303. r600_dma_stop(rdev);
  2304. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2305. }
  2306. /*
  2307. * GPU scratch registers helpers function.
  2308. */
  2309. void r600_scratch_init(struct radeon_device *rdev)
  2310. {
  2311. int i;
  2312. rdev->scratch.num_reg = 7;
  2313. rdev->scratch.reg_base = SCRATCH_REG0;
  2314. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2315. rdev->scratch.free[i] = true;
  2316. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2317. }
  2318. }
  2319. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2320. {
  2321. uint32_t scratch;
  2322. uint32_t tmp = 0;
  2323. unsigned i;
  2324. int r;
  2325. r = radeon_scratch_get(rdev, &scratch);
  2326. if (r) {
  2327. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2328. return r;
  2329. }
  2330. WREG32(scratch, 0xCAFEDEAD);
  2331. r = radeon_ring_lock(rdev, ring, 3);
  2332. if (r) {
  2333. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2334. radeon_scratch_free(rdev, scratch);
  2335. return r;
  2336. }
  2337. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2338. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2339. radeon_ring_write(ring, 0xDEADBEEF);
  2340. radeon_ring_unlock_commit(rdev, ring);
  2341. for (i = 0; i < rdev->usec_timeout; i++) {
  2342. tmp = RREG32(scratch);
  2343. if (tmp == 0xDEADBEEF)
  2344. break;
  2345. DRM_UDELAY(1);
  2346. }
  2347. if (i < rdev->usec_timeout) {
  2348. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2349. } else {
  2350. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2351. ring->idx, scratch, tmp);
  2352. r = -EINVAL;
  2353. }
  2354. radeon_scratch_free(rdev, scratch);
  2355. return r;
  2356. }
  2357. /**
  2358. * r600_dma_ring_test - simple async dma engine test
  2359. *
  2360. * @rdev: radeon_device pointer
  2361. * @ring: radeon_ring structure holding ring information
  2362. *
  2363. * Test the DMA engine by writing using it to write an
  2364. * value to memory. (r6xx-SI).
  2365. * Returns 0 for success, error for failure.
  2366. */
  2367. int r600_dma_ring_test(struct radeon_device *rdev,
  2368. struct radeon_ring *ring)
  2369. {
  2370. unsigned i;
  2371. int r;
  2372. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2373. u32 tmp;
  2374. if (!ptr) {
  2375. DRM_ERROR("invalid vram scratch pointer\n");
  2376. return -EINVAL;
  2377. }
  2378. tmp = 0xCAFEDEAD;
  2379. writel(tmp, ptr);
  2380. r = radeon_ring_lock(rdev, ring, 4);
  2381. if (r) {
  2382. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2383. return r;
  2384. }
  2385. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2386. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2387. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2388. radeon_ring_write(ring, 0xDEADBEEF);
  2389. radeon_ring_unlock_commit(rdev, ring);
  2390. for (i = 0; i < rdev->usec_timeout; i++) {
  2391. tmp = readl(ptr);
  2392. if (tmp == 0xDEADBEEF)
  2393. break;
  2394. DRM_UDELAY(1);
  2395. }
  2396. if (i < rdev->usec_timeout) {
  2397. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2398. } else {
  2399. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2400. ring->idx, tmp);
  2401. r = -EINVAL;
  2402. }
  2403. return r;
  2404. }
  2405. /*
  2406. * CP fences/semaphores
  2407. */
  2408. void r600_fence_ring_emit(struct radeon_device *rdev,
  2409. struct radeon_fence *fence)
  2410. {
  2411. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2412. if (rdev->wb.use_event) {
  2413. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2414. /* flush read cache over gart */
  2415. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2416. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2417. PACKET3_VC_ACTION_ENA |
  2418. PACKET3_SH_ACTION_ENA);
  2419. radeon_ring_write(ring, 0xFFFFFFFF);
  2420. radeon_ring_write(ring, 0);
  2421. radeon_ring_write(ring, 10); /* poll interval */
  2422. /* EVENT_WRITE_EOP - flush caches, send int */
  2423. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2424. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2425. radeon_ring_write(ring, addr & 0xffffffff);
  2426. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2427. radeon_ring_write(ring, fence->seq);
  2428. radeon_ring_write(ring, 0);
  2429. } else {
  2430. /* flush read cache over gart */
  2431. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2432. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2433. PACKET3_VC_ACTION_ENA |
  2434. PACKET3_SH_ACTION_ENA);
  2435. radeon_ring_write(ring, 0xFFFFFFFF);
  2436. radeon_ring_write(ring, 0);
  2437. radeon_ring_write(ring, 10); /* poll interval */
  2438. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2439. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2440. /* wait for 3D idle clean */
  2441. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2442. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2443. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2444. /* Emit fence sequence & fire IRQ */
  2445. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2446. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2447. radeon_ring_write(ring, fence->seq);
  2448. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2449. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2450. radeon_ring_write(ring, RB_INT_STAT);
  2451. }
  2452. }
  2453. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2454. struct radeon_ring *ring,
  2455. struct radeon_semaphore *semaphore,
  2456. bool emit_wait)
  2457. {
  2458. uint64_t addr = semaphore->gpu_addr;
  2459. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2460. if (rdev->family < CHIP_CAYMAN)
  2461. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2462. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2463. radeon_ring_write(ring, addr & 0xffffffff);
  2464. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2465. }
  2466. /*
  2467. * DMA fences/semaphores
  2468. */
  2469. /**
  2470. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2471. *
  2472. * @rdev: radeon_device pointer
  2473. * @fence: radeon fence object
  2474. *
  2475. * Add a DMA fence packet to the ring to write
  2476. * the fence seq number and DMA trap packet to generate
  2477. * an interrupt if needed (r6xx-r7xx).
  2478. */
  2479. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2480. struct radeon_fence *fence)
  2481. {
  2482. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2483. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2484. /* write the fence */
  2485. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2486. radeon_ring_write(ring, addr & 0xfffffffc);
  2487. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2488. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2489. /* generate an interrupt */
  2490. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2491. }
  2492. /**
  2493. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2494. *
  2495. * @rdev: radeon_device pointer
  2496. * @ring: radeon_ring structure holding ring information
  2497. * @semaphore: radeon semaphore object
  2498. * @emit_wait: wait or signal semaphore
  2499. *
  2500. * Add a DMA semaphore packet to the ring wait on or signal
  2501. * other rings (r6xx-SI).
  2502. */
  2503. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2504. struct radeon_ring *ring,
  2505. struct radeon_semaphore *semaphore,
  2506. bool emit_wait)
  2507. {
  2508. u64 addr = semaphore->gpu_addr;
  2509. u32 s = emit_wait ? 0 : 1;
  2510. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2511. radeon_ring_write(ring, addr & 0xfffffffc);
  2512. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2513. }
  2514. int r600_copy_blit(struct radeon_device *rdev,
  2515. uint64_t src_offset,
  2516. uint64_t dst_offset,
  2517. unsigned num_gpu_pages,
  2518. struct radeon_fence **fence)
  2519. {
  2520. struct radeon_semaphore *sem = NULL;
  2521. struct radeon_sa_bo *vb = NULL;
  2522. int r;
  2523. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2524. if (r) {
  2525. return r;
  2526. }
  2527. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2528. r600_blit_done_copy(rdev, fence, vb, sem);
  2529. return 0;
  2530. }
  2531. /**
  2532. * r600_copy_dma - copy pages using the DMA engine
  2533. *
  2534. * @rdev: radeon_device pointer
  2535. * @src_offset: src GPU address
  2536. * @dst_offset: dst GPU address
  2537. * @num_gpu_pages: number of GPU pages to xfer
  2538. * @fence: radeon fence object
  2539. *
  2540. * Copy GPU paging using the DMA engine (r6xx).
  2541. * Used by the radeon ttm implementation to move pages if
  2542. * registered as the asic copy callback.
  2543. */
  2544. int r600_copy_dma(struct radeon_device *rdev,
  2545. uint64_t src_offset, uint64_t dst_offset,
  2546. unsigned num_gpu_pages,
  2547. struct radeon_fence **fence)
  2548. {
  2549. struct radeon_semaphore *sem = NULL;
  2550. int ring_index = rdev->asic->copy.dma_ring_index;
  2551. struct radeon_ring *ring = &rdev->ring[ring_index];
  2552. u32 size_in_dw, cur_size_in_dw;
  2553. int i, num_loops;
  2554. int r = 0;
  2555. r = radeon_semaphore_create(rdev, &sem);
  2556. if (r) {
  2557. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2558. return r;
  2559. }
  2560. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2561. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2562. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2563. if (r) {
  2564. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2565. radeon_semaphore_free(rdev, &sem, NULL);
  2566. return r;
  2567. }
  2568. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2569. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2570. ring->idx);
  2571. radeon_fence_note_sync(*fence, ring->idx);
  2572. } else {
  2573. radeon_semaphore_free(rdev, &sem, NULL);
  2574. }
  2575. for (i = 0; i < num_loops; i++) {
  2576. cur_size_in_dw = size_in_dw;
  2577. if (cur_size_in_dw > 0xFFFE)
  2578. cur_size_in_dw = 0xFFFE;
  2579. size_in_dw -= cur_size_in_dw;
  2580. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2581. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2582. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2583. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2584. (upper_32_bits(src_offset) & 0xff)));
  2585. src_offset += cur_size_in_dw * 4;
  2586. dst_offset += cur_size_in_dw * 4;
  2587. }
  2588. r = radeon_fence_emit(rdev, fence, ring->idx);
  2589. if (r) {
  2590. radeon_ring_unlock_undo(rdev, ring);
  2591. return r;
  2592. }
  2593. radeon_ring_unlock_commit(rdev, ring);
  2594. radeon_semaphore_free(rdev, &sem, *fence);
  2595. return r;
  2596. }
  2597. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2598. uint32_t tiling_flags, uint32_t pitch,
  2599. uint32_t offset, uint32_t obj_size)
  2600. {
  2601. /* FIXME: implement */
  2602. return 0;
  2603. }
  2604. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2605. {
  2606. /* FIXME: implement */
  2607. }
  2608. static int r600_startup(struct radeon_device *rdev)
  2609. {
  2610. struct radeon_ring *ring;
  2611. int r;
  2612. /* enable pcie gen2 link */
  2613. r600_pcie_gen2_enable(rdev);
  2614. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2615. r = r600_init_microcode(rdev);
  2616. if (r) {
  2617. DRM_ERROR("Failed to load firmware!\n");
  2618. return r;
  2619. }
  2620. }
  2621. r = r600_vram_scratch_init(rdev);
  2622. if (r)
  2623. return r;
  2624. r600_mc_program(rdev);
  2625. if (rdev->flags & RADEON_IS_AGP) {
  2626. r600_agp_enable(rdev);
  2627. } else {
  2628. r = r600_pcie_gart_enable(rdev);
  2629. if (r)
  2630. return r;
  2631. }
  2632. r600_gpu_init(rdev);
  2633. r = r600_blit_init(rdev);
  2634. if (r) {
  2635. r600_blit_fini(rdev);
  2636. rdev->asic->copy.copy = NULL;
  2637. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2638. }
  2639. /* allocate wb buffer */
  2640. r = radeon_wb_init(rdev);
  2641. if (r)
  2642. return r;
  2643. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2644. if (r) {
  2645. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2646. return r;
  2647. }
  2648. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2649. if (r) {
  2650. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2651. return r;
  2652. }
  2653. /* Enable IRQ */
  2654. r = r600_irq_init(rdev);
  2655. if (r) {
  2656. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2657. radeon_irq_kms_fini(rdev);
  2658. return r;
  2659. }
  2660. r600_irq_set(rdev);
  2661. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2662. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2663. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2664. 0, 0xfffff, RADEON_CP_PACKET2);
  2665. if (r)
  2666. return r;
  2667. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2668. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2669. DMA_RB_RPTR, DMA_RB_WPTR,
  2670. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2671. if (r)
  2672. return r;
  2673. r = r600_cp_load_microcode(rdev);
  2674. if (r)
  2675. return r;
  2676. r = r600_cp_resume(rdev);
  2677. if (r)
  2678. return r;
  2679. r = r600_dma_resume(rdev);
  2680. if (r)
  2681. return r;
  2682. r = radeon_ib_pool_init(rdev);
  2683. if (r) {
  2684. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2685. return r;
  2686. }
  2687. r = r600_audio_init(rdev);
  2688. if (r) {
  2689. DRM_ERROR("radeon: audio init failed\n");
  2690. return r;
  2691. }
  2692. return 0;
  2693. }
  2694. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2695. {
  2696. uint32_t temp;
  2697. temp = RREG32(CONFIG_CNTL);
  2698. if (state == false) {
  2699. temp &= ~(1<<0);
  2700. temp |= (1<<1);
  2701. } else {
  2702. temp &= ~(1<<1);
  2703. }
  2704. WREG32(CONFIG_CNTL, temp);
  2705. }
  2706. int r600_resume(struct radeon_device *rdev)
  2707. {
  2708. int r;
  2709. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2710. * posting will perform necessary task to bring back GPU into good
  2711. * shape.
  2712. */
  2713. /* post card */
  2714. atom_asic_init(rdev->mode_info.atom_context);
  2715. rdev->accel_working = true;
  2716. r = r600_startup(rdev);
  2717. if (r) {
  2718. DRM_ERROR("r600 startup failed on resume\n");
  2719. rdev->accel_working = false;
  2720. return r;
  2721. }
  2722. return r;
  2723. }
  2724. int r600_suspend(struct radeon_device *rdev)
  2725. {
  2726. r600_audio_fini(rdev);
  2727. r600_cp_stop(rdev);
  2728. r600_dma_stop(rdev);
  2729. r600_irq_suspend(rdev);
  2730. radeon_wb_disable(rdev);
  2731. r600_pcie_gart_disable(rdev);
  2732. return 0;
  2733. }
  2734. /* Plan is to move initialization in that function and use
  2735. * helper function so that radeon_device_init pretty much
  2736. * do nothing more than calling asic specific function. This
  2737. * should also allow to remove a bunch of callback function
  2738. * like vram_info.
  2739. */
  2740. int r600_init(struct radeon_device *rdev)
  2741. {
  2742. int r;
  2743. if (r600_debugfs_mc_info_init(rdev)) {
  2744. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2745. }
  2746. /* Read BIOS */
  2747. if (!radeon_get_bios(rdev)) {
  2748. if (ASIC_IS_AVIVO(rdev))
  2749. return -EINVAL;
  2750. }
  2751. /* Must be an ATOMBIOS */
  2752. if (!rdev->is_atom_bios) {
  2753. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2754. return -EINVAL;
  2755. }
  2756. r = radeon_atombios_init(rdev);
  2757. if (r)
  2758. return r;
  2759. /* Post card if necessary */
  2760. if (!radeon_card_posted(rdev)) {
  2761. if (!rdev->bios) {
  2762. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2763. return -EINVAL;
  2764. }
  2765. DRM_INFO("GPU not posted. posting now...\n");
  2766. atom_asic_init(rdev->mode_info.atom_context);
  2767. }
  2768. /* Initialize scratch registers */
  2769. r600_scratch_init(rdev);
  2770. /* Initialize surface registers */
  2771. radeon_surface_init(rdev);
  2772. /* Initialize clocks */
  2773. radeon_get_clock_info(rdev->ddev);
  2774. /* Fence driver */
  2775. r = radeon_fence_driver_init(rdev);
  2776. if (r)
  2777. return r;
  2778. if (rdev->flags & RADEON_IS_AGP) {
  2779. r = radeon_agp_init(rdev);
  2780. if (r)
  2781. radeon_agp_disable(rdev);
  2782. }
  2783. r = r600_mc_init(rdev);
  2784. if (r)
  2785. return r;
  2786. /* Memory manager */
  2787. r = radeon_bo_init(rdev);
  2788. if (r)
  2789. return r;
  2790. r = radeon_irq_kms_init(rdev);
  2791. if (r)
  2792. return r;
  2793. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2794. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2795. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2796. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2797. rdev->ih.ring_obj = NULL;
  2798. r600_ih_ring_init(rdev, 64 * 1024);
  2799. r = r600_pcie_gart_init(rdev);
  2800. if (r)
  2801. return r;
  2802. rdev->accel_working = true;
  2803. r = r600_startup(rdev);
  2804. if (r) {
  2805. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2806. r600_cp_fini(rdev);
  2807. r600_dma_fini(rdev);
  2808. r600_irq_fini(rdev);
  2809. radeon_wb_fini(rdev);
  2810. radeon_ib_pool_fini(rdev);
  2811. radeon_irq_kms_fini(rdev);
  2812. r600_pcie_gart_fini(rdev);
  2813. rdev->accel_working = false;
  2814. }
  2815. return 0;
  2816. }
  2817. void r600_fini(struct radeon_device *rdev)
  2818. {
  2819. r600_audio_fini(rdev);
  2820. r600_blit_fini(rdev);
  2821. r600_cp_fini(rdev);
  2822. r600_dma_fini(rdev);
  2823. r600_irq_fini(rdev);
  2824. radeon_wb_fini(rdev);
  2825. radeon_ib_pool_fini(rdev);
  2826. radeon_irq_kms_fini(rdev);
  2827. r600_pcie_gart_fini(rdev);
  2828. r600_vram_scratch_fini(rdev);
  2829. radeon_agp_fini(rdev);
  2830. radeon_gem_fini(rdev);
  2831. radeon_fence_driver_fini(rdev);
  2832. radeon_bo_fini(rdev);
  2833. radeon_atombios_fini(rdev);
  2834. kfree(rdev->bios);
  2835. rdev->bios = NULL;
  2836. }
  2837. /*
  2838. * CS stuff
  2839. */
  2840. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2841. {
  2842. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2843. u32 next_rptr;
  2844. if (ring->rptr_save_reg) {
  2845. next_rptr = ring->wptr + 3 + 4;
  2846. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2847. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2848. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2849. radeon_ring_write(ring, next_rptr);
  2850. } else if (rdev->wb.enabled) {
  2851. next_rptr = ring->wptr + 5 + 4;
  2852. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2853. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2854. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2855. radeon_ring_write(ring, next_rptr);
  2856. radeon_ring_write(ring, 0);
  2857. }
  2858. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2859. radeon_ring_write(ring,
  2860. #ifdef __BIG_ENDIAN
  2861. (2 << 0) |
  2862. #endif
  2863. (ib->gpu_addr & 0xFFFFFFFC));
  2864. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2865. radeon_ring_write(ring, ib->length_dw);
  2866. }
  2867. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2868. {
  2869. struct radeon_ib ib;
  2870. uint32_t scratch;
  2871. uint32_t tmp = 0;
  2872. unsigned i;
  2873. int r;
  2874. r = radeon_scratch_get(rdev, &scratch);
  2875. if (r) {
  2876. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2877. return r;
  2878. }
  2879. WREG32(scratch, 0xCAFEDEAD);
  2880. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2881. if (r) {
  2882. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2883. goto free_scratch;
  2884. }
  2885. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2886. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2887. ib.ptr[2] = 0xDEADBEEF;
  2888. ib.length_dw = 3;
  2889. r = radeon_ib_schedule(rdev, &ib, NULL);
  2890. if (r) {
  2891. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2892. goto free_ib;
  2893. }
  2894. r = radeon_fence_wait(ib.fence, false);
  2895. if (r) {
  2896. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2897. goto free_ib;
  2898. }
  2899. for (i = 0; i < rdev->usec_timeout; i++) {
  2900. tmp = RREG32(scratch);
  2901. if (tmp == 0xDEADBEEF)
  2902. break;
  2903. DRM_UDELAY(1);
  2904. }
  2905. if (i < rdev->usec_timeout) {
  2906. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2907. } else {
  2908. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2909. scratch, tmp);
  2910. r = -EINVAL;
  2911. }
  2912. free_ib:
  2913. radeon_ib_free(rdev, &ib);
  2914. free_scratch:
  2915. radeon_scratch_free(rdev, scratch);
  2916. return r;
  2917. }
  2918. /**
  2919. * r600_dma_ib_test - test an IB on the DMA engine
  2920. *
  2921. * @rdev: radeon_device pointer
  2922. * @ring: radeon_ring structure holding ring information
  2923. *
  2924. * Test a simple IB in the DMA ring (r6xx-SI).
  2925. * Returns 0 on success, error on failure.
  2926. */
  2927. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2928. {
  2929. struct radeon_ib ib;
  2930. unsigned i;
  2931. int r;
  2932. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2933. u32 tmp = 0;
  2934. if (!ptr) {
  2935. DRM_ERROR("invalid vram scratch pointer\n");
  2936. return -EINVAL;
  2937. }
  2938. tmp = 0xCAFEDEAD;
  2939. writel(tmp, ptr);
  2940. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2941. if (r) {
  2942. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2943. return r;
  2944. }
  2945. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  2946. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  2947. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  2948. ib.ptr[3] = 0xDEADBEEF;
  2949. ib.length_dw = 4;
  2950. r = radeon_ib_schedule(rdev, &ib, NULL);
  2951. if (r) {
  2952. radeon_ib_free(rdev, &ib);
  2953. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2954. return r;
  2955. }
  2956. r = radeon_fence_wait(ib.fence, false);
  2957. if (r) {
  2958. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2959. return r;
  2960. }
  2961. for (i = 0; i < rdev->usec_timeout; i++) {
  2962. tmp = readl(ptr);
  2963. if (tmp == 0xDEADBEEF)
  2964. break;
  2965. DRM_UDELAY(1);
  2966. }
  2967. if (i < rdev->usec_timeout) {
  2968. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2969. } else {
  2970. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  2971. r = -EINVAL;
  2972. }
  2973. radeon_ib_free(rdev, &ib);
  2974. return r;
  2975. }
  2976. /**
  2977. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  2978. *
  2979. * @rdev: radeon_device pointer
  2980. * @ib: IB object to schedule
  2981. *
  2982. * Schedule an IB in the DMA ring (r6xx-r7xx).
  2983. */
  2984. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2985. {
  2986. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2987. if (rdev->wb.enabled) {
  2988. u32 next_rptr = ring->wptr + 4;
  2989. while ((next_rptr & 7) != 5)
  2990. next_rptr++;
  2991. next_rptr += 3;
  2992. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2993. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2994. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  2995. radeon_ring_write(ring, next_rptr);
  2996. }
  2997. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  2998. * Pad as necessary with NOPs.
  2999. */
  3000. while ((ring->wptr & 7) != 5)
  3001. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3002. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  3003. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3004. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3005. }
  3006. /*
  3007. * Interrupts
  3008. *
  3009. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3010. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3011. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3012. * and host consumes. As the host irq handler processes interrupts, it
  3013. * increments the rptr. When the rptr catches up with the wptr, all the
  3014. * current interrupts have been processed.
  3015. */
  3016. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3017. {
  3018. u32 rb_bufsz;
  3019. /* Align ring size */
  3020. rb_bufsz = drm_order(ring_size / 4);
  3021. ring_size = (1 << rb_bufsz) * 4;
  3022. rdev->ih.ring_size = ring_size;
  3023. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3024. rdev->ih.rptr = 0;
  3025. }
  3026. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3027. {
  3028. int r;
  3029. /* Allocate ring buffer */
  3030. if (rdev->ih.ring_obj == NULL) {
  3031. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3032. PAGE_SIZE, true,
  3033. RADEON_GEM_DOMAIN_GTT,
  3034. NULL, &rdev->ih.ring_obj);
  3035. if (r) {
  3036. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3037. return r;
  3038. }
  3039. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3040. if (unlikely(r != 0))
  3041. return r;
  3042. r = radeon_bo_pin(rdev->ih.ring_obj,
  3043. RADEON_GEM_DOMAIN_GTT,
  3044. &rdev->ih.gpu_addr);
  3045. if (r) {
  3046. radeon_bo_unreserve(rdev->ih.ring_obj);
  3047. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3048. return r;
  3049. }
  3050. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3051. (void **)&rdev->ih.ring);
  3052. radeon_bo_unreserve(rdev->ih.ring_obj);
  3053. if (r) {
  3054. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3055. return r;
  3056. }
  3057. }
  3058. return 0;
  3059. }
  3060. void r600_ih_ring_fini(struct radeon_device *rdev)
  3061. {
  3062. int r;
  3063. if (rdev->ih.ring_obj) {
  3064. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3065. if (likely(r == 0)) {
  3066. radeon_bo_kunmap(rdev->ih.ring_obj);
  3067. radeon_bo_unpin(rdev->ih.ring_obj);
  3068. radeon_bo_unreserve(rdev->ih.ring_obj);
  3069. }
  3070. radeon_bo_unref(&rdev->ih.ring_obj);
  3071. rdev->ih.ring = NULL;
  3072. rdev->ih.ring_obj = NULL;
  3073. }
  3074. }
  3075. void r600_rlc_stop(struct radeon_device *rdev)
  3076. {
  3077. if ((rdev->family >= CHIP_RV770) &&
  3078. (rdev->family <= CHIP_RV740)) {
  3079. /* r7xx asics need to soft reset RLC before halting */
  3080. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3081. RREG32(SRBM_SOFT_RESET);
  3082. mdelay(15);
  3083. WREG32(SRBM_SOFT_RESET, 0);
  3084. RREG32(SRBM_SOFT_RESET);
  3085. }
  3086. WREG32(RLC_CNTL, 0);
  3087. }
  3088. static void r600_rlc_start(struct radeon_device *rdev)
  3089. {
  3090. WREG32(RLC_CNTL, RLC_ENABLE);
  3091. }
  3092. static int r600_rlc_init(struct radeon_device *rdev)
  3093. {
  3094. u32 i;
  3095. const __be32 *fw_data;
  3096. if (!rdev->rlc_fw)
  3097. return -EINVAL;
  3098. r600_rlc_stop(rdev);
  3099. WREG32(RLC_HB_CNTL, 0);
  3100. if (rdev->family == CHIP_ARUBA) {
  3101. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3102. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3103. }
  3104. if (rdev->family <= CHIP_CAYMAN) {
  3105. WREG32(RLC_HB_BASE, 0);
  3106. WREG32(RLC_HB_RPTR, 0);
  3107. WREG32(RLC_HB_WPTR, 0);
  3108. }
  3109. if (rdev->family <= CHIP_CAICOS) {
  3110. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3111. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3112. }
  3113. WREG32(RLC_MC_CNTL, 0);
  3114. WREG32(RLC_UCODE_CNTL, 0);
  3115. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3116. if (rdev->family >= CHIP_ARUBA) {
  3117. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  3118. WREG32(RLC_UCODE_ADDR, i);
  3119. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3120. }
  3121. } else if (rdev->family >= CHIP_CAYMAN) {
  3122. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  3123. WREG32(RLC_UCODE_ADDR, i);
  3124. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3125. }
  3126. } else if (rdev->family >= CHIP_CEDAR) {
  3127. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  3128. WREG32(RLC_UCODE_ADDR, i);
  3129. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3130. }
  3131. } else if (rdev->family >= CHIP_RV770) {
  3132. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3133. WREG32(RLC_UCODE_ADDR, i);
  3134. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3135. }
  3136. } else {
  3137. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  3138. WREG32(RLC_UCODE_ADDR, i);
  3139. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3140. }
  3141. }
  3142. WREG32(RLC_UCODE_ADDR, 0);
  3143. r600_rlc_start(rdev);
  3144. return 0;
  3145. }
  3146. static void r600_enable_interrupts(struct radeon_device *rdev)
  3147. {
  3148. u32 ih_cntl = RREG32(IH_CNTL);
  3149. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3150. ih_cntl |= ENABLE_INTR;
  3151. ih_rb_cntl |= IH_RB_ENABLE;
  3152. WREG32(IH_CNTL, ih_cntl);
  3153. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3154. rdev->ih.enabled = true;
  3155. }
  3156. void r600_disable_interrupts(struct radeon_device *rdev)
  3157. {
  3158. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3159. u32 ih_cntl = RREG32(IH_CNTL);
  3160. ih_rb_cntl &= ~IH_RB_ENABLE;
  3161. ih_cntl &= ~ENABLE_INTR;
  3162. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3163. WREG32(IH_CNTL, ih_cntl);
  3164. /* set rptr, wptr to 0 */
  3165. WREG32(IH_RB_RPTR, 0);
  3166. WREG32(IH_RB_WPTR, 0);
  3167. rdev->ih.enabled = false;
  3168. rdev->ih.rptr = 0;
  3169. }
  3170. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3171. {
  3172. u32 tmp;
  3173. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3174. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3175. WREG32(DMA_CNTL, tmp);
  3176. WREG32(GRBM_INT_CNTL, 0);
  3177. WREG32(DxMODE_INT_MASK, 0);
  3178. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3179. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3180. if (ASIC_IS_DCE3(rdev)) {
  3181. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3182. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3183. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3184. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3185. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3186. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3187. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3188. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3189. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3190. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3191. if (ASIC_IS_DCE32(rdev)) {
  3192. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3193. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3194. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3195. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3196. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3197. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3198. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3199. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3200. } else {
  3201. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3202. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3203. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3204. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3205. }
  3206. } else {
  3207. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3208. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3209. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3210. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3211. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3212. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3213. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3214. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3215. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3216. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3217. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3218. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3219. }
  3220. }
  3221. int r600_irq_init(struct radeon_device *rdev)
  3222. {
  3223. int ret = 0;
  3224. int rb_bufsz;
  3225. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3226. /* allocate ring */
  3227. ret = r600_ih_ring_alloc(rdev);
  3228. if (ret)
  3229. return ret;
  3230. /* disable irqs */
  3231. r600_disable_interrupts(rdev);
  3232. /* init rlc */
  3233. ret = r600_rlc_init(rdev);
  3234. if (ret) {
  3235. r600_ih_ring_fini(rdev);
  3236. return ret;
  3237. }
  3238. /* setup interrupt control */
  3239. /* set dummy read address to ring address */
  3240. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3241. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3242. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3243. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3244. */
  3245. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3246. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3247. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3248. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3249. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3250. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3251. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3252. IH_WPTR_OVERFLOW_CLEAR |
  3253. (rb_bufsz << 1));
  3254. if (rdev->wb.enabled)
  3255. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3256. /* set the writeback address whether it's enabled or not */
  3257. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3258. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3259. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3260. /* set rptr, wptr to 0 */
  3261. WREG32(IH_RB_RPTR, 0);
  3262. WREG32(IH_RB_WPTR, 0);
  3263. /* Default settings for IH_CNTL (disabled at first) */
  3264. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3265. /* RPTR_REARM only works if msi's are enabled */
  3266. if (rdev->msi_enabled)
  3267. ih_cntl |= RPTR_REARM;
  3268. WREG32(IH_CNTL, ih_cntl);
  3269. /* force the active interrupt state to all disabled */
  3270. if (rdev->family >= CHIP_CEDAR)
  3271. evergreen_disable_interrupt_state(rdev);
  3272. else
  3273. r600_disable_interrupt_state(rdev);
  3274. /* at this point everything should be setup correctly to enable master */
  3275. pci_set_master(rdev->pdev);
  3276. /* enable irqs */
  3277. r600_enable_interrupts(rdev);
  3278. return ret;
  3279. }
  3280. void r600_irq_suspend(struct radeon_device *rdev)
  3281. {
  3282. r600_irq_disable(rdev);
  3283. r600_rlc_stop(rdev);
  3284. }
  3285. void r600_irq_fini(struct radeon_device *rdev)
  3286. {
  3287. r600_irq_suspend(rdev);
  3288. r600_ih_ring_fini(rdev);
  3289. }
  3290. int r600_irq_set(struct radeon_device *rdev)
  3291. {
  3292. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3293. u32 mode_int = 0;
  3294. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3295. u32 grbm_int_cntl = 0;
  3296. u32 hdmi0, hdmi1;
  3297. u32 d1grph = 0, d2grph = 0;
  3298. u32 dma_cntl;
  3299. if (!rdev->irq.installed) {
  3300. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3301. return -EINVAL;
  3302. }
  3303. /* don't enable anything if the ih is disabled */
  3304. if (!rdev->ih.enabled) {
  3305. r600_disable_interrupts(rdev);
  3306. /* force the active interrupt state to all disabled */
  3307. r600_disable_interrupt_state(rdev);
  3308. return 0;
  3309. }
  3310. if (ASIC_IS_DCE3(rdev)) {
  3311. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3312. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3313. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3314. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3315. if (ASIC_IS_DCE32(rdev)) {
  3316. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3317. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3318. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3319. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3320. } else {
  3321. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3322. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3323. }
  3324. } else {
  3325. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3326. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3327. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3328. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3329. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3330. }
  3331. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3332. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3333. DRM_DEBUG("r600_irq_set: sw int\n");
  3334. cp_int_cntl |= RB_INT_ENABLE;
  3335. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3336. }
  3337. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3338. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3339. dma_cntl |= TRAP_ENABLE;
  3340. }
  3341. if (rdev->irq.crtc_vblank_int[0] ||
  3342. atomic_read(&rdev->irq.pflip[0])) {
  3343. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3344. mode_int |= D1MODE_VBLANK_INT_MASK;
  3345. }
  3346. if (rdev->irq.crtc_vblank_int[1] ||
  3347. atomic_read(&rdev->irq.pflip[1])) {
  3348. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3349. mode_int |= D2MODE_VBLANK_INT_MASK;
  3350. }
  3351. if (rdev->irq.hpd[0]) {
  3352. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3353. hpd1 |= DC_HPDx_INT_EN;
  3354. }
  3355. if (rdev->irq.hpd[1]) {
  3356. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3357. hpd2 |= DC_HPDx_INT_EN;
  3358. }
  3359. if (rdev->irq.hpd[2]) {
  3360. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3361. hpd3 |= DC_HPDx_INT_EN;
  3362. }
  3363. if (rdev->irq.hpd[3]) {
  3364. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3365. hpd4 |= DC_HPDx_INT_EN;
  3366. }
  3367. if (rdev->irq.hpd[4]) {
  3368. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3369. hpd5 |= DC_HPDx_INT_EN;
  3370. }
  3371. if (rdev->irq.hpd[5]) {
  3372. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3373. hpd6 |= DC_HPDx_INT_EN;
  3374. }
  3375. if (rdev->irq.afmt[0]) {
  3376. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3377. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3378. }
  3379. if (rdev->irq.afmt[1]) {
  3380. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3381. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3382. }
  3383. WREG32(CP_INT_CNTL, cp_int_cntl);
  3384. WREG32(DMA_CNTL, dma_cntl);
  3385. WREG32(DxMODE_INT_MASK, mode_int);
  3386. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3387. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3388. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3389. if (ASIC_IS_DCE3(rdev)) {
  3390. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3391. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3392. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3393. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3394. if (ASIC_IS_DCE32(rdev)) {
  3395. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3396. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3397. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3398. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3399. } else {
  3400. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3401. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3402. }
  3403. } else {
  3404. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3405. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3406. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3407. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3408. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3409. }
  3410. return 0;
  3411. }
  3412. static void r600_irq_ack(struct radeon_device *rdev)
  3413. {
  3414. u32 tmp;
  3415. if (ASIC_IS_DCE3(rdev)) {
  3416. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3417. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3418. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3419. if (ASIC_IS_DCE32(rdev)) {
  3420. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3421. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3422. } else {
  3423. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3424. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3425. }
  3426. } else {
  3427. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3428. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3429. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3430. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3431. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3432. }
  3433. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3434. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3435. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3436. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3437. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3438. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3439. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3440. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3441. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3442. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3443. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3444. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3445. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3446. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3447. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3448. if (ASIC_IS_DCE3(rdev)) {
  3449. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3450. tmp |= DC_HPDx_INT_ACK;
  3451. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3452. } else {
  3453. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3454. tmp |= DC_HPDx_INT_ACK;
  3455. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3456. }
  3457. }
  3458. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3459. if (ASIC_IS_DCE3(rdev)) {
  3460. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3461. tmp |= DC_HPDx_INT_ACK;
  3462. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3463. } else {
  3464. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3465. tmp |= DC_HPDx_INT_ACK;
  3466. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3467. }
  3468. }
  3469. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3470. if (ASIC_IS_DCE3(rdev)) {
  3471. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3472. tmp |= DC_HPDx_INT_ACK;
  3473. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3474. } else {
  3475. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3476. tmp |= DC_HPDx_INT_ACK;
  3477. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3478. }
  3479. }
  3480. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3481. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3482. tmp |= DC_HPDx_INT_ACK;
  3483. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3484. }
  3485. if (ASIC_IS_DCE32(rdev)) {
  3486. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3487. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3488. tmp |= DC_HPDx_INT_ACK;
  3489. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3490. }
  3491. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3492. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3493. tmp |= DC_HPDx_INT_ACK;
  3494. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3495. }
  3496. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3497. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3498. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3499. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3500. }
  3501. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3502. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3503. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3504. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3505. }
  3506. } else {
  3507. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3508. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3509. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3510. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3511. }
  3512. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3513. if (ASIC_IS_DCE3(rdev)) {
  3514. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3515. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3516. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3517. } else {
  3518. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3519. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3520. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3521. }
  3522. }
  3523. }
  3524. }
  3525. void r600_irq_disable(struct radeon_device *rdev)
  3526. {
  3527. r600_disable_interrupts(rdev);
  3528. /* Wait and acknowledge irq */
  3529. mdelay(1);
  3530. r600_irq_ack(rdev);
  3531. r600_disable_interrupt_state(rdev);
  3532. }
  3533. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3534. {
  3535. u32 wptr, tmp;
  3536. if (rdev->wb.enabled)
  3537. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3538. else
  3539. wptr = RREG32(IH_RB_WPTR);
  3540. if (wptr & RB_OVERFLOW) {
  3541. /* When a ring buffer overflow happen start parsing interrupt
  3542. * from the last not overwritten vector (wptr + 16). Hopefully
  3543. * this should allow us to catchup.
  3544. */
  3545. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3546. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3547. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3548. tmp = RREG32(IH_RB_CNTL);
  3549. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3550. WREG32(IH_RB_CNTL, tmp);
  3551. }
  3552. return (wptr & rdev->ih.ptr_mask);
  3553. }
  3554. /* r600 IV Ring
  3555. * Each IV ring entry is 128 bits:
  3556. * [7:0] - interrupt source id
  3557. * [31:8] - reserved
  3558. * [59:32] - interrupt source data
  3559. * [127:60] - reserved
  3560. *
  3561. * The basic interrupt vector entries
  3562. * are decoded as follows:
  3563. * src_id src_data description
  3564. * 1 0 D1 Vblank
  3565. * 1 1 D1 Vline
  3566. * 5 0 D2 Vblank
  3567. * 5 1 D2 Vline
  3568. * 19 0 FP Hot plug detection A
  3569. * 19 1 FP Hot plug detection B
  3570. * 19 2 DAC A auto-detection
  3571. * 19 3 DAC B auto-detection
  3572. * 21 4 HDMI block A
  3573. * 21 5 HDMI block B
  3574. * 176 - CP_INT RB
  3575. * 177 - CP_INT IB1
  3576. * 178 - CP_INT IB2
  3577. * 181 - EOP Interrupt
  3578. * 233 - GUI Idle
  3579. *
  3580. * Note, these are based on r600 and may need to be
  3581. * adjusted or added to on newer asics
  3582. */
  3583. int r600_irq_process(struct radeon_device *rdev)
  3584. {
  3585. u32 wptr;
  3586. u32 rptr;
  3587. u32 src_id, src_data;
  3588. u32 ring_index;
  3589. bool queue_hotplug = false;
  3590. bool queue_hdmi = false;
  3591. if (!rdev->ih.enabled || rdev->shutdown)
  3592. return IRQ_NONE;
  3593. /* No MSIs, need a dummy read to flush PCI DMAs */
  3594. if (!rdev->msi_enabled)
  3595. RREG32(IH_RB_WPTR);
  3596. wptr = r600_get_ih_wptr(rdev);
  3597. restart_ih:
  3598. /* is somebody else already processing irqs? */
  3599. if (atomic_xchg(&rdev->ih.lock, 1))
  3600. return IRQ_NONE;
  3601. rptr = rdev->ih.rptr;
  3602. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3603. /* Order reading of wptr vs. reading of IH ring data */
  3604. rmb();
  3605. /* display interrupts */
  3606. r600_irq_ack(rdev);
  3607. while (rptr != wptr) {
  3608. /* wptr/rptr are in bytes! */
  3609. ring_index = rptr / 4;
  3610. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3611. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3612. switch (src_id) {
  3613. case 1: /* D1 vblank/vline */
  3614. switch (src_data) {
  3615. case 0: /* D1 vblank */
  3616. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3617. if (rdev->irq.crtc_vblank_int[0]) {
  3618. drm_handle_vblank(rdev->ddev, 0);
  3619. rdev->pm.vblank_sync = true;
  3620. wake_up(&rdev->irq.vblank_queue);
  3621. }
  3622. if (atomic_read(&rdev->irq.pflip[0]))
  3623. radeon_crtc_handle_flip(rdev, 0);
  3624. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3625. DRM_DEBUG("IH: D1 vblank\n");
  3626. }
  3627. break;
  3628. case 1: /* D1 vline */
  3629. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3630. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3631. DRM_DEBUG("IH: D1 vline\n");
  3632. }
  3633. break;
  3634. default:
  3635. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3636. break;
  3637. }
  3638. break;
  3639. case 5: /* D2 vblank/vline */
  3640. switch (src_data) {
  3641. case 0: /* D2 vblank */
  3642. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3643. if (rdev->irq.crtc_vblank_int[1]) {
  3644. drm_handle_vblank(rdev->ddev, 1);
  3645. rdev->pm.vblank_sync = true;
  3646. wake_up(&rdev->irq.vblank_queue);
  3647. }
  3648. if (atomic_read(&rdev->irq.pflip[1]))
  3649. radeon_crtc_handle_flip(rdev, 1);
  3650. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3651. DRM_DEBUG("IH: D2 vblank\n");
  3652. }
  3653. break;
  3654. case 1: /* D1 vline */
  3655. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3656. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3657. DRM_DEBUG("IH: D2 vline\n");
  3658. }
  3659. break;
  3660. default:
  3661. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3662. break;
  3663. }
  3664. break;
  3665. case 19: /* HPD/DAC hotplug */
  3666. switch (src_data) {
  3667. case 0:
  3668. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3669. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3670. queue_hotplug = true;
  3671. DRM_DEBUG("IH: HPD1\n");
  3672. }
  3673. break;
  3674. case 1:
  3675. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3676. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3677. queue_hotplug = true;
  3678. DRM_DEBUG("IH: HPD2\n");
  3679. }
  3680. break;
  3681. case 4:
  3682. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3683. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3684. queue_hotplug = true;
  3685. DRM_DEBUG("IH: HPD3\n");
  3686. }
  3687. break;
  3688. case 5:
  3689. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3690. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3691. queue_hotplug = true;
  3692. DRM_DEBUG("IH: HPD4\n");
  3693. }
  3694. break;
  3695. case 10:
  3696. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3697. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3698. queue_hotplug = true;
  3699. DRM_DEBUG("IH: HPD5\n");
  3700. }
  3701. break;
  3702. case 12:
  3703. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3704. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3705. queue_hotplug = true;
  3706. DRM_DEBUG("IH: HPD6\n");
  3707. }
  3708. break;
  3709. default:
  3710. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3711. break;
  3712. }
  3713. break;
  3714. case 21: /* hdmi */
  3715. switch (src_data) {
  3716. case 4:
  3717. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3718. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3719. queue_hdmi = true;
  3720. DRM_DEBUG("IH: HDMI0\n");
  3721. }
  3722. break;
  3723. case 5:
  3724. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3725. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3726. queue_hdmi = true;
  3727. DRM_DEBUG("IH: HDMI1\n");
  3728. }
  3729. break;
  3730. default:
  3731. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3732. break;
  3733. }
  3734. break;
  3735. case 176: /* CP_INT in ring buffer */
  3736. case 177: /* CP_INT in IB1 */
  3737. case 178: /* CP_INT in IB2 */
  3738. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3739. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3740. break;
  3741. case 181: /* CP EOP event */
  3742. DRM_DEBUG("IH: CP EOP\n");
  3743. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3744. break;
  3745. case 224: /* DMA trap event */
  3746. DRM_DEBUG("IH: DMA trap\n");
  3747. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3748. break;
  3749. case 233: /* GUI IDLE */
  3750. DRM_DEBUG("IH: GUI idle\n");
  3751. break;
  3752. default:
  3753. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3754. break;
  3755. }
  3756. /* wptr/rptr are in bytes! */
  3757. rptr += 16;
  3758. rptr &= rdev->ih.ptr_mask;
  3759. }
  3760. if (queue_hotplug)
  3761. schedule_work(&rdev->hotplug_work);
  3762. if (queue_hdmi)
  3763. schedule_work(&rdev->audio_work);
  3764. rdev->ih.rptr = rptr;
  3765. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3766. atomic_set(&rdev->ih.lock, 0);
  3767. /* make sure wptr hasn't changed while processing */
  3768. wptr = r600_get_ih_wptr(rdev);
  3769. if (wptr != rptr)
  3770. goto restart_ih;
  3771. return IRQ_HANDLED;
  3772. }
  3773. /*
  3774. * Debugfs info
  3775. */
  3776. #if defined(CONFIG_DEBUG_FS)
  3777. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3778. {
  3779. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3780. struct drm_device *dev = node->minor->dev;
  3781. struct radeon_device *rdev = dev->dev_private;
  3782. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3783. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3784. return 0;
  3785. }
  3786. static struct drm_info_list r600_mc_info_list[] = {
  3787. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3788. };
  3789. #endif
  3790. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3791. {
  3792. #if defined(CONFIG_DEBUG_FS)
  3793. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3794. #else
  3795. return 0;
  3796. #endif
  3797. }
  3798. /**
  3799. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3800. * rdev: radeon device structure
  3801. * bo: buffer object struct which userspace is waiting for idle
  3802. *
  3803. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3804. * through ring buffer, this leads to corruption in rendering, see
  3805. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3806. * directly perform HDP flush by writing register through MMIO.
  3807. */
  3808. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3809. {
  3810. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3811. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3812. * This seems to cause problems on some AGP cards. Just use the old
  3813. * method for them.
  3814. */
  3815. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3816. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3817. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3818. u32 tmp;
  3819. WREG32(HDP_DEBUG1, 0);
  3820. tmp = readl((void __iomem *)ptr);
  3821. } else
  3822. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3823. }
  3824. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3825. {
  3826. u32 link_width_cntl, mask, target_reg;
  3827. if (rdev->flags & RADEON_IS_IGP)
  3828. return;
  3829. if (!(rdev->flags & RADEON_IS_PCIE))
  3830. return;
  3831. /* x2 cards have a special sequence */
  3832. if (ASIC_IS_X2(rdev))
  3833. return;
  3834. /* FIXME wait for idle */
  3835. switch (lanes) {
  3836. case 0:
  3837. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3838. break;
  3839. case 1:
  3840. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3841. break;
  3842. case 2:
  3843. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3844. break;
  3845. case 4:
  3846. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3847. break;
  3848. case 8:
  3849. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3850. break;
  3851. case 12:
  3852. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3853. break;
  3854. case 16:
  3855. default:
  3856. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3857. break;
  3858. }
  3859. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3860. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3861. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3862. return;
  3863. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3864. return;
  3865. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3866. RADEON_PCIE_LC_RECONFIG_NOW |
  3867. R600_PCIE_LC_RENEGOTIATE_EN |
  3868. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3869. link_width_cntl |= mask;
  3870. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3871. /* some northbridges can renegotiate the link rather than requiring
  3872. * a complete re-config.
  3873. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3874. */
  3875. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3876. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3877. else
  3878. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3879. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3880. RADEON_PCIE_LC_RECONFIG_NOW));
  3881. if (rdev->family >= CHIP_RV770)
  3882. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3883. else
  3884. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3885. /* wait for lane set to complete */
  3886. link_width_cntl = RREG32(target_reg);
  3887. while (link_width_cntl == 0xffffffff)
  3888. link_width_cntl = RREG32(target_reg);
  3889. }
  3890. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3891. {
  3892. u32 link_width_cntl;
  3893. if (rdev->flags & RADEON_IS_IGP)
  3894. return 0;
  3895. if (!(rdev->flags & RADEON_IS_PCIE))
  3896. return 0;
  3897. /* x2 cards have a special sequence */
  3898. if (ASIC_IS_X2(rdev))
  3899. return 0;
  3900. /* FIXME wait for idle */
  3901. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3902. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3903. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3904. return 0;
  3905. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3906. return 1;
  3907. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3908. return 2;
  3909. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3910. return 4;
  3911. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3912. return 8;
  3913. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3914. default:
  3915. return 16;
  3916. }
  3917. }
  3918. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3919. {
  3920. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3921. u16 link_cntl2;
  3922. u32 mask;
  3923. int ret;
  3924. if (radeon_pcie_gen2 == 0)
  3925. return;
  3926. if (rdev->flags & RADEON_IS_IGP)
  3927. return;
  3928. if (!(rdev->flags & RADEON_IS_PCIE))
  3929. return;
  3930. /* x2 cards have a special sequence */
  3931. if (ASIC_IS_X2(rdev))
  3932. return;
  3933. /* only RV6xx+ chips are supported */
  3934. if (rdev->family <= CHIP_R600)
  3935. return;
  3936. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3937. if (ret != 0)
  3938. return;
  3939. if (!(mask & DRM_PCIE_SPEED_50))
  3940. return;
  3941. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3942. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3943. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3944. return;
  3945. }
  3946. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3947. /* 55 nm r6xx asics */
  3948. if ((rdev->family == CHIP_RV670) ||
  3949. (rdev->family == CHIP_RV620) ||
  3950. (rdev->family == CHIP_RV635)) {
  3951. /* advertise upconfig capability */
  3952. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3953. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3954. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3955. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3956. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3957. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3958. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3959. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3960. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3961. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3962. } else {
  3963. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3964. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3965. }
  3966. }
  3967. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3968. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3969. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3970. /* 55 nm r6xx asics */
  3971. if ((rdev->family == CHIP_RV670) ||
  3972. (rdev->family == CHIP_RV620) ||
  3973. (rdev->family == CHIP_RV635)) {
  3974. WREG32(MM_CFGREGS_CNTL, 0x8);
  3975. link_cntl2 = RREG32(0x4088);
  3976. WREG32(MM_CFGREGS_CNTL, 0);
  3977. /* not supported yet */
  3978. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3979. return;
  3980. }
  3981. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3982. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3983. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3984. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3985. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3986. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3987. tmp = RREG32(0x541c);
  3988. WREG32(0x541c, tmp | 0x8);
  3989. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3990. link_cntl2 = RREG16(0x4088);
  3991. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3992. link_cntl2 |= 0x2;
  3993. WREG16(0x4088, link_cntl2);
  3994. WREG32(MM_CFGREGS_CNTL, 0);
  3995. if ((rdev->family == CHIP_RV670) ||
  3996. (rdev->family == CHIP_RV620) ||
  3997. (rdev->family == CHIP_RV635)) {
  3998. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3999. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4000. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  4001. } else {
  4002. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  4003. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4004. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  4005. }
  4006. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  4007. speed_cntl |= LC_GEN2_EN_STRAP;
  4008. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  4009. } else {
  4010. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  4011. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4012. if (1)
  4013. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4014. else
  4015. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4016. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4017. }
  4018. }
  4019. /**
  4020. * r600_get_gpu_clock - return GPU clock counter snapshot
  4021. *
  4022. * @rdev: radeon_device pointer
  4023. *
  4024. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4025. * Returns the 64 bit clock counter snapshot.
  4026. */
  4027. uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
  4028. {
  4029. uint64_t clock;
  4030. mutex_lock(&rdev->gpu_clock_mutex);
  4031. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4032. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4033. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4034. mutex_unlock(&rdev->gpu_clock_mutex);
  4035. return clock;
  4036. }